2 * MUSB OTG peripheral driver ep0 handling
4 * Copyright 2005 Mentor Graphics Corporation
5 * Copyright (C) 2005-2006 by Texas Instruments
6 * Copyright (C) 2006-2007 Nokia Corporation
7 * Copyright (C) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
23 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
24 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
26 * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
27 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
29 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
30 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36 #include <linux/kernel.h>
37 #include <linux/list.h>
38 #include <linux/timer.h>
39 #include <linux/spinlock.h>
40 #include <linux/device.h>
41 #include <linux/interrupt.h>
43 #include "musb_core.h"
45 /* ep0 is always musb->endpoints[0].ep_in */
46 #define next_ep0_request(musb) next_in_request(&(musb)->endpoints[0])
49 * locking note: we use only the controller lock, for simpler correctness.
50 * It's always held with IRQs blocked.
52 * It protects the ep0 request queue as well as ep0_state, not just the
53 * controller and indexed registers. And that lock stays held unless it
54 * needs to be dropped to allow reentering this driver ... like upcalls to
55 * the gadget driver, or adjusting endpoint halt status.
58 static char *decode_ep0stage(u8 stage
)
61 case MUSB_EP0_STAGE_IDLE
: return "idle";
62 case MUSB_EP0_STAGE_SETUP
: return "setup";
63 case MUSB_EP0_STAGE_TX
: return "in";
64 case MUSB_EP0_STAGE_RX
: return "out";
65 case MUSB_EP0_STAGE_ACKWAIT
: return "wait";
66 case MUSB_EP0_STAGE_STATUSIN
: return "in/status";
67 case MUSB_EP0_STAGE_STATUSOUT
: return "out/status";
72 /* handle a standard GET_STATUS request
73 * Context: caller holds controller lock
75 static int service_tx_status_request(
77 const struct usb_ctrlrequest
*ctrlrequest
)
79 void __iomem
*mbase
= musb
->mregs
;
81 u8 result
[2], epnum
= 0;
82 const u8 recip
= ctrlrequest
->bRequestType
& USB_RECIP_MASK
;
87 case USB_RECIP_DEVICE
:
88 result
[0] = musb
->is_self_powered
<< USB_DEVICE_SELF_POWERED
;
89 result
[0] |= musb
->may_wakeup
<< USB_DEVICE_REMOTE_WAKEUP
;
91 result
[0] |= musb
->g
.b_hnp_enable
92 << USB_DEVICE_B_HNP_ENABLE
;
93 result
[0] |= musb
->g
.a_alt_hnp_support
94 << USB_DEVICE_A_ALT_HNP_SUPPORT
;
95 result
[0] |= musb
->g
.a_hnp_support
96 << USB_DEVICE_A_HNP_SUPPORT
;
100 case USB_RECIP_INTERFACE
:
104 case USB_RECIP_ENDPOINT
: {
110 epnum
= (u8
) ctrlrequest
->wIndex
;
116 is_in
= epnum
& USB_DIR_IN
;
119 ep
= &musb
->endpoints
[epnum
].ep_in
;
121 ep
= &musb
->endpoints
[epnum
].ep_out
;
123 regs
= musb
->endpoints
[epnum
].regs
;
125 if (epnum
>= MUSB_C_NUM_EPS
|| !ep
->desc
) {
130 musb_ep_select(mbase
, epnum
);
132 tmp
= musb_readw(regs
, MUSB_TXCSR
)
133 & MUSB_TXCSR_P_SENDSTALL
;
135 tmp
= musb_readw(regs
, MUSB_RXCSR
)
136 & MUSB_RXCSR_P_SENDSTALL
;
137 musb_ep_select(mbase
, 0);
139 result
[0] = tmp
? 1 : 0;
143 /* class, vendor, etc ... delegate */
148 /* fill up the fifo; caller updates csr0 */
150 u16 len
= le16_to_cpu(ctrlrequest
->wLength
);
154 musb_write_fifo(&musb
->endpoints
[0], len
, result
);
161 * handle a control-IN request, the end0 buffer contains the current request
162 * that is supposed to be a standard control request. Assumes the fifo to
163 * be at least 2 bytes long.
165 * @return 0 if the request was NOT HANDLED,
167 * > 0 when the request is processed
169 * Context: caller holds controller lock
172 service_in_request(struct musb
*musb
, const struct usb_ctrlrequest
*ctrlrequest
)
174 int handled
= 0; /* not handled */
176 if ((ctrlrequest
->bRequestType
& USB_TYPE_MASK
)
177 == USB_TYPE_STANDARD
) {
178 switch (ctrlrequest
->bRequest
) {
179 case USB_REQ_GET_STATUS
:
180 handled
= service_tx_status_request(musb
,
184 /* case USB_REQ_SYNC_FRAME: */
194 * Context: caller holds controller lock
196 static void musb_g_ep0_giveback(struct musb
*musb
, struct usb_request
*req
)
198 musb_g_giveback(&musb
->endpoints
[0].ep_in
, req
, 0);
202 * Tries to start B-device HNP negotiation if enabled via sysfs
204 static inline void musb_try_b_hnp_enable(struct musb
*musb
)
206 void __iomem
*mbase
= musb
->mregs
;
209 dev_dbg(musb
->controller
, "HNP: Setting HR\n");
210 devctl
= musb_readb(mbase
, MUSB_DEVCTL
);
211 musb_writeb(mbase
, MUSB_DEVCTL
, devctl
| MUSB_DEVCTL_HR
);
215 * Handle all control requests with no DATA stage, including standard
217 * USB_REQ_SET_CONFIGURATION, USB_REQ_SET_INTERFACE, unrecognized
218 * always delegated to the gadget driver
219 * USB_REQ_SET_ADDRESS, USB_REQ_CLEAR_FEATURE, USB_REQ_SET_FEATURE
220 * always handled here, except for class/vendor/... features
222 * Context: caller holds controller lock
225 service_zero_data_request(struct musb
*musb
,
226 struct usb_ctrlrequest
*ctrlrequest
)
227 __releases(musb
->lock
)
228 __acquires(musb
->lock
)
230 int handled
= -EINVAL
;
231 void __iomem
*mbase
= musb
->mregs
;
232 const u8 recip
= ctrlrequest
->bRequestType
& USB_RECIP_MASK
;
234 /* the gadget driver handles everything except what we MUST handle */
235 if ((ctrlrequest
->bRequestType
& USB_TYPE_MASK
)
236 == USB_TYPE_STANDARD
) {
237 switch (ctrlrequest
->bRequest
) {
238 case USB_REQ_SET_ADDRESS
:
239 /* change it after the status stage */
240 musb
->set_address
= true;
241 musb
->address
= (u8
) (ctrlrequest
->wValue
& 0x7f);
245 case USB_REQ_CLEAR_FEATURE
:
247 case USB_RECIP_DEVICE
:
248 if (ctrlrequest
->wValue
249 != USB_DEVICE_REMOTE_WAKEUP
)
251 musb
->may_wakeup
= 0;
254 case USB_RECIP_INTERFACE
:
256 case USB_RECIP_ENDPOINT
:{
258 ctrlrequest
->wIndex
& 0x0f;
259 struct musb_ep
*musb_ep
;
260 struct musb_hw_ep
*ep
;
261 struct musb_request
*request
;
266 if (epnum
== 0 || epnum
>= MUSB_C_NUM_EPS
||
267 ctrlrequest
->wValue
!= USB_ENDPOINT_HALT
)
270 ep
= musb
->endpoints
+ epnum
;
272 is_in
= ctrlrequest
->wIndex
& USB_DIR_IN
;
274 musb_ep
= &ep
->ep_in
;
276 musb_ep
= &ep
->ep_out
;
281 /* Ignore request if endpoint is wedged */
285 musb_ep_select(mbase
, epnum
);
287 csr
= musb_readw(regs
, MUSB_TXCSR
);
288 csr
|= MUSB_TXCSR_CLRDATATOG
|
289 MUSB_TXCSR_P_WZC_BITS
;
290 csr
&= ~(MUSB_TXCSR_P_SENDSTALL
|
291 MUSB_TXCSR_P_SENTSTALL
|
292 MUSB_TXCSR_TXPKTRDY
);
293 musb_writew(regs
, MUSB_TXCSR
, csr
);
295 csr
= musb_readw(regs
, MUSB_RXCSR
);
296 csr
|= MUSB_RXCSR_CLRDATATOG
|
297 MUSB_RXCSR_P_WZC_BITS
;
298 csr
&= ~(MUSB_RXCSR_P_SENDSTALL
|
299 MUSB_RXCSR_P_SENTSTALL
);
300 musb_writew(regs
, MUSB_RXCSR
, csr
);
303 /* Maybe start the first request in the queue */
304 request
= next_request(musb_ep
);
305 if (!musb_ep
->busy
&& request
) {
306 dev_dbg(musb
->controller
, "restarting the request\n");
307 musb_ep_restart(musb
, request
);
310 /* select ep0 again */
311 musb_ep_select(mbase
, 0);
314 /* class, vendor, etc ... delegate */
320 case USB_REQ_SET_FEATURE
:
322 case USB_RECIP_DEVICE
:
324 switch (ctrlrequest
->wValue
) {
325 case USB_DEVICE_REMOTE_WAKEUP
:
326 musb
->may_wakeup
= 1;
328 case USB_DEVICE_TEST_MODE
:
329 if (musb
->g
.speed
!= USB_SPEED_HIGH
)
331 if (ctrlrequest
->wIndex
& 0xff)
334 switch (ctrlrequest
->wIndex
>> 8) {
336 pr_debug("TEST_J\n");
343 pr_debug("TEST_K\n");
349 pr_debug("TEST_SE0_NAK\n");
355 pr_debug("TEST_PACKET\n");
362 pr_debug("TEST_FORCE_HS\n");
368 pr_debug("TEST_FORCE_FS\n");
373 /* TEST_FIFO_ACCESS */
374 pr_debug("TEST_FIFO_ACCESS\n");
376 MUSB_TEST_FIFO_ACCESS
;
379 /* TEST_FORCE_HOST */
380 pr_debug("TEST_FORCE_HOST\n");
382 MUSB_TEST_FORCE_HOST
;
388 /* enter test mode after irq */
390 musb
->test_mode
= true;
392 case USB_DEVICE_B_HNP_ENABLE
:
395 musb
->g
.b_hnp_enable
= 1;
396 musb_try_b_hnp_enable(musb
);
398 case USB_DEVICE_A_HNP_SUPPORT
:
401 musb
->g
.a_hnp_support
= 1;
403 case USB_DEVICE_A_ALT_HNP_SUPPORT
:
406 musb
->g
.a_alt_hnp_support
= 1;
408 case USB_DEVICE_DEBUG_MODE
:
418 case USB_RECIP_INTERFACE
:
421 case USB_RECIP_ENDPOINT
:{
423 ctrlrequest
->wIndex
& 0x0f;
424 struct musb_ep
*musb_ep
;
425 struct musb_hw_ep
*ep
;
430 if (epnum
== 0 || epnum
>= MUSB_C_NUM_EPS
||
431 ctrlrequest
->wValue
!= USB_ENDPOINT_HALT
)
434 ep
= musb
->endpoints
+ epnum
;
436 is_in
= ctrlrequest
->wIndex
& USB_DIR_IN
;
438 musb_ep
= &ep
->ep_in
;
440 musb_ep
= &ep
->ep_out
;
444 musb_ep_select(mbase
, epnum
);
446 csr
= musb_readw(regs
, MUSB_TXCSR
);
447 if (csr
& MUSB_TXCSR_FIFONOTEMPTY
)
448 csr
|= MUSB_TXCSR_FLUSHFIFO
;
449 csr
|= MUSB_TXCSR_P_SENDSTALL
450 | MUSB_TXCSR_CLRDATATOG
451 | MUSB_TXCSR_P_WZC_BITS
;
452 musb_writew(regs
, MUSB_TXCSR
, csr
);
454 csr
= musb_readw(regs
, MUSB_RXCSR
);
455 csr
|= MUSB_RXCSR_P_SENDSTALL
456 | MUSB_RXCSR_FLUSHFIFO
457 | MUSB_RXCSR_CLRDATATOG
458 | MUSB_RXCSR_P_WZC_BITS
;
459 musb_writew(regs
, MUSB_RXCSR
, csr
);
462 /* select ep0 again */
463 musb_ep_select(mbase
, 0);
468 /* class, vendor, etc ... delegate */
474 /* delegate SET_CONFIGURATION, etc */
482 /* we have an ep0out data packet
483 * Context: caller holds controller lock
485 static void ep0_rxstate(struct musb
*musb
)
487 void __iomem
*regs
= musb
->control_ep
->regs
;
488 struct musb_request
*request
;
489 struct usb_request
*req
;
492 request
= next_ep0_request(musb
);
493 req
= &request
->request
;
495 /* read packet and ack; or stall because of gadget driver bug:
496 * should have provided the rx buffer before setup() returned.
499 void *buf
= req
->buf
+ req
->actual
;
500 unsigned len
= req
->length
- req
->actual
;
502 /* read the buffer */
503 count
= musb_readb(regs
, MUSB_COUNT0
);
505 req
->status
= -EOVERFLOW
;
508 musb_read_fifo(&musb
->endpoints
[0], count
, buf
);
509 req
->actual
+= count
;
510 csr
= MUSB_CSR0_P_SVDRXPKTRDY
;
511 if (count
< 64 || req
->actual
== req
->length
) {
512 musb
->ep0_state
= MUSB_EP0_STAGE_STATUSIN
;
513 csr
|= MUSB_CSR0_P_DATAEND
;
517 csr
= MUSB_CSR0_P_SVDRXPKTRDY
| MUSB_CSR0_P_SENDSTALL
;
520 /* Completion handler may choose to stall, e.g. because the
521 * message just received holds invalid data.
525 musb_g_ep0_giveback(musb
, req
);
530 musb_ep_select(musb
->mregs
, 0);
531 musb_writew(regs
, MUSB_CSR0
, csr
);
535 * transmitting to the host (IN), this code might be called from IRQ
536 * and from kernel thread.
538 * Context: caller holds controller lock
540 static void ep0_txstate(struct musb
*musb
)
542 void __iomem
*regs
= musb
->control_ep
->regs
;
543 struct musb_request
*req
= next_ep0_request(musb
);
544 struct usb_request
*request
;
545 u16 csr
= MUSB_CSR0_TXPKTRDY
;
551 dev_dbg(musb
->controller
, "odd; csr0 %04x\n", musb_readw(regs
, MUSB_CSR0
));
555 request
= &req
->request
;
558 fifo_src
= (u8
*) request
->buf
+ request
->actual
;
559 fifo_count
= min((unsigned) MUSB_EP0_FIFOSIZE
,
560 request
->length
- request
->actual
);
561 musb_write_fifo(&musb
->endpoints
[0], fifo_count
, fifo_src
);
562 request
->actual
+= fifo_count
;
564 /* update the flags */
565 if (fifo_count
< MUSB_MAX_END0_PACKET
566 || (request
->actual
== request
->length
567 && !request
->zero
)) {
568 musb
->ep0_state
= MUSB_EP0_STAGE_STATUSOUT
;
569 csr
|= MUSB_CSR0_P_DATAEND
;
573 /* report completions as soon as the fifo's loaded; there's no
574 * win in waiting till this last packet gets acked. (other than
575 * very precise fault reporting, needed by USB TMC; possible with
576 * this hardware, but not usable from portable gadget drivers.)
580 musb_g_ep0_giveback(musb
, request
);
586 /* send it out, triggering a "txpktrdy cleared" irq */
587 musb_ep_select(musb
->mregs
, 0);
588 musb_writew(regs
, MUSB_CSR0
, csr
);
592 * Read a SETUP packet (struct usb_ctrlrequest) from the hardware.
593 * Fields are left in USB byte-order.
595 * Context: caller holds controller lock.
598 musb_read_setup(struct musb
*musb
, struct usb_ctrlrequest
*req
)
600 struct musb_request
*r
;
601 void __iomem
*regs
= musb
->control_ep
->regs
;
603 musb_read_fifo(&musb
->endpoints
[0], sizeof *req
, (u8
*)req
);
605 /* NOTE: earlier 2.6 versions changed setup packets to host
606 * order, but now USB packets always stay in USB byte order.
608 dev_dbg(musb
->controller
, "SETUP req%02x.%02x v%04x i%04x l%d\n",
611 le16_to_cpu(req
->wValue
),
612 le16_to_cpu(req
->wIndex
),
613 le16_to_cpu(req
->wLength
));
615 /* clean up any leftover transfers */
616 r
= next_ep0_request(musb
);
618 musb_g_ep0_giveback(musb
, &r
->request
);
620 /* For zero-data requests we want to delay the STATUS stage to
621 * avoid SETUPEND errors. If we read data (OUT), delay accepting
622 * packets until there's a buffer to store them in.
624 * If we write data, the controller acts happier if we enable
625 * the TX FIFO right away, and give the controller a moment
628 musb
->set_address
= false;
629 musb
->ackpend
= MUSB_CSR0_P_SVDRXPKTRDY
;
630 if (req
->wLength
== 0) {
631 if (req
->bRequestType
& USB_DIR_IN
)
632 musb
->ackpend
|= MUSB_CSR0_TXPKTRDY
;
633 musb
->ep0_state
= MUSB_EP0_STAGE_ACKWAIT
;
634 } else if (req
->bRequestType
& USB_DIR_IN
) {
635 musb
->ep0_state
= MUSB_EP0_STAGE_TX
;
636 musb_writew(regs
, MUSB_CSR0
, MUSB_CSR0_P_SVDRXPKTRDY
);
637 while ((musb_readw(regs
, MUSB_CSR0
)
638 & MUSB_CSR0_RXPKTRDY
) != 0)
642 musb
->ep0_state
= MUSB_EP0_STAGE_RX
;
646 forward_to_driver(struct musb
*musb
, const struct usb_ctrlrequest
*ctrlrequest
)
647 __releases(musb
->lock
)
648 __acquires(musb
->lock
)
651 if (!musb
->gadget_driver
)
653 spin_unlock(&musb
->lock
);
654 retval
= musb
->gadget_driver
->setup(&musb
->g
, ctrlrequest
);
655 spin_lock(&musb
->lock
);
660 * Handle peripheral ep0 interrupt
662 * Context: irq handler; we won't re-enter the driver that way.
664 irqreturn_t
musb_g_ep0_irq(struct musb
*musb
)
668 void __iomem
*mbase
= musb
->mregs
;
669 void __iomem
*regs
= musb
->endpoints
[0].regs
;
670 irqreturn_t retval
= IRQ_NONE
;
672 musb_ep_select(mbase
, 0); /* select ep0 */
673 csr
= musb_readw(regs
, MUSB_CSR0
);
674 len
= musb_readb(regs
, MUSB_COUNT0
);
676 dev_dbg(musb
->controller
, "csr %04x, count %d, myaddr %d, ep0stage %s\n",
678 musb_readb(mbase
, MUSB_FADDR
),
679 decode_ep0stage(musb
->ep0_state
));
681 if (csr
& MUSB_CSR0_P_DATAEND
) {
683 * If DATAEND is set we should not call the callback,
684 * hence the status stage is not complete.
689 /* I sent a stall.. need to acknowledge it now.. */
690 if (csr
& MUSB_CSR0_P_SENTSTALL
) {
691 musb_writew(regs
, MUSB_CSR0
,
692 csr
& ~MUSB_CSR0_P_SENTSTALL
);
693 retval
= IRQ_HANDLED
;
694 musb
->ep0_state
= MUSB_EP0_STAGE_IDLE
;
695 csr
= musb_readw(regs
, MUSB_CSR0
);
698 /* request ended "early" */
699 if (csr
& MUSB_CSR0_P_SETUPEND
) {
700 musb_writew(regs
, MUSB_CSR0
, MUSB_CSR0_P_SVDSETUPEND
);
701 retval
= IRQ_HANDLED
;
702 /* Transition into the early status phase */
703 switch (musb
->ep0_state
) {
704 case MUSB_EP0_STAGE_TX
:
705 musb
->ep0_state
= MUSB_EP0_STAGE_STATUSOUT
;
707 case MUSB_EP0_STAGE_RX
:
708 musb
->ep0_state
= MUSB_EP0_STAGE_STATUSIN
;
711 ERR("SetupEnd came in a wrong ep0stage %s\n",
712 decode_ep0stage(musb
->ep0_state
));
714 csr
= musb_readw(regs
, MUSB_CSR0
);
715 /* NOTE: request may need completion */
718 /* docs from Mentor only describe tx, rx, and idle/setup states.
719 * we need to handle nuances around status stages, and also the
720 * case where status and setup stages come back-to-back ...
722 switch (musb
->ep0_state
) {
724 case MUSB_EP0_STAGE_TX
:
725 /* irq on clearing txpktrdy */
726 if ((csr
& MUSB_CSR0_TXPKTRDY
) == 0) {
728 retval
= IRQ_HANDLED
;
732 case MUSB_EP0_STAGE_RX
:
733 /* irq on set rxpktrdy */
734 if (csr
& MUSB_CSR0_RXPKTRDY
) {
736 retval
= IRQ_HANDLED
;
740 case MUSB_EP0_STAGE_STATUSIN
:
741 /* end of sequence #2 (OUT/RX state) or #3 (no data) */
743 /* update address (if needed) only @ the end of the
744 * status phase per usb spec, which also guarantees
745 * we get 10 msec to receive this irq... until this
746 * is done we won't see the next packet.
748 if (musb
->set_address
) {
749 musb
->set_address
= false;
750 musb_writeb(mbase
, MUSB_FADDR
, musb
->address
);
753 /* enter test mode if needed (exit by reset) */
754 else if (musb
->test_mode
) {
755 dev_dbg(musb
->controller
, "entering TESTMODE\n");
757 if (MUSB_TEST_PACKET
== musb
->test_mode_nr
)
758 musb_load_testpacket(musb
);
760 musb_writeb(mbase
, MUSB_TESTMODE
,
765 case MUSB_EP0_STAGE_STATUSOUT
:
766 /* end of sequence #1: write to host (TX state) */
768 struct musb_request
*req
;
770 req
= next_ep0_request(musb
);
772 musb_g_ep0_giveback(musb
, &req
->request
);
776 * In case when several interrupts can get coalesced,
777 * check to see if we've already received a SETUP packet...
779 if (csr
& MUSB_CSR0_RXPKTRDY
)
782 retval
= IRQ_HANDLED
;
783 musb
->ep0_state
= MUSB_EP0_STAGE_IDLE
;
786 case MUSB_EP0_STAGE_IDLE
:
788 * This state is typically (but not always) indiscernible
789 * from the status states since the corresponding interrupts
790 * tend to happen within too little period of time (with only
791 * a zero-length packet in between) and so get coalesced...
793 retval
= IRQ_HANDLED
;
794 musb
->ep0_state
= MUSB_EP0_STAGE_SETUP
;
797 case MUSB_EP0_STAGE_SETUP
:
799 if (csr
& MUSB_CSR0_RXPKTRDY
) {
800 struct usb_ctrlrequest setup
;
804 ERR("SETUP packet len %d != 8 ?\n", len
);
807 musb_read_setup(musb
, &setup
);
808 retval
= IRQ_HANDLED
;
810 /* sometimes the RESET won't be reported */
811 if (unlikely(musb
->g
.speed
== USB_SPEED_UNKNOWN
)) {
814 printk(KERN_NOTICE
"%s: peripheral reset "
817 power
= musb_readb(mbase
, MUSB_POWER
);
818 musb
->g
.speed
= (power
& MUSB_POWER_HSMODE
)
819 ? USB_SPEED_HIGH
: USB_SPEED_FULL
;
823 switch (musb
->ep0_state
) {
825 /* sequence #3 (no data stage), includes requests
826 * we can't forward (notably SET_ADDRESS and the
827 * device/endpoint feature set/clear operations)
828 * plus SET_CONFIGURATION and others we must
830 case MUSB_EP0_STAGE_ACKWAIT
:
831 handled
= service_zero_data_request(
835 * We're expecting no data in any case, so
836 * always set the DATAEND bit -- doing this
837 * here helps avoid SetupEnd interrupt coming
838 * in the idle stage when we're stalling...
840 musb
->ackpend
|= MUSB_CSR0_P_DATAEND
;
842 /* status stage might be immediate */
845 MUSB_EP0_STAGE_STATUSIN
;
848 /* sequence #1 (IN to host), includes GET_STATUS
849 * requests that we can't forward, GET_DESCRIPTOR
850 * and others that we must
852 case MUSB_EP0_STAGE_TX
:
853 handled
= service_in_request(musb
, &setup
);
855 musb
->ackpend
= MUSB_CSR0_TXPKTRDY
856 | MUSB_CSR0_P_DATAEND
;
858 MUSB_EP0_STAGE_STATUSOUT
;
862 /* sequence #2 (OUT from host), always forward */
863 default: /* MUSB_EP0_STAGE_RX */
867 dev_dbg(musb
->controller
, "handled %d, csr %04x, ep0stage %s\n",
869 decode_ep0stage(musb
->ep0_state
));
871 /* unless we need to delegate this to the gadget
872 * driver, we know how to wrap this up: csr0 has
873 * not yet been written.
877 else if (handled
> 0)
880 handled
= forward_to_driver(musb
, &setup
);
882 musb_ep_select(mbase
, 0);
884 dev_dbg(musb
->controller
, "stall (%d)\n", handled
);
885 musb
->ackpend
|= MUSB_CSR0_P_SENDSTALL
;
886 musb
->ep0_state
= MUSB_EP0_STAGE_IDLE
;
888 musb_writew(regs
, MUSB_CSR0
,
895 case MUSB_EP0_STAGE_ACKWAIT
:
896 /* This should not happen. But happens with tusb6010 with
897 * g_file_storage and high speed. Do nothing.
899 retval
= IRQ_HANDLED
;
905 musb_writew(regs
, MUSB_CSR0
, MUSB_CSR0_P_SENDSTALL
);
906 musb
->ep0_state
= MUSB_EP0_STAGE_IDLE
;
915 musb_g_ep0_enable(struct usb_ep
*ep
, const struct usb_endpoint_descriptor
*desc
)
921 static int musb_g_ep0_disable(struct usb_ep
*e
)
928 musb_g_ep0_queue(struct usb_ep
*e
, struct usb_request
*r
, gfp_t gfp_flags
)
931 struct musb_request
*req
;
934 unsigned long lockflags
;
942 regs
= musb
->control_ep
->regs
;
944 req
= to_musb_request(r
);
946 req
->request
.actual
= 0;
947 req
->request
.status
= -EINPROGRESS
;
950 spin_lock_irqsave(&musb
->lock
, lockflags
);
952 if (!list_empty(&ep
->req_list
)) {
957 switch (musb
->ep0_state
) {
958 case MUSB_EP0_STAGE_RX
: /* control-OUT data */
959 case MUSB_EP0_STAGE_TX
: /* control-IN data */
960 case MUSB_EP0_STAGE_ACKWAIT
: /* zero-length data */
964 dev_dbg(musb
->controller
, "ep0 request queued in state %d\n",
970 /* add request to the list */
971 list_add_tail(&req
->list
, &ep
->req_list
);
973 dev_dbg(musb
->controller
, "queue to %s (%s), length=%d\n",
974 ep
->name
, ep
->is_in
? "IN/TX" : "OUT/RX",
975 req
->request
.length
);
977 musb_ep_select(musb
->mregs
, 0);
979 /* sequence #1, IN ... start writing the data */
980 if (musb
->ep0_state
== MUSB_EP0_STAGE_TX
)
983 /* sequence #3, no-data ... issue IN status */
984 else if (musb
->ep0_state
== MUSB_EP0_STAGE_ACKWAIT
) {
985 if (req
->request
.length
)
988 musb
->ep0_state
= MUSB_EP0_STAGE_STATUSIN
;
989 musb_writew(regs
, MUSB_CSR0
,
990 musb
->ackpend
| MUSB_CSR0_P_DATAEND
);
992 musb_g_ep0_giveback(ep
->musb
, r
);
995 /* else for sequence #2 (OUT), caller provides a buffer
996 * before the next packet arrives. deferred responses
997 * (after SETUP is acked) are racey.
999 } else if (musb
->ackpend
) {
1000 musb_writew(regs
, MUSB_CSR0
, musb
->ackpend
);
1005 spin_unlock_irqrestore(&musb
->lock
, lockflags
);
1009 static int musb_g_ep0_dequeue(struct usb_ep
*ep
, struct usb_request
*req
)
1011 /* we just won't support this */
1015 static int musb_g_ep0_halt(struct usb_ep
*e
, int value
)
1019 void __iomem
*base
, *regs
;
1020 unsigned long flags
;
1030 regs
= musb
->control_ep
->regs
;
1033 spin_lock_irqsave(&musb
->lock
, flags
);
1035 if (!list_empty(&ep
->req_list
)) {
1040 musb_ep_select(base
, 0);
1041 csr
= musb
->ackpend
;
1043 switch (musb
->ep0_state
) {
1045 /* Stalls are usually issued after parsing SETUP packet, either
1046 * directly in irq context from setup() or else later.
1048 case MUSB_EP0_STAGE_TX
: /* control-IN data */
1049 case MUSB_EP0_STAGE_ACKWAIT
: /* STALL for zero-length data */
1050 case MUSB_EP0_STAGE_RX
: /* control-OUT data */
1051 csr
= musb_readw(regs
, MUSB_CSR0
);
1054 /* It's also OK to issue stalls during callbacks when a non-empty
1055 * DATA stage buffer has been read (or even written).
1057 case MUSB_EP0_STAGE_STATUSIN
: /* control-OUT status */
1058 case MUSB_EP0_STAGE_STATUSOUT
: /* control-IN status */
1060 csr
|= MUSB_CSR0_P_SENDSTALL
;
1061 musb_writew(regs
, MUSB_CSR0
, csr
);
1062 musb
->ep0_state
= MUSB_EP0_STAGE_IDLE
;
1066 dev_dbg(musb
->controller
, "ep0 can't halt in state %d\n", musb
->ep0_state
);
1071 spin_unlock_irqrestore(&musb
->lock
, flags
);
1075 const struct usb_ep_ops musb_g_ep0_ops
= {
1076 .enable
= musb_g_ep0_enable
,
1077 .disable
= musb_g_ep0_disable
,
1078 .alloc_request
= musb_alloc_request
,
1079 .free_request
= musb_free_request
,
1080 .queue
= musb_g_ep0_queue
,
1081 .dequeue
= musb_g_ep0_dequeue
,
1082 .set_halt
= musb_g_ep0_halt
,