4 * Copyright (c) 2008 Harris Corporation
5 * Copyright (c) 2008 Sascha Hauer <s.hauer@pengutronix.de>, Pengutronix
6 * Copyright (c) MontaVista Software, Inc. 2008.
8 * Author: Steve Falco <sfalco@harris.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2
12 * as published by the Free Software Foundation.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 #include <linux/kernel.h>
25 #include <linux/init.h>
26 #include <linux/spinlock.h>
29 #include <linux/of_gpio.h>
30 #include <linux/gpio.h>
31 #include <linux/types.h>
32 #include <linux/slab.h>
34 #define GPIO_MASK(gpio) (0x80000000 >> (gpio))
35 #define GPIO_MASK2(gpio) (0xc0000000 >> ((gpio) * 2))
37 /* Physical GPIO register layout */
59 struct ppc4xx_gpio_chip
{
60 struct of_mm_gpio_chip mm_gc
;
65 * GPIO LIB API implementation for GPIOs
67 * There are a maximum of 32 gpios in each gpio controller.
70 static inline struct ppc4xx_gpio_chip
*
71 to_ppc4xx_gpiochip(struct of_mm_gpio_chip
*mm_gc
)
73 return container_of(mm_gc
, struct ppc4xx_gpio_chip
, mm_gc
);
76 static int ppc4xx_gpio_get(struct gpio_chip
*gc
, unsigned int gpio
)
78 struct of_mm_gpio_chip
*mm_gc
= to_of_mm_gpio_chip(gc
);
79 struct ppc4xx_gpio __iomem
*regs
= mm_gc
->regs
;
81 return in_be32(®s
->ir
) & GPIO_MASK(gpio
);
85 __ppc4xx_gpio_set(struct gpio_chip
*gc
, unsigned int gpio
, int val
)
87 struct of_mm_gpio_chip
*mm_gc
= to_of_mm_gpio_chip(gc
);
88 struct ppc4xx_gpio __iomem
*regs
= mm_gc
->regs
;
91 setbits32(®s
->or, GPIO_MASK(gpio
));
93 clrbits32(®s
->or, GPIO_MASK(gpio
));
97 ppc4xx_gpio_set(struct gpio_chip
*gc
, unsigned int gpio
, int val
)
99 struct of_mm_gpio_chip
*mm_gc
= to_of_mm_gpio_chip(gc
);
100 struct ppc4xx_gpio_chip
*chip
= to_ppc4xx_gpiochip(mm_gc
);
103 spin_lock_irqsave(&chip
->lock
, flags
);
105 __ppc4xx_gpio_set(gc
, gpio
, val
);
107 spin_unlock_irqrestore(&chip
->lock
, flags
);
109 pr_debug("%s: gpio: %d val: %d\n", __func__
, gpio
, val
);
112 static int ppc4xx_gpio_dir_in(struct gpio_chip
*gc
, unsigned int gpio
)
114 struct of_mm_gpio_chip
*mm_gc
= to_of_mm_gpio_chip(gc
);
115 struct ppc4xx_gpio_chip
*chip
= to_ppc4xx_gpiochip(mm_gc
);
116 struct ppc4xx_gpio __iomem
*regs
= mm_gc
->regs
;
119 spin_lock_irqsave(&chip
->lock
, flags
);
121 /* Disable open-drain function */
122 clrbits32(®s
->odr
, GPIO_MASK(gpio
));
125 clrbits32(®s
->tcr
, GPIO_MASK(gpio
));
127 /* Bits 0-15 use TSRL/OSRL, bits 16-31 use TSRH/OSRH */
129 clrbits32(®s
->osrl
, GPIO_MASK2(gpio
));
130 clrbits32(®s
->tsrl
, GPIO_MASK2(gpio
));
132 clrbits32(®s
->osrh
, GPIO_MASK2(gpio
));
133 clrbits32(®s
->tsrh
, GPIO_MASK2(gpio
));
136 spin_unlock_irqrestore(&chip
->lock
, flags
);
142 ppc4xx_gpio_dir_out(struct gpio_chip
*gc
, unsigned int gpio
, int val
)
144 struct of_mm_gpio_chip
*mm_gc
= to_of_mm_gpio_chip(gc
);
145 struct ppc4xx_gpio_chip
*chip
= to_ppc4xx_gpiochip(mm_gc
);
146 struct ppc4xx_gpio __iomem
*regs
= mm_gc
->regs
;
149 spin_lock_irqsave(&chip
->lock
, flags
);
151 /* First set initial value */
152 __ppc4xx_gpio_set(gc
, gpio
, val
);
154 /* Disable open-drain function */
155 clrbits32(®s
->odr
, GPIO_MASK(gpio
));
158 setbits32(®s
->tcr
, GPIO_MASK(gpio
));
160 /* Bits 0-15 use TSRL, bits 16-31 use TSRH */
162 clrbits32(®s
->osrl
, GPIO_MASK2(gpio
));
163 clrbits32(®s
->tsrl
, GPIO_MASK2(gpio
));
165 clrbits32(®s
->osrh
, GPIO_MASK2(gpio
));
166 clrbits32(®s
->tsrh
, GPIO_MASK2(gpio
));
169 spin_unlock_irqrestore(&chip
->lock
, flags
);
171 pr_debug("%s: gpio: %d val: %d\n", __func__
, gpio
, val
);
176 static int __init
ppc4xx_add_gpiochips(void)
178 struct device_node
*np
;
180 for_each_compatible_node(np
, NULL
, "ibm,ppc4xx-gpio") {
182 struct ppc4xx_gpio_chip
*ppc4xx_gc
;
183 struct of_mm_gpio_chip
*mm_gc
;
184 struct gpio_chip
*gc
;
186 ppc4xx_gc
= kzalloc(sizeof(*ppc4xx_gc
), GFP_KERNEL
);
192 spin_lock_init(&ppc4xx_gc
->lock
);
194 mm_gc
= &ppc4xx_gc
->mm_gc
;
198 gc
->direction_input
= ppc4xx_gpio_dir_in
;
199 gc
->direction_output
= ppc4xx_gpio_dir_out
;
200 gc
->get
= ppc4xx_gpio_get
;
201 gc
->set
= ppc4xx_gpio_set
;
203 ret
= of_mm_gpiochip_add(np
, mm_gc
);
208 pr_err("%s: registration failed with status %d\n",
211 /* try others anyway */
215 arch_initcall(ppc4xx_add_gpiochips
);