2 * OMAP2 display controller support
4 * Copyright (C) 2005 Nokia Corporation
5 * Author: Imre Deak <imre.deak@nokia.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
12 * This program is distributed in the hope that it will be useful, but
13 * WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, write to the Free Software Foundation, Inc.,
19 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 #include <linux/kernel.h>
22 #include <linux/module.h>
23 #include <linux/dma-mapping.h>
25 #include <linux/vmalloc.h>
26 #include <linux/clk.h>
28 #include <linux/platform_device.h>
29 #include <linux/slab.h>
31 #include <plat/sram.h>
32 #include <plat/board.h>
37 #define MODULE_NAME "dispc"
39 #define DSS_BASE 0x48050000
40 #define DSS_SYSCONFIG 0x0010
42 #define DISPC_BASE 0x48050400
45 #define DISPC_REVISION 0x0000
46 #define DISPC_SYSCONFIG 0x0010
47 #define DISPC_SYSSTATUS 0x0014
48 #define DISPC_IRQSTATUS 0x0018
49 #define DISPC_IRQENABLE 0x001C
50 #define DISPC_CONTROL 0x0040
51 #define DISPC_CONFIG 0x0044
52 #define DISPC_CAPABLE 0x0048
53 #define DISPC_DEFAULT_COLOR0 0x004C
54 #define DISPC_DEFAULT_COLOR1 0x0050
55 #define DISPC_TRANS_COLOR0 0x0054
56 #define DISPC_TRANS_COLOR1 0x0058
57 #define DISPC_LINE_STATUS 0x005C
58 #define DISPC_LINE_NUMBER 0x0060
59 #define DISPC_TIMING_H 0x0064
60 #define DISPC_TIMING_V 0x0068
61 #define DISPC_POL_FREQ 0x006C
62 #define DISPC_DIVISOR 0x0070
63 #define DISPC_SIZE_DIG 0x0078
64 #define DISPC_SIZE_LCD 0x007C
66 #define DISPC_DATA_CYCLE1 0x01D4
67 #define DISPC_DATA_CYCLE2 0x01D8
68 #define DISPC_DATA_CYCLE3 0x01DC
71 #define DISPC_GFX_BA0 0x0080
72 #define DISPC_GFX_BA1 0x0084
73 #define DISPC_GFX_POSITION 0x0088
74 #define DISPC_GFX_SIZE 0x008C
75 #define DISPC_GFX_ATTRIBUTES 0x00A0
76 #define DISPC_GFX_FIFO_THRESHOLD 0x00A4
77 #define DISPC_GFX_FIFO_SIZE_STATUS 0x00A8
78 #define DISPC_GFX_ROW_INC 0x00AC
79 #define DISPC_GFX_PIXEL_INC 0x00B0
80 #define DISPC_GFX_WINDOW_SKIP 0x00B4
81 #define DISPC_GFX_TABLE_BA 0x00B8
83 /* DISPC Video plane 1/2 */
84 #define DISPC_VID1_BASE 0x00BC
85 #define DISPC_VID2_BASE 0x014C
87 /* Offsets into DISPC_VID1/2_BASE */
88 #define DISPC_VID_BA0 0x0000
89 #define DISPC_VID_BA1 0x0004
90 #define DISPC_VID_POSITION 0x0008
91 #define DISPC_VID_SIZE 0x000C
92 #define DISPC_VID_ATTRIBUTES 0x0010
93 #define DISPC_VID_FIFO_THRESHOLD 0x0014
94 #define DISPC_VID_FIFO_SIZE_STATUS 0x0018
95 #define DISPC_VID_ROW_INC 0x001C
96 #define DISPC_VID_PIXEL_INC 0x0020
97 #define DISPC_VID_FIR 0x0024
98 #define DISPC_VID_PICTURE_SIZE 0x0028
99 #define DISPC_VID_ACCU0 0x002C
100 #define DISPC_VID_ACCU1 0x0030
102 /* 8 elements in 8 byte increments */
103 #define DISPC_VID_FIR_COEF_H0 0x0034
104 /* 8 elements in 8 byte increments */
105 #define DISPC_VID_FIR_COEF_HV0 0x0038
106 /* 5 elements in 4 byte increments */
107 #define DISPC_VID_CONV_COEF0 0x0074
109 #define DISPC_IRQ_FRAMEMASK 0x0001
110 #define DISPC_IRQ_VSYNC 0x0002
111 #define DISPC_IRQ_EVSYNC_EVEN 0x0004
112 #define DISPC_IRQ_EVSYNC_ODD 0x0008
113 #define DISPC_IRQ_ACBIAS_COUNT_STAT 0x0010
114 #define DISPC_IRQ_PROG_LINE_NUM 0x0020
115 #define DISPC_IRQ_GFX_FIFO_UNDERFLOW 0x0040
116 #define DISPC_IRQ_GFX_END_WIN 0x0080
117 #define DISPC_IRQ_PAL_GAMMA_MASK 0x0100
118 #define DISPC_IRQ_OCP_ERR 0x0200
119 #define DISPC_IRQ_VID1_FIFO_UNDERFLOW 0x0400
120 #define DISPC_IRQ_VID1_END_WIN 0x0800
121 #define DISPC_IRQ_VID2_FIFO_UNDERFLOW 0x1000
122 #define DISPC_IRQ_VID2_END_WIN 0x2000
123 #define DISPC_IRQ_SYNC_LOST 0x4000
125 #define DISPC_IRQ_MASK_ALL 0x7fff
127 #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
128 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
129 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
132 #define RFBI_CONTROL 0x48050040
134 #define MAX_PALETTE_SIZE (256 * 16)
136 #define FLD_MASK(pos, len) (((1 << len) - 1) << pos)
138 #define MOD_REG_FLD(reg, mask, val) \
139 dispc_write_reg((reg), (dispc_read_reg(reg) & ~(mask)) | (val));
141 #define OMAP2_SRAM_START 0x40200000
142 /* Maximum size, in reality this is smaller if SRAM is partially locked. */
143 #define OMAP2_SRAM_SIZE 0xa0000 /* 640k */
145 /* We support the SDRAM / SRAM types. See OMAPFB_PLANE_MEMTYPE_* in omapfb.h */
146 #define DISPC_MEMTYPE_NUM 2
148 #define RESMAP_SIZE(_page_cnt) \
149 ((_page_cnt + (sizeof(unsigned long) * 8) - 1) / 8)
150 #define RESMAP_PTR(_res_map, _page_nr) \
151 (((_res_map)->map) + (_page_nr) / (sizeof(unsigned long) * 8))
152 #define RESMAP_MASK(_page_nr) \
153 (1 << ((_page_nr) & (sizeof(unsigned long) * 8 - 1)))
161 #define MAX_IRQ_HANDLERS 4
166 struct omapfb_mem_desc mem_desc
;
167 struct resmap
*res_map
[DISPC_MEMTYPE_NUM
];
168 atomic_t map_count
[OMAPFB_PLANE_NUM
];
170 dma_addr_t palette_paddr
;
177 void (*callback
)(void *);
179 } irq_handlers
[MAX_IRQ_HANDLERS
];
180 struct completion frame_done
;
182 int fir_hinc
[OMAPFB_PLANE_NUM
];
183 int fir_vinc
[OMAPFB_PLANE_NUM
];
185 struct clk
*dss_ick
, *dss1_fck
;
186 struct clk
*dss_54m_fck
;
188 enum omapfb_update_mode update_mode
;
189 struct omapfb_device
*fbdev
;
191 struct omapfb_color_key color_key
;
194 static void enable_lcd_clocks(int enable
);
196 static void inline dispc_write_reg(int idx
, u32 val
)
198 __raw_writel(val
, dispc
.base
+ idx
);
201 static u32
inline dispc_read_reg(int idx
)
203 u32 l
= __raw_readl(dispc
.base
+ idx
);
207 /* Select RFBI or bypass mode */
208 static void enable_rfbi_mode(int enable
)
210 void __iomem
*rfbi_control
;
213 l
= dispc_read_reg(DISPC_CONTROL
);
214 /* Enable RFBI, GPIO0/1 */
215 l
&= ~((1 << 11) | (1 << 15) | (1 << 16));
216 l
|= enable
? (1 << 11) : 0;
217 /* RFBI En: GPIO0/1=10 RFBI Dis: GPIO0/1=11 */
219 l
|= enable
? 0 : (1 << 16);
220 dispc_write_reg(DISPC_CONTROL
, l
);
222 /* Set bypass mode in RFBI module */
223 rfbi_control
= ioremap(RFBI_CONTROL
, SZ_1K
);
225 pr_err("Unable to ioremap rfbi_control\n");
228 l
= __raw_readl(rfbi_control
);
229 l
|= enable
? 0 : (1 << 1);
230 __raw_writel(l
, rfbi_control
);
231 iounmap(rfbi_control
);
234 static void set_lcd_data_lines(int data_lines
)
239 switch (data_lines
) {
256 l
= dispc_read_reg(DISPC_CONTROL
);
259 dispc_write_reg(DISPC_CONTROL
, l
);
262 static void set_load_mode(int mode
)
264 BUG_ON(mode
& ~(DISPC_LOAD_CLUT_ONLY
| DISPC_LOAD_FRAME_ONLY
|
265 DISPC_LOAD_CLUT_ONCE_FRAME
));
266 MOD_REG_FLD(DISPC_CONFIG
, 0x03 << 1, mode
<< 1);
269 void omap_dispc_set_lcd_size(int x
, int y
)
271 BUG_ON((x
> (1 << 11)) || (y
> (1 << 11)));
272 enable_lcd_clocks(1);
273 MOD_REG_FLD(DISPC_SIZE_LCD
, FLD_MASK(16, 11) | FLD_MASK(0, 11),
274 ((y
- 1) << 16) | (x
- 1));
275 enable_lcd_clocks(0);
277 EXPORT_SYMBOL(omap_dispc_set_lcd_size
);
279 void omap_dispc_set_digit_size(int x
, int y
)
281 BUG_ON((x
> (1 << 11)) || (y
> (1 << 11)));
282 enable_lcd_clocks(1);
283 MOD_REG_FLD(DISPC_SIZE_DIG
, FLD_MASK(16, 11) | FLD_MASK(0, 11),
284 ((y
- 1) << 16) | (x
- 1));
285 enable_lcd_clocks(0);
287 EXPORT_SYMBOL(omap_dispc_set_digit_size
);
289 static void setup_plane_fifo(int plane
, int ext_mode
)
291 const u32 ftrs_reg
[] = { DISPC_GFX_FIFO_THRESHOLD
,
292 DISPC_VID1_BASE
+ DISPC_VID_FIFO_THRESHOLD
,
293 DISPC_VID2_BASE
+ DISPC_VID_FIFO_THRESHOLD
};
294 const u32 fsz_reg
[] = { DISPC_GFX_FIFO_SIZE_STATUS
,
295 DISPC_VID1_BASE
+ DISPC_VID_FIFO_SIZE_STATUS
,
296 DISPC_VID2_BASE
+ DISPC_VID_FIFO_SIZE_STATUS
};
302 l
= dispc_read_reg(fsz_reg
[plane
]);
303 l
&= FLD_MASK(0, 11);
311 MOD_REG_FLD(ftrs_reg
[plane
], FLD_MASK(16, 12) | FLD_MASK(0, 12),
315 void omap_dispc_enable_lcd_out(int enable
)
317 enable_lcd_clocks(1);
318 MOD_REG_FLD(DISPC_CONTROL
, 1, enable
? 1 : 0);
319 enable_lcd_clocks(0);
321 EXPORT_SYMBOL(omap_dispc_enable_lcd_out
);
323 void omap_dispc_enable_digit_out(int enable
)
325 enable_lcd_clocks(1);
326 MOD_REG_FLD(DISPC_CONTROL
, 1 << 1, enable
? 1 << 1 : 0);
327 enable_lcd_clocks(0);
329 EXPORT_SYMBOL(omap_dispc_enable_digit_out
);
331 static inline int _setup_plane(int plane
, int channel_out
,
332 u32 paddr
, int screen_width
,
333 int pos_x
, int pos_y
, int width
, int height
,
336 const u32 at_reg
[] = { DISPC_GFX_ATTRIBUTES
,
337 DISPC_VID1_BASE
+ DISPC_VID_ATTRIBUTES
,
338 DISPC_VID2_BASE
+ DISPC_VID_ATTRIBUTES
};
339 const u32 ba_reg
[] = { DISPC_GFX_BA0
, DISPC_VID1_BASE
+ DISPC_VID_BA0
,
340 DISPC_VID2_BASE
+ DISPC_VID_BA0
};
341 const u32 ps_reg
[] = { DISPC_GFX_POSITION
,
342 DISPC_VID1_BASE
+ DISPC_VID_POSITION
,
343 DISPC_VID2_BASE
+ DISPC_VID_POSITION
};
344 const u32 sz_reg
[] = { DISPC_GFX_SIZE
,
345 DISPC_VID1_BASE
+ DISPC_VID_PICTURE_SIZE
,
346 DISPC_VID2_BASE
+ DISPC_VID_PICTURE_SIZE
};
347 const u32 ri_reg
[] = { DISPC_GFX_ROW_INC
,
348 DISPC_VID1_BASE
+ DISPC_VID_ROW_INC
,
349 DISPC_VID2_BASE
+ DISPC_VID_ROW_INC
};
350 const u32 vs_reg
[] = { 0, DISPC_VID1_BASE
+ DISPC_VID_SIZE
,
351 DISPC_VID2_BASE
+ DISPC_VID_SIZE
};
353 int chout_shift
, burst_shift
;
362 dev_dbg(dispc
.fbdev
->dev
, "plane %d channel %d paddr %#08x scr_width %d"
363 " pos_x %d pos_y %d width %d height %d color_mode %d\n",
364 plane
, channel_out
, paddr
, screen_width
, pos_x
, pos_y
,
365 width
, height
, color_mode
);
370 case OMAPFB_PLANE_GFX
:
374 case OMAPFB_PLANE_VID1
:
375 case OMAPFB_PLANE_VID2
:
384 switch (channel_out
) {
385 case OMAPFB_CHANNEL_OUT_LCD
:
388 case OMAPFB_CHANNEL_OUT_DIGIT
:
396 switch (color_mode
) {
397 case OMAPFB_COLOR_RGB565
:
398 color_code
= DISPC_RGB_16_BPP
;
401 case OMAPFB_COLOR_YUV422
:
404 color_code
= DISPC_UYVY_422
;
408 case OMAPFB_COLOR_YUY422
:
411 color_code
= DISPC_YUV2_422
;
419 l
= dispc_read_reg(at_reg
[plane
]);
422 l
|= color_code
<< 1;
426 l
&= ~(0x03 << burst_shift
);
427 l
|= DISPC_BURST_8x32
<< burst_shift
;
429 l
&= ~(1 << chout_shift
);
430 l
|= chout_val
<< chout_shift
;
432 dispc_write_reg(at_reg
[plane
], l
);
434 dispc_write_reg(ba_reg
[plane
], paddr
);
435 MOD_REG_FLD(ps_reg
[plane
],
436 FLD_MASK(16, 11) | FLD_MASK(0, 11), (pos_y
<< 16) | pos_x
);
438 MOD_REG_FLD(sz_reg
[plane
], FLD_MASK(16, 11) | FLD_MASK(0, 11),
439 ((height
- 1) << 16) | (width
- 1));
442 /* Set video size if set_scale hasn't set it */
443 if (!dispc
.fir_vinc
[plane
])
444 MOD_REG_FLD(vs_reg
[plane
],
445 FLD_MASK(16, 11), (height
- 1) << 16);
446 if (!dispc
.fir_hinc
[plane
])
447 MOD_REG_FLD(vs_reg
[plane
],
448 FLD_MASK(0, 11), width
- 1);
451 dispc_write_reg(ri_reg
[plane
], (screen_width
- width
) * bpp
/ 8 + 1);
453 return height
* screen_width
* bpp
/ 8;
456 static int omap_dispc_setup_plane(int plane
, int channel_out
,
457 unsigned long offset
,
459 int pos_x
, int pos_y
, int width
, int height
,
465 if ((unsigned)plane
> dispc
.mem_desc
.region_cnt
)
467 paddr
= dispc
.mem_desc
.region
[plane
].paddr
+ offset
;
468 enable_lcd_clocks(1);
469 r
= _setup_plane(plane
, channel_out
, paddr
,
471 pos_x
, pos_y
, width
, height
, color_mode
);
472 enable_lcd_clocks(0);
476 static void write_firh_reg(int plane
, int reg
, u32 value
)
481 base
= DISPC_VID1_BASE
+ DISPC_VID_FIR_COEF_H0
;
483 base
= DISPC_VID2_BASE
+ DISPC_VID_FIR_COEF_H0
;
484 dispc_write_reg(base
+ reg
* 8, value
);
487 static void write_firhv_reg(int plane
, int reg
, u32 value
)
492 base
= DISPC_VID1_BASE
+ DISPC_VID_FIR_COEF_HV0
;
494 base
= DISPC_VID2_BASE
+ DISPC_VID_FIR_COEF_HV0
;
495 dispc_write_reg(base
+ reg
* 8, value
);
498 static void set_upsampling_coef_table(int plane
)
500 const u32 coef
[][2] = {
501 { 0x00800000, 0x00800000 },
502 { 0x0D7CF800, 0x037B02FF },
503 { 0x1E70F5FF, 0x0C6F05FE },
504 { 0x335FF5FE, 0x205907FB },
505 { 0xF74949F7, 0x00404000 },
506 { 0xF55F33FB, 0x075920FE },
507 { 0xF5701EFE, 0x056F0CFF },
508 { 0xF87C0DFF, 0x027B0300 },
512 for (i
= 0; i
< 8; i
++) {
513 write_firh_reg(plane
, i
, coef
[i
][0]);
514 write_firhv_reg(plane
, i
, coef
[i
][1]);
518 static int omap_dispc_set_scale(int plane
,
519 int orig_width
, int orig_height
,
520 int out_width
, int out_height
)
522 const u32 at_reg
[] = { 0, DISPC_VID1_BASE
+ DISPC_VID_ATTRIBUTES
,
523 DISPC_VID2_BASE
+ DISPC_VID_ATTRIBUTES
};
524 const u32 vs_reg
[] = { 0, DISPC_VID1_BASE
+ DISPC_VID_SIZE
,
525 DISPC_VID2_BASE
+ DISPC_VID_SIZE
};
526 const u32 fir_reg
[] = { 0, DISPC_VID1_BASE
+ DISPC_VID_FIR
,
527 DISPC_VID2_BASE
+ DISPC_VID_FIR
};
533 if ((unsigned)plane
> OMAPFB_PLANE_NUM
)
536 if (plane
== OMAPFB_PLANE_GFX
&&
537 (out_width
!= orig_width
|| out_height
!= orig_height
))
540 enable_lcd_clocks(1);
541 if (orig_width
< out_width
) {
544 * Currently you can only scale both dimensions in one way.
546 if (orig_height
> out_height
||
547 orig_width
* 8 < out_width
||
548 orig_height
* 8 < out_height
) {
549 enable_lcd_clocks(0);
552 set_upsampling_coef_table(plane
);
553 } else if (orig_width
> out_width
) {
554 /* Downsampling not yet supported
557 enable_lcd_clocks(0);
560 if (!orig_width
|| orig_width
== out_width
)
563 fir_hinc
= 1024 * orig_width
/ out_width
;
564 if (!orig_height
|| orig_height
== out_height
)
567 fir_vinc
= 1024 * orig_height
/ out_height
;
568 dispc
.fir_hinc
[plane
] = fir_hinc
;
569 dispc
.fir_vinc
[plane
] = fir_vinc
;
571 MOD_REG_FLD(fir_reg
[plane
],
572 FLD_MASK(16, 12) | FLD_MASK(0, 12),
573 ((fir_vinc
& 4095) << 16) |
576 dev_dbg(dispc
.fbdev
->dev
, "out_width %d out_height %d orig_width %d "
577 "orig_height %d fir_hinc %d fir_vinc %d\n",
578 out_width
, out_height
, orig_width
, orig_height
,
581 MOD_REG_FLD(vs_reg
[plane
],
582 FLD_MASK(16, 11) | FLD_MASK(0, 11),
583 ((out_height
- 1) << 16) | (out_width
- 1));
585 l
= dispc_read_reg(at_reg
[plane
]);
587 l
|= fir_hinc
? (1 << 5) : 0;
588 l
|= fir_vinc
? (1 << 6) : 0;
589 dispc_write_reg(at_reg
[plane
], l
);
591 enable_lcd_clocks(0);
595 static int omap_dispc_enable_plane(int plane
, int enable
)
597 const u32 at_reg
[] = { DISPC_GFX_ATTRIBUTES
,
598 DISPC_VID1_BASE
+ DISPC_VID_ATTRIBUTES
,
599 DISPC_VID2_BASE
+ DISPC_VID_ATTRIBUTES
};
600 if ((unsigned int)plane
> dispc
.mem_desc
.region_cnt
)
603 enable_lcd_clocks(1);
604 MOD_REG_FLD(at_reg
[plane
], 1, enable
? 1 : 0);
605 enable_lcd_clocks(0);
610 static int omap_dispc_set_color_key(struct omapfb_color_key
*ck
)
615 switch (ck
->channel_out
) {
616 case OMAPFB_CHANNEL_OUT_LCD
:
617 df_reg
= DISPC_DEFAULT_COLOR0
;
618 tr_reg
= DISPC_TRANS_COLOR0
;
621 case OMAPFB_CHANNEL_OUT_DIGIT
:
622 df_reg
= DISPC_DEFAULT_COLOR1
;
623 tr_reg
= DISPC_TRANS_COLOR1
;
629 switch (ck
->key_type
) {
630 case OMAPFB_COLOR_KEY_DISABLED
:
633 case OMAPFB_COLOR_KEY_GFX_DST
:
636 case OMAPFB_COLOR_KEY_VID_SRC
:
642 enable_lcd_clocks(1);
643 MOD_REG_FLD(DISPC_CONFIG
, FLD_MASK(shift
, 2), val
<< shift
);
646 dispc_write_reg(tr_reg
, ck
->trans_key
);
647 dispc_write_reg(df_reg
, ck
->background
);
648 enable_lcd_clocks(0);
650 dispc
.color_key
= *ck
;
655 static int omap_dispc_get_color_key(struct omapfb_color_key
*ck
)
657 *ck
= dispc
.color_key
;
661 static void load_palette(void)
665 static int omap_dispc_set_update_mode(enum omapfb_update_mode mode
)
669 if (mode
!= dispc
.update_mode
) {
671 case OMAPFB_AUTO_UPDATE
:
672 case OMAPFB_MANUAL_UPDATE
:
673 enable_lcd_clocks(1);
674 omap_dispc_enable_lcd_out(1);
675 dispc
.update_mode
= mode
;
677 case OMAPFB_UPDATE_DISABLED
:
678 init_completion(&dispc
.frame_done
);
679 omap_dispc_enable_lcd_out(0);
680 if (!wait_for_completion_timeout(&dispc
.frame_done
,
681 msecs_to_jiffies(500))) {
682 dev_err(dispc
.fbdev
->dev
,
683 "timeout waiting for FRAME DONE\n");
685 dispc
.update_mode
= mode
;
686 enable_lcd_clocks(0);
696 static void omap_dispc_get_caps(int plane
, struct omapfb_caps
*caps
)
698 caps
->ctrl
|= OMAPFB_CAPS_PLANE_RELOCATE_MEM
;
700 caps
->ctrl
|= OMAPFB_CAPS_PLANE_SCALE
;
701 caps
->plane_color
|= (1 << OMAPFB_COLOR_RGB565
) |
702 (1 << OMAPFB_COLOR_YUV422
) |
703 (1 << OMAPFB_COLOR_YUY422
);
705 caps
->plane_color
|= (1 << OMAPFB_COLOR_CLUT_8BPP
) |
706 (1 << OMAPFB_COLOR_CLUT_4BPP
) |
707 (1 << OMAPFB_COLOR_CLUT_2BPP
) |
708 (1 << OMAPFB_COLOR_CLUT_1BPP
) |
709 (1 << OMAPFB_COLOR_RGB444
);
712 static enum omapfb_update_mode
omap_dispc_get_update_mode(void)
714 return dispc
.update_mode
;
717 static void setup_color_conv_coef(void)
719 u32 mask
= FLD_MASK(16, 11) | FLD_MASK(0, 11);
720 int cf1_reg
= DISPC_VID1_BASE
+ DISPC_VID_CONV_COEF0
;
721 int cf2_reg
= DISPC_VID2_BASE
+ DISPC_VID_CONV_COEF0
;
722 int at1_reg
= DISPC_VID1_BASE
+ DISPC_VID_ATTRIBUTES
;
723 int at2_reg
= DISPC_VID2_BASE
+ DISPC_VID_ATTRIBUTES
;
724 const struct color_conv_coef
{
725 int ry
, rcr
, rcb
, gy
, gcr
, gcb
, by
, bcr
, bcb
;
728 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
730 const struct color_conv_coef
*ct
;
731 #define CVAL(x, y) (((x & 2047) << 16) | (y & 2047))
735 MOD_REG_FLD(cf1_reg
, mask
, CVAL(ct
->rcr
, ct
->ry
));
736 MOD_REG_FLD(cf1_reg
+ 4, mask
, CVAL(ct
->gy
, ct
->rcb
));
737 MOD_REG_FLD(cf1_reg
+ 8, mask
, CVAL(ct
->gcb
, ct
->gcr
));
738 MOD_REG_FLD(cf1_reg
+ 12, mask
, CVAL(ct
->bcr
, ct
->by
));
739 MOD_REG_FLD(cf1_reg
+ 16, mask
, CVAL(0, ct
->bcb
));
741 MOD_REG_FLD(cf2_reg
, mask
, CVAL(ct
->rcr
, ct
->ry
));
742 MOD_REG_FLD(cf2_reg
+ 4, mask
, CVAL(ct
->gy
, ct
->rcb
));
743 MOD_REG_FLD(cf2_reg
+ 8, mask
, CVAL(ct
->gcb
, ct
->gcr
));
744 MOD_REG_FLD(cf2_reg
+ 12, mask
, CVAL(ct
->bcr
, ct
->by
));
745 MOD_REG_FLD(cf2_reg
+ 16, mask
, CVAL(0, ct
->bcb
));
748 MOD_REG_FLD(at1_reg
, (1 << 11), ct
->full_range
);
749 MOD_REG_FLD(at2_reg
, (1 << 11), ct
->full_range
);
752 static void calc_ck_div(int is_tft
, int pck
, int *lck_div
, int *pck_div
)
754 unsigned long fck
, lck
;
758 fck
= clk_get_rate(dispc
.dss1_fck
);
760 *pck_div
= (lck
+ pck
- 1) / pck
;
762 *pck_div
= max(2, *pck_div
);
764 *pck_div
= max(3, *pck_div
);
765 if (*pck_div
> 255) {
767 lck
= pck
* *pck_div
;
768 *lck_div
= fck
/ lck
;
769 BUG_ON(*lck_div
< 1);
770 if (*lck_div
> 255) {
772 dev_warn(dispc
.fbdev
->dev
, "pixclock %d kHz too low.\n",
778 static void set_lcd_tft_mode(int enable
)
783 MOD_REG_FLD(DISPC_CONTROL
, mask
, enable
? mask
: 0);
786 static void set_lcd_timings(void)
789 int lck_div
, pck_div
;
790 struct lcd_panel
*panel
= dispc
.fbdev
->panel
;
791 int is_tft
= panel
->config
& OMAP_LCDC_PANEL_TFT
;
794 l
= dispc_read_reg(DISPC_TIMING_H
);
795 l
&= ~(FLD_MASK(0, 6) | FLD_MASK(8, 8) | FLD_MASK(20, 8));
796 l
|= ( max(1, (min(64, panel
->hsw
))) - 1 ) << 0;
797 l
|= ( max(1, (min(256, panel
->hfp
))) - 1 ) << 8;
798 l
|= ( max(1, (min(256, panel
->hbp
))) - 1 ) << 20;
799 dispc_write_reg(DISPC_TIMING_H
, l
);
801 l
= dispc_read_reg(DISPC_TIMING_V
);
802 l
&= ~(FLD_MASK(0, 6) | FLD_MASK(8, 8) | FLD_MASK(20, 8));
803 l
|= ( max(1, (min(64, panel
->vsw
))) - 1 ) << 0;
804 l
|= ( max(0, (min(255, panel
->vfp
))) - 0 ) << 8;
805 l
|= ( max(0, (min(255, panel
->vbp
))) - 0 ) << 20;
806 dispc_write_reg(DISPC_TIMING_V
, l
);
808 l
= dispc_read_reg(DISPC_POL_FREQ
);
809 l
&= ~FLD_MASK(12, 6);
810 l
|= (panel
->config
& OMAP_LCDC_SIGNAL_MASK
) << 12;
811 l
|= panel
->acb
& 0xff;
812 dispc_write_reg(DISPC_POL_FREQ
, l
);
814 calc_ck_div(is_tft
, panel
->pixel_clock
* 1000, &lck_div
, &pck_div
);
816 l
= dispc_read_reg(DISPC_DIVISOR
);
817 l
&= ~(FLD_MASK(16, 8) | FLD_MASK(0, 8));
818 l
|= (lck_div
<< 16) | (pck_div
<< 0);
819 dispc_write_reg(DISPC_DIVISOR
, l
);
821 /* update panel info with the exact clock */
822 fck
= clk_get_rate(dispc
.dss1_fck
);
823 panel
->pixel_clock
= fck
/ lck_div
/ pck_div
/ 1000;
826 static void recalc_irq_mask(void)
829 unsigned long irq_mask
= DISPC_IRQ_MASK_ERROR
;
831 for (i
= 0; i
< MAX_IRQ_HANDLERS
; i
++) {
832 if (!dispc
.irq_handlers
[i
].callback
)
835 irq_mask
|= dispc
.irq_handlers
[i
].irq_mask
;
838 enable_lcd_clocks(1);
839 MOD_REG_FLD(DISPC_IRQENABLE
, 0x7fff, irq_mask
);
840 enable_lcd_clocks(0);
843 int omap_dispc_request_irq(unsigned long irq_mask
, void (*callback
)(void *data
),
848 BUG_ON(callback
== NULL
);
850 for (i
= 0; i
< MAX_IRQ_HANDLERS
; i
++) {
851 if (dispc
.irq_handlers
[i
].callback
)
854 dispc
.irq_handlers
[i
].irq_mask
= irq_mask
;
855 dispc
.irq_handlers
[i
].callback
= callback
;
856 dispc
.irq_handlers
[i
].data
= data
;
864 EXPORT_SYMBOL(omap_dispc_request_irq
);
866 void omap_dispc_free_irq(unsigned long irq_mask
, void (*callback
)(void *data
),
871 for (i
= 0; i
< MAX_IRQ_HANDLERS
; i
++) {
872 if (dispc
.irq_handlers
[i
].callback
== callback
&&
873 dispc
.irq_handlers
[i
].data
== data
) {
874 dispc
.irq_handlers
[i
].irq_mask
= 0;
875 dispc
.irq_handlers
[i
].callback
= NULL
;
876 dispc
.irq_handlers
[i
].data
= NULL
;
884 EXPORT_SYMBOL(omap_dispc_free_irq
);
886 static irqreturn_t
omap_dispc_irq_handler(int irq
, void *dev
)
891 enable_lcd_clocks(1);
893 stat
= dispc_read_reg(DISPC_IRQSTATUS
);
894 if (stat
& DISPC_IRQ_FRAMEMASK
)
895 complete(&dispc
.frame_done
);
897 if (stat
& DISPC_IRQ_MASK_ERROR
) {
898 if (printk_ratelimit()) {
899 dev_err(dispc
.fbdev
->dev
, "irq error status %04x\n",
904 for (i
= 0; i
< MAX_IRQ_HANDLERS
; i
++) {
905 if (unlikely(dispc
.irq_handlers
[i
].callback
&&
906 (stat
& dispc
.irq_handlers
[i
].irq_mask
)))
907 dispc
.irq_handlers
[i
].callback(
908 dispc
.irq_handlers
[i
].data
);
911 dispc_write_reg(DISPC_IRQSTATUS
, stat
);
913 enable_lcd_clocks(0);
918 static int get_dss_clocks(void)
920 dispc
.dss_ick
= clk_get(&dispc
.fbdev
->dssdev
->dev
, "ick");
921 if (IS_ERR(dispc
.dss_ick
)) {
922 dev_err(dispc
.fbdev
->dev
, "can't get ick\n");
923 return PTR_ERR(dispc
.dss_ick
);
926 dispc
.dss1_fck
= clk_get(&dispc
.fbdev
->dssdev
->dev
, "fck");
927 if (IS_ERR(dispc
.dss1_fck
)) {
928 dev_err(dispc
.fbdev
->dev
, "can't get dss1_fck\n");
929 clk_put(dispc
.dss_ick
);
930 return PTR_ERR(dispc
.dss1_fck
);
933 dispc
.dss_54m_fck
= clk_get(&dispc
.fbdev
->dssdev
->dev
, "tv_clk");
934 if (IS_ERR(dispc
.dss_54m_fck
)) {
935 dev_err(dispc
.fbdev
->dev
, "can't get tv_fck\n");
936 clk_put(dispc
.dss_ick
);
937 clk_put(dispc
.dss1_fck
);
938 return PTR_ERR(dispc
.dss_54m_fck
);
944 static void put_dss_clocks(void)
946 clk_put(dispc
.dss_54m_fck
);
947 clk_put(dispc
.dss1_fck
);
948 clk_put(dispc
.dss_ick
);
951 static void enable_lcd_clocks(int enable
)
954 clk_enable(dispc
.dss_ick
);
955 clk_enable(dispc
.dss1_fck
);
957 clk_disable(dispc
.dss1_fck
);
958 clk_disable(dispc
.dss_ick
);
962 static void enable_digit_clocks(int enable
)
965 clk_enable(dispc
.dss_54m_fck
);
967 clk_disable(dispc
.dss_54m_fck
);
970 static void omap_dispc_suspend(void)
972 if (dispc
.update_mode
== OMAPFB_AUTO_UPDATE
) {
973 init_completion(&dispc
.frame_done
);
974 omap_dispc_enable_lcd_out(0);
975 if (!wait_for_completion_timeout(&dispc
.frame_done
,
976 msecs_to_jiffies(500))) {
977 dev_err(dispc
.fbdev
->dev
,
978 "timeout waiting for FRAME DONE\n");
980 enable_lcd_clocks(0);
984 static void omap_dispc_resume(void)
986 if (dispc
.update_mode
== OMAPFB_AUTO_UPDATE
) {
987 enable_lcd_clocks(1);
988 if (!dispc
.ext_mode
) {
992 omap_dispc_enable_lcd_out(1);
997 static int omap_dispc_update_window(struct fb_info
*fbi
,
998 struct omapfb_update_window
*win
,
999 void (*complete_callback
)(void *arg
),
1000 void *complete_callback_data
)
1002 return dispc
.update_mode
== OMAPFB_UPDATE_DISABLED
? -ENODEV
: 0;
1005 static int mmap_kern(struct omapfb_mem_region
*region
)
1007 struct vm_struct
*kvma
;
1008 struct vm_area_struct vma
;
1010 unsigned long vaddr
;
1012 kvma
= get_vm_area(region
->size
, VM_IOREMAP
);
1014 dev_err(dispc
.fbdev
->dev
, "can't get kernel vm area\n");
1017 vma
.vm_mm
= &init_mm
;
1019 vaddr
= (unsigned long)kvma
->addr
;
1021 pgprot
= pgprot_writecombine(pgprot_kernel
);
1022 vma
.vm_start
= vaddr
;
1023 vma
.vm_end
= vaddr
+ region
->size
;
1024 if (io_remap_pfn_range(&vma
, vaddr
, region
->paddr
>> PAGE_SHIFT
,
1025 region
->size
, pgprot
) < 0) {
1026 dev_err(dispc
.fbdev
->dev
, "kernel mmap for FBMEM failed\n");
1029 region
->vaddr
= (void *)vaddr
;
1034 static void mmap_user_open(struct vm_area_struct
*vma
)
1036 int plane
= (int)vma
->vm_private_data
;
1038 atomic_inc(&dispc
.map_count
[plane
]);
1041 static void mmap_user_close(struct vm_area_struct
*vma
)
1043 int plane
= (int)vma
->vm_private_data
;
1045 atomic_dec(&dispc
.map_count
[plane
]);
1048 static const struct vm_operations_struct mmap_user_ops
= {
1049 .open
= mmap_user_open
,
1050 .close
= mmap_user_close
,
1053 static int omap_dispc_mmap_user(struct fb_info
*info
,
1054 struct vm_area_struct
*vma
)
1056 struct omapfb_plane_struct
*plane
= info
->par
;
1058 unsigned long start
;
1061 if (vma
->vm_end
- vma
->vm_start
== 0)
1063 if (vma
->vm_pgoff
> (~0UL >> PAGE_SHIFT
))
1065 off
= vma
->vm_pgoff
<< PAGE_SHIFT
;
1067 start
= info
->fix
.smem_start
;
1068 len
= info
->fix
.smem_len
;
1071 if ((vma
->vm_end
- vma
->vm_start
+ off
) > len
)
1074 vma
->vm_pgoff
= off
>> PAGE_SHIFT
;
1075 vma
->vm_flags
|= VM_IO
| VM_RESERVED
;
1076 vma
->vm_page_prot
= pgprot_writecombine(vma
->vm_page_prot
);
1077 vma
->vm_ops
= &mmap_user_ops
;
1078 vma
->vm_private_data
= (void *)plane
->idx
;
1079 if (io_remap_pfn_range(vma
, vma
->vm_start
, off
>> PAGE_SHIFT
,
1080 vma
->vm_end
- vma
->vm_start
, vma
->vm_page_prot
))
1082 /* vm_ops.open won't be called for mmap itself. */
1083 atomic_inc(&dispc
.map_count
[plane
->idx
]);
1087 static void unmap_kern(struct omapfb_mem_region
*region
)
1089 vunmap(region
->vaddr
);
1092 static int alloc_palette_ram(void)
1094 dispc
.palette_vaddr
= dma_alloc_writecombine(dispc
.fbdev
->dev
,
1095 MAX_PALETTE_SIZE
, &dispc
.palette_paddr
, GFP_KERNEL
);
1096 if (dispc
.palette_vaddr
== NULL
) {
1097 dev_err(dispc
.fbdev
->dev
, "failed to alloc palette memory\n");
1104 static void free_palette_ram(void)
1106 dma_free_writecombine(dispc
.fbdev
->dev
, MAX_PALETTE_SIZE
,
1107 dispc
.palette_vaddr
, dispc
.palette_paddr
);
1110 static int alloc_fbmem(struct omapfb_mem_region
*region
)
1112 region
->vaddr
= dma_alloc_writecombine(dispc
.fbdev
->dev
,
1113 region
->size
, ®ion
->paddr
, GFP_KERNEL
);
1115 if (region
->vaddr
== NULL
) {
1116 dev_err(dispc
.fbdev
->dev
, "unable to allocate FB DMA memory\n");
1123 static void free_fbmem(struct omapfb_mem_region
*region
)
1125 dma_free_writecombine(dispc
.fbdev
->dev
, region
->size
,
1126 region
->vaddr
, region
->paddr
);
1129 static struct resmap
*init_resmap(unsigned long start
, size_t size
)
1132 struct resmap
*res_map
;
1134 page_cnt
= PAGE_ALIGN(size
) / PAGE_SIZE
;
1136 kzalloc(sizeof(struct resmap
) + RESMAP_SIZE(page_cnt
), GFP_KERNEL
);
1137 if (res_map
== NULL
)
1139 res_map
->start
= start
;
1140 res_map
->page_cnt
= page_cnt
;
1141 res_map
->map
= (unsigned long *)(res_map
+ 1);
1145 static void cleanup_resmap(struct resmap
*res_map
)
1150 static inline int resmap_mem_type(unsigned long start
)
1152 if (start
>= OMAP2_SRAM_START
&&
1153 start
< OMAP2_SRAM_START
+ OMAP2_SRAM_SIZE
)
1154 return OMAPFB_MEMTYPE_SRAM
;
1156 return OMAPFB_MEMTYPE_SDRAM
;
1159 static inline int resmap_page_reserved(struct resmap
*res_map
, unsigned page_nr
)
1161 return *RESMAP_PTR(res_map
, page_nr
) & RESMAP_MASK(page_nr
) ? 1 : 0;
1164 static inline void resmap_reserve_page(struct resmap
*res_map
, unsigned page_nr
)
1166 BUG_ON(resmap_page_reserved(res_map
, page_nr
));
1167 *RESMAP_PTR(res_map
, page_nr
) |= RESMAP_MASK(page_nr
);
1170 static inline void resmap_free_page(struct resmap
*res_map
, unsigned page_nr
)
1172 BUG_ON(!resmap_page_reserved(res_map
, page_nr
));
1173 *RESMAP_PTR(res_map
, page_nr
) &= ~RESMAP_MASK(page_nr
);
1176 static void resmap_reserve_region(unsigned long start
, size_t size
)
1179 struct resmap
*res_map
;
1180 unsigned start_page
;
1185 mtype
= resmap_mem_type(start
);
1186 res_map
= dispc
.res_map
[mtype
];
1187 dev_dbg(dispc
.fbdev
->dev
, "reserve mem type %d start %08lx size %d\n",
1188 mtype
, start
, size
);
1189 start_page
= (start
- res_map
->start
) / PAGE_SIZE
;
1190 end_page
= start_page
+ PAGE_ALIGN(size
) / PAGE_SIZE
;
1191 for (i
= start_page
; i
< end_page
; i
++)
1192 resmap_reserve_page(res_map
, i
);
1195 static void resmap_free_region(unsigned long start
, size_t size
)
1197 struct resmap
*res_map
;
1198 unsigned start_page
;
1203 mtype
= resmap_mem_type(start
);
1204 res_map
= dispc
.res_map
[mtype
];
1205 dev_dbg(dispc
.fbdev
->dev
, "free mem type %d start %08lx size %d\n",
1206 mtype
, start
, size
);
1207 start_page
= (start
- res_map
->start
) / PAGE_SIZE
;
1208 end_page
= start_page
+ PAGE_ALIGN(size
) / PAGE_SIZE
;
1209 for (i
= start_page
; i
< end_page
; i
++)
1210 resmap_free_page(res_map
, i
);
1213 static unsigned long resmap_alloc_region(int mtype
, size_t size
)
1217 unsigned start_page
;
1218 unsigned long start
;
1219 struct resmap
*res_map
= dispc
.res_map
[mtype
];
1221 BUG_ON(mtype
>= DISPC_MEMTYPE_NUM
|| res_map
== NULL
|| !size
);
1223 size
= PAGE_ALIGN(size
) / PAGE_SIZE
;
1226 for (i
= 0; i
< res_map
->page_cnt
; i
++) {
1227 if (resmap_page_reserved(res_map
, i
)) {
1230 } else if (++total
== size
)
1236 start
= res_map
->start
+ start_page
* PAGE_SIZE
;
1237 resmap_reserve_region(start
, size
* PAGE_SIZE
);
1242 /* Note that this will only work for user mappings, we don't deal with
1243 * kernel mappings here, so fbcon will keep using the old region.
1245 static int omap_dispc_setup_mem(int plane
, size_t size
, int mem_type
,
1246 unsigned long *paddr
)
1248 struct omapfb_mem_region
*rg
;
1249 unsigned long new_addr
= 0;
1251 if ((unsigned)plane
> dispc
.mem_desc
.region_cnt
)
1253 if (mem_type
>= DISPC_MEMTYPE_NUM
)
1255 if (dispc
.res_map
[mem_type
] == NULL
)
1257 rg
= &dispc
.mem_desc
.region
[plane
];
1258 if (size
== rg
->size
&& mem_type
== rg
->type
)
1260 if (atomic_read(&dispc
.map_count
[plane
]))
1263 resmap_free_region(rg
->paddr
, rg
->size
);
1265 new_addr
= resmap_alloc_region(mem_type
, size
);
1267 /* Reallocate old region. */
1268 resmap_reserve_region(rg
->paddr
, rg
->size
);
1272 rg
->paddr
= new_addr
;
1274 rg
->type
= mem_type
;
1281 static int setup_fbmem(struct omapfb_mem_desc
*req_md
)
1283 struct omapfb_mem_region
*rg
;
1286 unsigned long mem_start
[DISPC_MEMTYPE_NUM
];
1287 unsigned long mem_end
[DISPC_MEMTYPE_NUM
];
1289 if (!req_md
->region_cnt
) {
1290 dev_err(dispc
.fbdev
->dev
, "no memory regions defined\n");
1294 rg
= &req_md
->region
[0];
1295 memset(mem_start
, 0xff, sizeof(mem_start
));
1296 memset(mem_end
, 0, sizeof(mem_end
));
1298 for (i
= 0; i
< req_md
->region_cnt
; i
++, rg
++) {
1302 if (rg
->vaddr
== NULL
) {
1304 if ((r
= mmap_kern(rg
)) < 0)
1308 if (rg
->type
!= OMAPFB_MEMTYPE_SDRAM
) {
1309 dev_err(dispc
.fbdev
->dev
,
1310 "unsupported memory type\n");
1313 rg
->alloc
= rg
->map
= 1;
1314 if ((r
= alloc_fbmem(rg
)) < 0)
1319 if (rg
->paddr
< mem_start
[mtype
])
1320 mem_start
[mtype
] = rg
->paddr
;
1321 if (rg
->paddr
+ rg
->size
> mem_end
[mtype
])
1322 mem_end
[mtype
] = rg
->paddr
+ rg
->size
;
1325 for (i
= 0; i
< DISPC_MEMTYPE_NUM
; i
++) {
1326 unsigned long start
;
1328 if (mem_end
[i
] == 0)
1330 start
= mem_start
[i
];
1331 size
= mem_end
[i
] - start
;
1332 dispc
.res_map
[i
] = init_resmap(start
, size
);
1334 if (dispc
.res_map
[i
] == NULL
)
1336 /* Initial state is that everything is reserved. This
1337 * includes possible holes as well, which will never be
1340 resmap_reserve_region(start
, size
);
1343 dispc
.mem_desc
= *req_md
;
1347 for (i
= 0; i
< DISPC_MEMTYPE_NUM
; i
++) {
1348 if (dispc
.res_map
[i
] != NULL
)
1349 cleanup_resmap(dispc
.res_map
[i
]);
1354 static void cleanup_fbmem(void)
1356 struct omapfb_mem_region
*rg
;
1359 for (i
= 0; i
< DISPC_MEMTYPE_NUM
; i
++) {
1360 if (dispc
.res_map
[i
] != NULL
)
1361 cleanup_resmap(dispc
.res_map
[i
]);
1363 rg
= &dispc
.mem_desc
.region
[0];
1364 for (i
= 0; i
< dispc
.mem_desc
.region_cnt
; i
++, rg
++) {
1374 static int omap_dispc_init(struct omapfb_device
*fbdev
, int ext_mode
,
1375 struct omapfb_mem_desc
*req_vram
)
1379 struct lcd_panel
*panel
= fbdev
->panel
;
1380 void __iomem
*ram_fw_base
;
1385 memset(&dispc
, 0, sizeof(dispc
));
1387 dispc
.base
= ioremap(DISPC_BASE
, SZ_1K
);
1389 dev_err(fbdev
->dev
, "can't ioremap DISPC\n");
1393 dispc
.fbdev
= fbdev
;
1394 dispc
.ext_mode
= ext_mode
;
1396 init_completion(&dispc
.frame_done
);
1398 if ((r
= get_dss_clocks()) < 0)
1401 enable_lcd_clocks(1);
1403 #ifdef CONFIG_FB_OMAP_BOOTLOADER_INIT
1404 l
= dispc_read_reg(DISPC_CONTROL
);
1407 pr_info("omapfb: skipping hardware initialization\n");
1413 /* Reset monitoring works only w/ the 54M clk */
1414 enable_digit_clocks(1);
1417 MOD_REG_FLD(DISPC_SYSCONFIG
, 1 << 1, 1 << 1);
1419 while (!(dispc_read_reg(DISPC_SYSSTATUS
) & 1)) {
1421 dev_err(dispc
.fbdev
->dev
, "soft reset failed\n");
1423 enable_digit_clocks(0);
1428 enable_digit_clocks(0);
1431 /* Enable smart standby/idle, autoidle and wakeup */
1432 l
= dispc_read_reg(DISPC_SYSCONFIG
);
1433 l
&= ~((3 << 12) | (3 << 3));
1434 l
|= (2 << 12) | (2 << 3) | (1 << 2) | (1 << 0);
1435 dispc_write_reg(DISPC_SYSCONFIG
, l
);
1436 omap_writel(1 << 0, DSS_BASE
+ DSS_SYSCONFIG
);
1438 /* Set functional clock autogating */
1439 l
= dispc_read_reg(DISPC_CONFIG
);
1441 dispc_write_reg(DISPC_CONFIG
, l
);
1443 l
= dispc_read_reg(DISPC_IRQSTATUS
);
1444 dispc_write_reg(DISPC_IRQSTATUS
, l
);
1448 if ((r
= request_irq(INT_24XX_DSS_IRQ
, omap_dispc_irq_handler
,
1449 0, MODULE_NAME
, fbdev
)) < 0) {
1450 dev_err(dispc
.fbdev
->dev
, "can't get DSS IRQ\n");
1454 /* L3 firewall setting: enable access to OCM RAM */
1455 ram_fw_base
= ioremap(0x68005000, SZ_1K
);
1457 dev_err(dispc
.fbdev
->dev
, "Cannot ioremap to enable OCM RAM\n");
1460 __raw_writel(0x402000b0, ram_fw_base
+ 0xa0);
1461 iounmap(ram_fw_base
);
1463 if ((r
= alloc_palette_ram()) < 0)
1466 if ((r
= setup_fbmem(req_vram
)) < 0)
1470 for (i
= 0; i
< dispc
.mem_desc
.region_cnt
; i
++) {
1471 memset(dispc
.mem_desc
.region
[i
].vaddr
, 0,
1472 dispc
.mem_desc
.region
[i
].size
);
1475 /* Set logic clock to fck, pixel clock to fck/2 for now */
1476 MOD_REG_FLD(DISPC_DIVISOR
, FLD_MASK(16, 8), 1 << 16);
1477 MOD_REG_FLD(DISPC_DIVISOR
, FLD_MASK(0, 8), 2 << 0);
1479 setup_plane_fifo(0, ext_mode
);
1480 setup_plane_fifo(1, ext_mode
);
1481 setup_plane_fifo(2, ext_mode
);
1483 setup_color_conv_coef();
1485 set_lcd_tft_mode(panel
->config
& OMAP_LCDC_PANEL_TFT
);
1486 set_load_mode(DISPC_LOAD_FRAME_ONLY
);
1489 set_lcd_data_lines(panel
->data_lines
);
1490 omap_dispc_set_lcd_size(panel
->x_res
, panel
->y_res
);
1493 set_lcd_data_lines(panel
->bpp
);
1494 enable_rfbi_mode(ext_mode
);
1497 l
= dispc_read_reg(DISPC_REVISION
);
1498 pr_info("omapfb: DISPC version %d.%d initialized\n",
1499 l
>> 4 & 0x0f, l
& 0x0f);
1500 enable_lcd_clocks(0);
1506 free_irq(INT_24XX_DSS_IRQ
, fbdev
);
1508 enable_lcd_clocks(0);
1511 iounmap(dispc
.base
);
1515 static void omap_dispc_cleanup(void)
1519 omap_dispc_set_update_mode(OMAPFB_UPDATE_DISABLED
);
1520 /* This will also disable clocks that are on */
1521 for (i
= 0; i
< dispc
.mem_desc
.region_cnt
; i
++)
1522 omap_dispc_enable_plane(i
, 0);
1525 free_irq(INT_24XX_DSS_IRQ
, dispc
.fbdev
);
1527 iounmap(dispc
.base
);
1530 const struct lcd_ctrl omap2_int_ctrl
= {
1532 .init
= omap_dispc_init
,
1533 .cleanup
= omap_dispc_cleanup
,
1534 .get_caps
= omap_dispc_get_caps
,
1535 .set_update_mode
= omap_dispc_set_update_mode
,
1536 .get_update_mode
= omap_dispc_get_update_mode
,
1537 .update_window
= omap_dispc_update_window
,
1538 .suspend
= omap_dispc_suspend
,
1539 .resume
= omap_dispc_resume
,
1540 .setup_plane
= omap_dispc_setup_plane
,
1541 .setup_mem
= omap_dispc_setup_mem
,
1542 .set_scale
= omap_dispc_set_scale
,
1543 .enable_plane
= omap_dispc_enable_plane
,
1544 .set_color_key
= omap_dispc_set_color_key
,
1545 .get_color_key
= omap_dispc_get_color_key
,
1546 .mmap
= omap_dispc_mmap_user
,