1 /* linux/arch/arm/mach-s3c2410/mach-bast.c
3 * Copyright 2003-2008 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * http://www.simtec.co.uk/products/EB2410ITX/
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/kernel.h>
14 #include <linux/types.h>
15 #include <linux/interrupt.h>
16 #include <linux/list.h>
17 #include <linux/timer.h>
18 #include <linux/init.h>
19 #include <linux/gpio.h>
20 #include <linux/syscore_ops.h>
21 #include <linux/serial_core.h>
22 #include <linux/platform_device.h>
23 #include <linux/dm9000.h>
24 #include <linux/ata_platform.h>
25 #include <linux/i2c.h>
28 #include <net/ax88796.h>
30 #include <asm/mach/arch.h>
31 #include <asm/mach/map.h>
32 #include <asm/mach/irq.h>
34 #include <mach/bast-map.h>
35 #include <mach/bast-irq.h>
36 #include <mach/bast-cpld.h>
38 #include <mach/hardware.h>
40 #include <asm/mach-types.h>
42 //#include <asm/debug-ll.h>
43 #include <plat/regs-serial.h>
44 #include <mach/regs-gpio.h>
45 #include <mach/regs-mem.h>
46 #include <mach/regs-lcd.h>
48 #include <plat/hwmon.h>
49 #include <plat/nand.h>
53 #include <linux/mtd/mtd.h>
54 #include <linux/mtd/nand.h>
55 #include <linux/mtd/nand_ecc.h>
56 #include <linux/mtd/partitions.h>
58 #include <linux/serial_8250.h>
60 #include <plat/clock.h>
61 #include <plat/devs.h>
63 #include <plat/cpu-freq.h>
64 #include <plat/gpio-cfg.h>
65 #include <plat/audio-simtec.h>
67 #include "usb-simtec.h"
68 #include "nor-simtec.h"
71 #define COPYRIGHT ", Copyright 2004-2008 Simtec Electronics"
73 /* macros for virtual address mods for the io space entries */
74 #define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
75 #define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
76 #define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
77 #define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
79 /* macros to modify the physical addresses for io space */
81 #define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
82 #define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
83 #define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
84 #define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
86 static struct map_desc bast_iodesc
[] __initdata
= {
89 .virtual = (u32
)S3C24XX_VA_ISA_BYTE
,
90 .pfn
= PA_CS2(BAST_PA_ISAIO
),
94 .virtual = (u32
)S3C24XX_VA_ISA_WORD
,
95 .pfn
= PA_CS3(BAST_PA_ISAIO
),
99 /* bast CPLD control registers, and external interrupt controls */
101 .virtual = (u32
)BAST_VA_CTRL1
,
102 .pfn
= __phys_to_pfn(BAST_PA_CTRL1
),
106 .virtual = (u32
)BAST_VA_CTRL2
,
107 .pfn
= __phys_to_pfn(BAST_PA_CTRL2
),
111 .virtual = (u32
)BAST_VA_CTRL3
,
112 .pfn
= __phys_to_pfn(BAST_PA_CTRL3
),
116 .virtual = (u32
)BAST_VA_CTRL4
,
117 .pfn
= __phys_to_pfn(BAST_PA_CTRL4
),
123 .virtual = (u32
)BAST_VA_PC104_IRQREQ
,
124 .pfn
= __phys_to_pfn(BAST_PA_PC104_IRQREQ
),
128 .virtual = (u32
)BAST_VA_PC104_IRQRAW
,
129 .pfn
= __phys_to_pfn(BAST_PA_PC104_IRQRAW
),
133 .virtual = (u32
)BAST_VA_PC104_IRQMASK
,
134 .pfn
= __phys_to_pfn(BAST_PA_PC104_IRQMASK
),
139 /* peripheral space... one for each of fast/slow/byte/16bit */
140 /* note, ide is only decoded in word space, even though some registers
144 { VA_C2(BAST_VA_ISAIO
), PA_CS2(BAST_PA_ISAIO
), SZ_16M
, MT_DEVICE
},
145 { VA_C2(BAST_VA_ISAMEM
), PA_CS2(BAST_PA_ISAMEM
), SZ_16M
, MT_DEVICE
},
146 { VA_C2(BAST_VA_SUPERIO
), PA_CS2(BAST_PA_SUPERIO
), SZ_1M
, MT_DEVICE
},
149 { VA_C3(BAST_VA_ISAIO
), PA_CS3(BAST_PA_ISAIO
), SZ_16M
, MT_DEVICE
},
150 { VA_C3(BAST_VA_ISAMEM
), PA_CS3(BAST_PA_ISAMEM
), SZ_16M
, MT_DEVICE
},
151 { VA_C3(BAST_VA_SUPERIO
), PA_CS3(BAST_PA_SUPERIO
), SZ_1M
, MT_DEVICE
},
154 { VA_C4(BAST_VA_ISAIO
), PA_CS4(BAST_PA_ISAIO
), SZ_16M
, MT_DEVICE
},
155 { VA_C4(BAST_VA_ISAMEM
), PA_CS4(BAST_PA_ISAMEM
), SZ_16M
, MT_DEVICE
},
156 { VA_C4(BAST_VA_SUPERIO
), PA_CS4(BAST_PA_SUPERIO
), SZ_1M
, MT_DEVICE
},
159 { VA_C5(BAST_VA_ISAIO
), PA_CS5(BAST_PA_ISAIO
), SZ_16M
, MT_DEVICE
},
160 { VA_C5(BAST_VA_ISAMEM
), PA_CS5(BAST_PA_ISAMEM
), SZ_16M
, MT_DEVICE
},
161 { VA_C5(BAST_VA_SUPERIO
), PA_CS5(BAST_PA_SUPERIO
), SZ_1M
, MT_DEVICE
},
164 #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
165 #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
166 #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
168 static struct s3c2410_uartcfg bast_uartcfgs
[] __initdata
= {
183 /* port 2 is not actually used */
193 /* NAND Flash on BAST board */
196 static int bast_pm_suspend(void)
198 /* ensure that an nRESET is not generated on resume. */
199 gpio_direction_output(S3C2410_GPA(21), 1);
203 static void bast_pm_resume(void)
205 s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT
);
209 #define bast_pm_suspend NULL
210 #define bast_pm_resume NULL
213 static struct syscore_ops bast_pm_syscore_ops
= {
214 .suspend
= bast_pm_suspend
,
215 .resume
= bast_pm_resume
,
218 static int smartmedia_map
[] = { 0 };
219 static int chip0_map
[] = { 1 };
220 static int chip1_map
[] = { 2 };
221 static int chip2_map
[] = { 3 };
223 static struct mtd_partition __initdata bast_default_nand_part
[] = {
225 .name
= "Boot Agent",
231 .size
= SZ_4M
- SZ_16K
,
237 .size
= MTDPART_SIZ_FULL
,
241 /* the bast has 4 selectable slots for nand-flash, the three
242 * on-board chip areas, as well as the external SmartMedia
245 * Note, there is no current hot-plug support for the SmartMedia
249 static struct s3c2410_nand_set __initdata bast_nand_sets
[] = {
251 .name
= "SmartMedia",
253 .nr_map
= smartmedia_map
,
254 .options
= NAND_SCAN_SILENT_NODEV
,
255 .nr_partitions
= ARRAY_SIZE(bast_default_nand_part
),
256 .partitions
= bast_default_nand_part
,
262 .nr_partitions
= ARRAY_SIZE(bast_default_nand_part
),
263 .partitions
= bast_default_nand_part
,
269 .options
= NAND_SCAN_SILENT_NODEV
,
270 .nr_partitions
= ARRAY_SIZE(bast_default_nand_part
),
271 .partitions
= bast_default_nand_part
,
277 .options
= NAND_SCAN_SILENT_NODEV
,
278 .nr_partitions
= ARRAY_SIZE(bast_default_nand_part
),
279 .partitions
= bast_default_nand_part
,
283 static void bast_nand_select(struct s3c2410_nand_set
*set
, int slot
)
287 slot
= set
->nr_map
[slot
] & 3;
289 pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
290 slot
, set
, set
->nr_map
);
292 tmp
= __raw_readb(BAST_VA_CTRL2
);
293 tmp
&= BAST_CPLD_CTLR2_IDERST
;
295 tmp
|= BAST_CPLD_CTRL2_WNAND
;
297 pr_debug("bast_nand: ctrl2 now %02x\n", tmp
);
299 __raw_writeb(tmp
, BAST_VA_CTRL2
);
302 static struct s3c2410_platform_nand __initdata bast_nand_info
= {
306 .nr_sets
= ARRAY_SIZE(bast_nand_sets
),
307 .sets
= bast_nand_sets
,
308 .select_chip
= bast_nand_select
,
313 static struct resource bast_dm9k_resource
[] = {
315 .start
= S3C2410_CS5
+ BAST_PA_DM9000
,
316 .end
= S3C2410_CS5
+ BAST_PA_DM9000
+ 3,
317 .flags
= IORESOURCE_MEM
,
320 .start
= S3C2410_CS5
+ BAST_PA_DM9000
+ 0x40,
321 .end
= S3C2410_CS5
+ BAST_PA_DM9000
+ 0x40 + 0x3f,
322 .flags
= IORESOURCE_MEM
,
327 .flags
= IORESOURCE_IRQ
| IORESOURCE_IRQ_HIGHLEVEL
,
332 /* for the moment we limit ourselves to 16bit IO until some
333 * better IO routines can be written and tested
336 static struct dm9000_plat_data bast_dm9k_platdata
= {
337 .flags
= DM9000_PLATF_16BITONLY
,
340 static struct platform_device bast_device_dm9k
= {
343 .num_resources
= ARRAY_SIZE(bast_dm9k_resource
),
344 .resource
= bast_dm9k_resource
,
346 .platform_data
= &bast_dm9k_platdata
,
352 #define SERIAL_BASE (S3C2410_CS2 + BAST_PA_SUPERIO)
353 #define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
354 #define SERIAL_CLK (1843200)
356 static struct plat_serial8250_port bast_sio_data
[] = {
358 .mapbase
= SERIAL_BASE
+ 0x2f8,
359 .irq
= IRQ_PCSERIAL1
,
360 .flags
= SERIAL_FLAGS
,
363 .uartclk
= SERIAL_CLK
,
366 .mapbase
= SERIAL_BASE
+ 0x3f8,
367 .irq
= IRQ_PCSERIAL2
,
368 .flags
= SERIAL_FLAGS
,
371 .uartclk
= SERIAL_CLK
,
376 static struct platform_device bast_sio
= {
377 .name
= "serial8250",
378 .id
= PLAT8250_DEV_PLATFORM
,
380 .platform_data
= &bast_sio_data
,
384 /* we have devices on the bus which cannot work much over the
385 * standard 100KHz i2c bus frequency
388 static struct s3c2410_platform_i2c __initdata bast_i2c_info
= {
391 .frequency
= 100*1000,
394 /* Asix AX88796 10/100 ethernet controller */
396 static struct ax_plat_data bast_asix_platdata
= {
397 .flags
= AXFLG_MAC_FROMDEV
,
403 static struct resource bast_asix_resource
[] = {
405 .start
= S3C2410_CS5
+ BAST_PA_ASIXNET
,
406 .end
= S3C2410_CS5
+ BAST_PA_ASIXNET
+ (0x18 * 0x20) - 1,
407 .flags
= IORESOURCE_MEM
,
410 .start
= S3C2410_CS5
+ BAST_PA_ASIXNET
+ (0x1f * 0x20),
411 .end
= S3C2410_CS5
+ BAST_PA_ASIXNET
+ (0x1f * 0x20),
412 .flags
= IORESOURCE_MEM
,
417 .flags
= IORESOURCE_IRQ
421 static struct platform_device bast_device_asix
= {
424 .num_resources
= ARRAY_SIZE(bast_asix_resource
),
425 .resource
= bast_asix_resource
,
427 .platform_data
= &bast_asix_platdata
431 /* Asix AX88796 10/100 ethernet controller parallel port */
433 static struct resource bast_asixpp_resource
[] = {
435 .start
= S3C2410_CS5
+ BAST_PA_ASIXNET
+ (0x18 * 0x20),
436 .end
= S3C2410_CS5
+ BAST_PA_ASIXNET
+ (0x1b * 0x20) - 1,
437 .flags
= IORESOURCE_MEM
,
441 static struct platform_device bast_device_axpp
= {
442 .name
= "ax88796-pp",
444 .num_resources
= ARRAY_SIZE(bast_asixpp_resource
),
445 .resource
= bast_asixpp_resource
,
448 /* LCD/VGA controller */
450 static struct s3c2410fb_display __initdata bast_lcd_info
[] = {
452 .type
= S3C2410_LCDCON1_TFT
,
467 .lcdcon5
= 0x00014b02,
470 .type
= S3C2410_LCDCON1_TFT
,
485 .lcdcon5
= 0x00014b02,
488 .type
= S3C2410_LCDCON1_TFT
,
503 .lcdcon5
= 0x00014b02,
507 /* LCD/VGA controller */
509 static struct s3c2410fb_mach_info __initdata bast_fb_info
= {
511 .displays
= bast_lcd_info
,
512 .num_displays
= ARRAY_SIZE(bast_lcd_info
),
513 .default_display
= 1,
516 /* I2C devices fitted. */
518 static struct i2c_board_info bast_i2c_devs
[] __initdata
= {
520 I2C_BOARD_INFO("tlv320aic23", 0x1a),
522 I2C_BOARD_INFO("simtec-pmu", 0x6b),
524 I2C_BOARD_INFO("ch7013", 0x75),
528 static struct s3c_hwmon_pdata bast_hwmon_info
= {
529 /* LCD contrast (0-6.6V) */
530 .in
[0] = &(struct s3c_hwmon_chcfg
) {
531 .name
= "lcd-contrast",
535 /* LED current feedback */
536 .in
[1] = &(struct s3c_hwmon_chcfg
) {
537 .name
= "led-feedback",
541 /* LCD feedback (0-6.6V) */
542 .in
[2] = &(struct s3c_hwmon_chcfg
) {
543 .name
= "lcd-feedback",
547 /* Vcore (1.8-2.0V), Vref 3.3V */
548 .in
[3] = &(struct s3c_hwmon_chcfg
) {
555 /* Standard BAST devices */
556 // cat /sys/devices/platform/s3c24xx-adc/s3c-hwmon/in_0
558 static struct platform_device
*bast_devices
[] __initdata
= {
573 static struct clk
*bast_clocks
[] __initdata
= {
581 static struct s3c_cpufreq_board __initdata bast_cpufreq
= {
582 .refresh
= 7800, /* 7.8usec */
587 static struct s3c24xx_audio_simtec_pdata __initdata bast_audio
= {
592 static void __init
bast_map_io(void)
594 /* initialise the clocks */
596 s3c24xx_dclk0
.parent
= &clk_upll
;
597 s3c24xx_dclk0
.rate
= 12*1000*1000;
599 s3c24xx_dclk1
.parent
= &clk_upll
;
600 s3c24xx_dclk1
.rate
= 24*1000*1000;
602 s3c24xx_clkout0
.parent
= &s3c24xx_dclk0
;
603 s3c24xx_clkout1
.parent
= &s3c24xx_dclk1
;
605 s3c24xx_uclk
.parent
= &s3c24xx_clkout1
;
607 s3c24xx_register_clocks(bast_clocks
, ARRAY_SIZE(bast_clocks
));
609 s3c_hwmon_set_platdata(&bast_hwmon_info
);
611 s3c24xx_init_io(bast_iodesc
, ARRAY_SIZE(bast_iodesc
));
612 s3c24xx_init_clocks(0);
613 s3c24xx_init_uarts(bast_uartcfgs
, ARRAY_SIZE(bast_uartcfgs
));
616 static void __init
bast_init(void)
618 register_syscore_ops(&bast_pm_syscore_ops
);
620 s3c_i2c0_set_platdata(&bast_i2c_info
);
621 s3c_nand_set_platdata(&bast_nand_info
);
622 s3c24xx_fb_set_platdata(&bast_fb_info
);
623 platform_add_devices(bast_devices
, ARRAY_SIZE(bast_devices
));
625 i2c_register_board_info(0, bast_i2c_devs
,
626 ARRAY_SIZE(bast_i2c_devs
));
630 simtec_audio_add(NULL
, true, &bast_audio
);
632 WARN_ON(gpio_request(S3C2410_GPA(21), "bast nreset"));
634 s3c_cpufreq_setboard(&bast_cpufreq
);
637 MACHINE_START(BAST
, "Simtec-BAST")
638 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
639 .atag_offset
= 0x100,
640 .map_io
= bast_map_io
,
641 .init_irq
= s3c24xx_init_irq
,
642 .init_machine
= bast_init
,
643 .timer
= &s3c24xx_timer
,
644 .restart
= s3c2410_restart
,