spi-topcliff-pch: add recovery processing in case wait-event timeout
[zen-stable.git] / arch / arm / plat-samsung / include / plat / regs-fb.h
blob8f39aa5b26ea5f06a4867851f784773812d5f06f
1 /* arch/arm/plat-samsung/include/plat/regs-fb.h
3 * Copyright 2008 Openmoko, Inc.
4 * Copyright 2008 Simtec Electronics
5 * http://armlinux.simtec.co.uk/
6 * Ben Dooks <ben@simtec.co.uk>
8 * S3C Platform - new-style framebuffer register definitions
10 * This is the register set for the new style framebuffer interface
11 * found from the S3C2443 onwards into the S3C2416, S3C2450 and the
12 * S3C64XX series such as the S3C6400 and S3C6410.
14 * The file does not contain the cpu specific items which are based on
15 * whichever architecture is selected, it only contains the core of the
16 * register set. See <mach/regs-fb.h> to get the specifics.
18 * Note, we changed to using regs-fb.h as it avoids any clashes with
19 * the original regs-lcd.h so out of the way of regs-lcd.h as well as
20 * indicating the newer block is much more than just an LCD interface.
22 * This program is free software; you can redistribute it and/or modify
23 * it under the terms of the GNU General Public License version 2 as
24 * published by the Free Software Foundation.
27 /* Please do not include this file directly, use <mach/regs-fb.h> to
28 * ensure all the localised SoC support is included as necessary.
31 /* VIDCON0 */
33 #define VIDCON0 (0x00)
34 #define VIDCON0_INTERLACE (1 << 29)
35 #define VIDCON0_VIDOUT_MASK (0x3 << 26)
36 #define VIDCON0_VIDOUT_SHIFT (26)
37 #define VIDCON0_VIDOUT_RGB (0x0 << 26)
38 #define VIDCON0_VIDOUT_TV (0x1 << 26)
39 #define VIDCON0_VIDOUT_I80_LDI0 (0x2 << 26)
40 #define VIDCON0_VIDOUT_I80_LDI1 (0x3 << 26)
42 #define VIDCON0_L1_DATA_MASK (0x7 << 23)
43 #define VIDCON0_L1_DATA_SHIFT (23)
44 #define VIDCON0_L1_DATA_16BPP (0x0 << 23)
45 #define VIDCON0_L1_DATA_18BPP16 (0x1 << 23)
46 #define VIDCON0_L1_DATA_18BPP9 (0x2 << 23)
47 #define VIDCON0_L1_DATA_24BPP (0x3 << 23)
48 #define VIDCON0_L1_DATA_18BPP (0x4 << 23)
49 #define VIDCON0_L1_DATA_16BPP8 (0x5 << 23)
51 #define VIDCON0_L0_DATA_MASK (0x7 << 20)
52 #define VIDCON0_L0_DATA_SHIFT (20)
53 #define VIDCON0_L0_DATA_16BPP (0x0 << 20)
54 #define VIDCON0_L0_DATA_18BPP16 (0x1 << 20)
55 #define VIDCON0_L0_DATA_18BPP9 (0x2 << 20)
56 #define VIDCON0_L0_DATA_24BPP (0x3 << 20)
57 #define VIDCON0_L0_DATA_18BPP (0x4 << 20)
58 #define VIDCON0_L0_DATA_16BPP8 (0x5 << 20)
60 #define VIDCON0_PNRMODE_MASK (0x3 << 17)
61 #define VIDCON0_PNRMODE_SHIFT (17)
62 #define VIDCON0_PNRMODE_RGB (0x0 << 17)
63 #define VIDCON0_PNRMODE_BGR (0x1 << 17)
64 #define VIDCON0_PNRMODE_SERIAL_RGB (0x2 << 17)
65 #define VIDCON0_PNRMODE_SERIAL_BGR (0x3 << 17)
67 #define VIDCON0_CLKVALUP (1 << 16)
68 #define VIDCON0_CLKVAL_F_MASK (0xff << 6)
69 #define VIDCON0_CLKVAL_F_SHIFT (6)
70 #define VIDCON0_CLKVAL_F_LIMIT (0xff)
71 #define VIDCON0_CLKVAL_F(_x) ((_x) << 6)
72 #define VIDCON0_VLCKFREE (1 << 5)
73 #define VIDCON0_CLKDIR (1 << 4)
75 #define VIDCON0_CLKSEL_MASK (0x3 << 2)
76 #define VIDCON0_CLKSEL_SHIFT (2)
77 #define VIDCON0_CLKSEL_HCLK (0x0 << 2)
78 #define VIDCON0_CLKSEL_LCD (0x1 << 2)
79 #define VIDCON0_CLKSEL_27M (0x3 << 2)
81 #define VIDCON0_ENVID (1 << 1)
82 #define VIDCON0_ENVID_F (1 << 0)
84 #define VIDCON1 (0x04)
85 #define VIDCON1_LINECNT_MASK (0x7ff << 16)
86 #define VIDCON1_LINECNT_SHIFT (16)
87 #define VIDCON1_LINECNT_GET(_v) (((_v) >> 16) & 0x7ff)
88 #define VIDCON1_VSTATUS_MASK (0x3 << 13)
89 #define VIDCON1_VSTATUS_SHIFT (13)
90 #define VIDCON1_VSTATUS_VSYNC (0x0 << 13)
91 #define VIDCON1_VSTATUS_BACKPORCH (0x1 << 13)
92 #define VIDCON1_VSTATUS_ACTIVE (0x2 << 13)
93 #define VIDCON1_VSTATUS_FRONTPORCH (0x0 << 13)
95 #define VIDCON1_INV_VCLK (1 << 7)
96 #define VIDCON1_INV_HSYNC (1 << 6)
97 #define VIDCON1_INV_VSYNC (1 << 5)
98 #define VIDCON1_INV_VDEN (1 << 4)
100 /* VIDCON2 */
102 #define VIDCON2 (0x08)
103 #define VIDCON2_EN601 (1 << 23)
104 #define VIDCON2_TVFMTSEL_SW (1 << 14)
106 #define VIDCON2_TVFMTSEL1_MASK (0x3 << 12)
107 #define VIDCON2_TVFMTSEL1_SHIFT (12)
108 #define VIDCON2_TVFMTSEL1_RGB (0x0 << 12)
109 #define VIDCON2_TVFMTSEL1_YUV422 (0x1 << 12)
110 #define VIDCON2_TVFMTSEL1_YUV444 (0x2 << 12)
112 #define VIDCON2_ORGYCbCr (1 << 8)
113 #define VIDCON2_YUVORDCrCb (1 << 7)
115 /* PRTCON (S3C6410, S5PC100)
116 * Might not be present in the S3C6410 documentation,
117 * but tests prove it's there almost for sure; shouldn't hurt in any case.
119 #define PRTCON (0x0c)
120 #define PRTCON_PROTECT (1 << 11)
122 /* VIDTCON0 */
124 #define VIDTCON0_VBPDE_MASK (0xff << 24)
125 #define VIDTCON0_VBPDE_SHIFT (24)
126 #define VIDTCON0_VBPDE_LIMIT (0xff)
127 #define VIDTCON0_VBPDE(_x) ((_x) << 24)
129 #define VIDTCON0_VBPD_MASK (0xff << 16)
130 #define VIDTCON0_VBPD_SHIFT (16)
131 #define VIDTCON0_VBPD_LIMIT (0xff)
132 #define VIDTCON0_VBPD(_x) ((_x) << 16)
134 #define VIDTCON0_VFPD_MASK (0xff << 8)
135 #define VIDTCON0_VFPD_SHIFT (8)
136 #define VIDTCON0_VFPD_LIMIT (0xff)
137 #define VIDTCON0_VFPD(_x) ((_x) << 8)
139 #define VIDTCON0_VSPW_MASK (0xff << 0)
140 #define VIDTCON0_VSPW_SHIFT (0)
141 #define VIDTCON0_VSPW_LIMIT (0xff)
142 #define VIDTCON0_VSPW(_x) ((_x) << 0)
144 /* VIDTCON1 */
146 #define VIDTCON1_VFPDE_MASK (0xff << 24)
147 #define VIDTCON1_VFPDE_SHIFT (24)
148 #define VIDTCON1_VFPDE_LIMIT (0xff)
149 #define VIDTCON1_VFPDE(_x) ((_x) << 24)
151 #define VIDTCON1_HBPD_MASK (0xff << 16)
152 #define VIDTCON1_HBPD_SHIFT (16)
153 #define VIDTCON1_HBPD_LIMIT (0xff)
154 #define VIDTCON1_HBPD(_x) ((_x) << 16)
156 #define VIDTCON1_HFPD_MASK (0xff << 8)
157 #define VIDTCON1_HFPD_SHIFT (8)
158 #define VIDTCON1_HFPD_LIMIT (0xff)
159 #define VIDTCON1_HFPD(_x) ((_x) << 8)
161 #define VIDTCON1_HSPW_MASK (0xff << 0)
162 #define VIDTCON1_HSPW_SHIFT (0)
163 #define VIDTCON1_HSPW_LIMIT (0xff)
164 #define VIDTCON1_HSPW(_x) ((_x) << 0)
166 #define VIDTCON2 (0x18)
167 #define VIDTCON2_LINEVAL_MASK (0x7ff << 11)
168 #define VIDTCON2_LINEVAL_SHIFT (11)
169 #define VIDTCON2_LINEVAL_LIMIT (0x7ff)
170 #define VIDTCON2_LINEVAL(_x) ((_x) << 11)
172 #define VIDTCON2_HOZVAL_MASK (0x7ff << 0)
173 #define VIDTCON2_HOZVAL_SHIFT (0)
174 #define VIDTCON2_HOZVAL_LIMIT (0x7ff)
175 #define VIDTCON2_HOZVAL(_x) ((_x) << 0)
177 /* WINCONx */
180 #define WINCONx_BITSWP (1 << 18)
181 #define WINCONx_BYTSWP (1 << 17)
182 #define WINCONx_HAWSWP (1 << 16)
183 #define WINCONx_WSWP (1 << 15)
184 #define WINCONx_BURSTLEN_MASK (0x3 << 9)
185 #define WINCONx_BURSTLEN_SHIFT (9)
186 #define WINCONx_BURSTLEN_16WORD (0x0 << 9)
187 #define WINCONx_BURSTLEN_8WORD (0x1 << 9)
188 #define WINCONx_BURSTLEN_4WORD (0x2 << 9)
190 #define WINCONx_ENWIN (1 << 0)
191 #define WINCON0_BPPMODE_MASK (0xf << 2)
192 #define WINCON0_BPPMODE_SHIFT (2)
193 #define WINCON0_BPPMODE_1BPP (0x0 << 2)
194 #define WINCON0_BPPMODE_2BPP (0x1 << 2)
195 #define WINCON0_BPPMODE_4BPP (0x2 << 2)
196 #define WINCON0_BPPMODE_8BPP_PALETTE (0x3 << 2)
197 #define WINCON0_BPPMODE_16BPP_565 (0x5 << 2)
198 #define WINCON0_BPPMODE_16BPP_1555 (0x7 << 2)
199 #define WINCON0_BPPMODE_18BPP_666 (0x8 << 2)
200 #define WINCON0_BPPMODE_24BPP_888 (0xb << 2)
202 #define WINCON1_BLD_PIX (1 << 6)
204 #define WINCON1_ALPHA_SEL (1 << 1)
205 #define WINCON1_BPPMODE_MASK (0xf << 2)
206 #define WINCON1_BPPMODE_SHIFT (2)
207 #define WINCON1_BPPMODE_1BPP (0x0 << 2)
208 #define WINCON1_BPPMODE_2BPP (0x1 << 2)
209 #define WINCON1_BPPMODE_4BPP (0x2 << 2)
210 #define WINCON1_BPPMODE_8BPP_PALETTE (0x3 << 2)
211 #define WINCON1_BPPMODE_8BPP_1232 (0x4 << 2)
212 #define WINCON1_BPPMODE_16BPP_565 (0x5 << 2)
213 #define WINCON1_BPPMODE_16BPP_A1555 (0x6 << 2)
214 #define WINCON1_BPPMODE_16BPP_I1555 (0x7 << 2)
215 #define WINCON1_BPPMODE_18BPP_666 (0x8 << 2)
216 #define WINCON1_BPPMODE_18BPP_A1665 (0x9 << 2)
217 #define WINCON1_BPPMODE_19BPP_A1666 (0xa << 2)
218 #define WINCON1_BPPMODE_24BPP_888 (0xb << 2)
219 #define WINCON1_BPPMODE_24BPP_A1887 (0xc << 2)
220 #define WINCON1_BPPMODE_25BPP_A1888 (0xd << 2)
221 #define WINCON1_BPPMODE_28BPP_A4888 (0xd << 2)
223 /* S5PV210 */
224 #define SHADOWCON (0x34)
225 #define SHADOWCON_WINx_PROTECT(_win) (1 << (10 + (_win)))
226 /* DMA channels (all windows) */
227 #define SHADOWCON_CHx_ENABLE(_win) (1 << (_win))
228 /* Local input channels (windows 0-2) */
229 #define SHADOWCON_CHx_LOCAL_ENABLE(_win) (1 << (5 + (_win)))
231 #define VIDOSDxA_TOPLEFT_X_MASK (0x7ff << 11)
232 #define VIDOSDxA_TOPLEFT_X_SHIFT (11)
233 #define VIDOSDxA_TOPLEFT_X_LIMIT (0x7ff)
234 #define VIDOSDxA_TOPLEFT_X(_x) ((_x) << 11)
236 #define VIDOSDxA_TOPLEFT_Y_MASK (0x7ff << 0)
237 #define VIDOSDxA_TOPLEFT_Y_SHIFT (0)
238 #define VIDOSDxA_TOPLEFT_Y_LIMIT (0x7ff)
239 #define VIDOSDxA_TOPLEFT_Y(_x) ((_x) << 0)
241 #define VIDOSDxB_BOTRIGHT_X_MASK (0x7ff << 11)
242 #define VIDOSDxB_BOTRIGHT_X_SHIFT (11)
243 #define VIDOSDxB_BOTRIGHT_X_LIMIT (0x7ff)
244 #define VIDOSDxB_BOTRIGHT_X(_x) ((_x) << 11)
246 #define VIDOSDxB_BOTRIGHT_Y_MASK (0x7ff << 0)
247 #define VIDOSDxB_BOTRIGHT_Y_SHIFT (0)
248 #define VIDOSDxB_BOTRIGHT_Y_LIMIT (0x7ff)
249 #define VIDOSDxB_BOTRIGHT_Y(_x) ((_x) << 0)
251 /* For VIDOSD[1..4]C */
252 #define VIDISD14C_ALPHA0_R(_x) ((_x) << 20)
253 #define VIDISD14C_ALPHA0_G_MASK (0xf << 16)
254 #define VIDISD14C_ALPHA0_G_SHIFT (16)
255 #define VIDISD14C_ALPHA0_G_LIMIT (0xf)
256 #define VIDISD14C_ALPHA0_G(_x) ((_x) << 16)
257 #define VIDISD14C_ALPHA0_B_MASK (0xf << 12)
258 #define VIDISD14C_ALPHA0_B_SHIFT (12)
259 #define VIDISD14C_ALPHA0_B_LIMIT (0xf)
260 #define VIDISD14C_ALPHA0_B(_x) ((_x) << 12)
261 #define VIDISD14C_ALPHA1_R_MASK (0xf << 8)
262 #define VIDISD14C_ALPHA1_R_SHIFT (8)
263 #define VIDISD14C_ALPHA1_R_LIMIT (0xf)
264 #define VIDISD14C_ALPHA1_R(_x) ((_x) << 8)
265 #define VIDISD14C_ALPHA1_G_MASK (0xf << 4)
266 #define VIDISD14C_ALPHA1_G_SHIFT (4)
267 #define VIDISD14C_ALPHA1_G_LIMIT (0xf)
268 #define VIDISD14C_ALPHA1_G(_x) ((_x) << 4)
269 #define VIDISD14C_ALPHA1_B_MASK (0xf << 0)
270 #define VIDISD14C_ALPHA1_B_SHIFT (0)
271 #define VIDISD14C_ALPHA1_B_LIMIT (0xf)
272 #define VIDISD14C_ALPHA1_B(_x) ((_x) << 0)
274 /* Video buffer addresses */
275 #define VIDW_BUF_START(_buff) (0xA0 + ((_buff) * 8))
276 #define VIDW_BUF_START1(_buff) (0xA4 + ((_buff) * 8))
277 #define VIDW_BUF_END(_buff) (0xD0 + ((_buff) * 8))
278 #define VIDW_BUF_END1(_buff) (0xD4 + ((_buff) * 8))
279 #define VIDW_BUF_SIZE(_buff) (0x100 + ((_buff) * 4))
281 #define VIDW_BUF_SIZE_OFFSET_MASK (0x1fff << 13)
282 #define VIDW_BUF_SIZE_OFFSET_SHIFT (13)
283 #define VIDW_BUF_SIZE_OFFSET_LIMIT (0x1fff)
284 #define VIDW_BUF_SIZE_OFFSET(_x) ((_x) << 13)
286 #define VIDW_BUF_SIZE_PAGEWIDTH_MASK (0x1fff << 0)
287 #define VIDW_BUF_SIZE_PAGEWIDTH_SHIFT (0)
288 #define VIDW_BUF_SIZE_PAGEWIDTH_LIMIT (0x1fff)
289 #define VIDW_BUF_SIZE_PAGEWIDTH(_x) ((_x) << 0)
291 /* Interrupt controls and status */
293 #define VIDINTCON0_FIFOINTERVAL_MASK (0x3f << 20)
294 #define VIDINTCON0_FIFOINTERVAL_SHIFT (20)
295 #define VIDINTCON0_FIFOINTERVAL_LIMIT (0x3f)
296 #define VIDINTCON0_FIFOINTERVAL(_x) ((_x) << 20)
298 #define VIDINTCON0_INT_SYSMAINCON (1 << 19)
299 #define VIDINTCON0_INT_SYSSUBCON (1 << 18)
300 #define VIDINTCON0_INT_I80IFDONE (1 << 17)
302 #define VIDINTCON0_FRAMESEL0_MASK (0x3 << 15)
303 #define VIDINTCON0_FRAMESEL0_SHIFT (15)
304 #define VIDINTCON0_FRAMESEL0_BACKPORCH (0x0 << 15)
305 #define VIDINTCON0_FRAMESEL0_VSYNC (0x1 << 15)
306 #define VIDINTCON0_FRAMESEL0_ACTIVE (0x2 << 15)
307 #define VIDINTCON0_FRAMESEL0_FRONTPORCH (0x3 << 15)
309 #define VIDINTCON0_FRAMESEL1 (1 << 13)
310 #define VIDINTCON0_FRAMESEL1_MASK (0x3 << 13)
311 #define VIDINTCON0_FRAMESEL1_NONE (0x0 << 13)
312 #define VIDINTCON0_FRAMESEL1_BACKPORCH (0x1 << 13)
313 #define VIDINTCON0_FRAMESEL1_VSYNC (0x2 << 13)
314 #define VIDINTCON0_FRAMESEL1_FRONTPORCH (0x3 << 13)
316 #define VIDINTCON0_INT_FRAME (1 << 12)
317 #define VIDINTCON0_FIFIOSEL_MASK (0x7f << 5)
318 #define VIDINTCON0_FIFIOSEL_SHIFT (5)
319 #define VIDINTCON0_FIFIOSEL_WINDOW0 (0x1 << 5)
320 #define VIDINTCON0_FIFIOSEL_WINDOW1 (0x2 << 5)
322 #define VIDINTCON0_FIFOLEVEL_MASK (0x7 << 2)
323 #define VIDINTCON0_FIFOLEVEL_SHIFT (2)
324 #define VIDINTCON0_FIFOLEVEL_TO25PC (0x0 << 2)
325 #define VIDINTCON0_FIFOLEVEL_TO50PC (0x1 << 2)
326 #define VIDINTCON0_FIFOLEVEL_TO75PC (0x2 << 2)
327 #define VIDINTCON0_FIFOLEVEL_EMPTY (0x3 << 2)
328 #define VIDINTCON0_FIFOLEVEL_FULL (0x4 << 2)
330 #define VIDINTCON0_INT_FIFO_MASK (0x3 << 0)
331 #define VIDINTCON0_INT_FIFO_SHIFT (0)
332 #define VIDINTCON0_INT_ENABLE (1 << 0)
334 #define VIDINTCON1 (0x134)
335 #define VIDINTCON1_INT_I180 (1 << 2)
336 #define VIDINTCON1_INT_FRAME (1 << 1)
337 #define VIDINTCON1_INT_FIFO (1 << 0)
339 /* Window colour-key control registers */
340 #define WKEYCON (0x140) /* 6410,V210 */
342 #define WKEYCON0 (0x00)
343 #define WKEYCON1 (0x04)
345 #define WxKEYCON0_KEYBL_EN (1 << 26)
346 #define WxKEYCON0_KEYEN_F (1 << 25)
347 #define WxKEYCON0_DIRCON (1 << 24)
348 #define WxKEYCON0_COMPKEY_MASK (0xffffff << 0)
349 #define WxKEYCON0_COMPKEY_SHIFT (0)
350 #define WxKEYCON0_COMPKEY_LIMIT (0xffffff)
351 #define WxKEYCON0_COMPKEY(_x) ((_x) << 0)
352 #define WxKEYCON1_COLVAL_MASK (0xffffff << 0)
353 #define WxKEYCON1_COLVAL_SHIFT (0)
354 #define WxKEYCON1_COLVAL_LIMIT (0xffffff)
355 #define WxKEYCON1_COLVAL(_x) ((_x) << 0)
358 /* Window blanking (MAP) */
360 #define WINxMAP_MAP (1 << 24)
361 #define WINxMAP_MAP_COLOUR_MASK (0xffffff << 0)
362 #define WINxMAP_MAP_COLOUR_SHIFT (0)
363 #define WINxMAP_MAP_COLOUR_LIMIT (0xffffff)
364 #define WINxMAP_MAP_COLOUR(_x) ((_x) << 0)
366 #define WPALCON_PAL_UPDATE (1 << 9)
367 #define WPALCON_W1PAL_MASK (0x7 << 3)
368 #define WPALCON_W1PAL_SHIFT (3)
369 #define WPALCON_W1PAL_25BPP_A888 (0x0 << 3)
370 #define WPALCON_W1PAL_24BPP (0x1 << 3)
371 #define WPALCON_W1PAL_19BPP_A666 (0x2 << 3)
372 #define WPALCON_W1PAL_18BPP_A665 (0x3 << 3)
373 #define WPALCON_W1PAL_18BPP (0x4 << 3)
374 #define WPALCON_W1PAL_16BPP_A555 (0x5 << 3)
375 #define WPALCON_W1PAL_16BPP_565 (0x6 << 3)
377 #define WPALCON_W0PAL_MASK (0x7 << 0)
378 #define WPALCON_W0PAL_SHIFT (0)
379 #define WPALCON_W0PAL_25BPP_A888 (0x0 << 0)
380 #define WPALCON_W0PAL_24BPP (0x1 << 0)
381 #define WPALCON_W0PAL_19BPP_A666 (0x2 << 0)
382 #define WPALCON_W0PAL_18BPP_A665 (0x3 << 0)
383 #define WPALCON_W0PAL_18BPP (0x4 << 0)
384 #define WPALCON_W0PAL_16BPP_A555 (0x5 << 0)
385 #define WPALCON_W0PAL_16BPP_565 (0x6 << 0)