1 /***********************license start***************
2 * Author: Cavium Networks
4 * Contact: support@caviumnetworks.com
5 * This file is part of the OCTEON SDK
7 * Copyright (c) 2003-2011 Cavium Networks
9 * This file is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License, Version 2, as
11 * published by the Free Software Foundation.
13 * This file is distributed in the hope that it will be useful, but
14 * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16 * NONINFRINGEMENT. See the GNU General Public License for more
19 * You should have received a copy of the GNU General Public License
20 * along with this file; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 * or visit http://www.gnu.org/licenses/.
24 * This file may also be available under a different license from Cavium.
25 * Contact Cavium Networks for more information
26 ***********************license end**************************************/
28 #ifndef __CVMX_SLI_DEFS_H__
29 #define __CVMX_SLI_DEFS_H__
31 #define CVMX_SLI_BIST_STATUS (0x0000000000000580ull)
32 #define CVMX_SLI_CTL_PORTX(offset) (0x0000000000000050ull + ((offset) & 3) * 16)
33 #define CVMX_SLI_CTL_STATUS (0x0000000000000570ull)
34 #define CVMX_SLI_DATA_OUT_CNT (0x00000000000005F0ull)
35 #define CVMX_SLI_DBG_DATA (0x0000000000000310ull)
36 #define CVMX_SLI_DBG_SELECT (0x0000000000000300ull)
37 #define CVMX_SLI_DMAX_CNT(offset) (0x0000000000000400ull + ((offset) & 1) * 16)
38 #define CVMX_SLI_DMAX_INT_LEVEL(offset) (0x00000000000003E0ull + ((offset) & 1) * 16)
39 #define CVMX_SLI_DMAX_TIM(offset) (0x0000000000000420ull + ((offset) & 1) * 16)
40 #define CVMX_SLI_INT_ENB_CIU (0x0000000000003CD0ull)
41 #define CVMX_SLI_INT_ENB_PORTX(offset) (0x0000000000000340ull + ((offset) & 1) * 16)
42 #define CVMX_SLI_INT_SUM (0x0000000000000330ull)
43 #define CVMX_SLI_LAST_WIN_RDATA0 (0x0000000000000600ull)
44 #define CVMX_SLI_LAST_WIN_RDATA1 (0x0000000000000610ull)
45 #define CVMX_SLI_LAST_WIN_RDATA2 (0x00000000000006C0ull)
46 #define CVMX_SLI_LAST_WIN_RDATA3 (0x00000000000006D0ull)
47 #define CVMX_SLI_MAC_CREDIT_CNT (0x0000000000003D70ull)
48 #define CVMX_SLI_MAC_CREDIT_CNT2 (0x0000000000003E10ull)
49 #define CVMX_SLI_MAC_NUMBER (0x0000000000003E00ull)
50 #define CVMX_SLI_MEM_ACCESS_CTL (0x00000000000002F0ull)
51 #define CVMX_SLI_MEM_ACCESS_SUBIDX(offset) (0x00000000000000E0ull + ((offset) & 31) * 16 - 16*12)
52 #define CVMX_SLI_MSI_ENB0 (0x0000000000003C50ull)
53 #define CVMX_SLI_MSI_ENB1 (0x0000000000003C60ull)
54 #define CVMX_SLI_MSI_ENB2 (0x0000000000003C70ull)
55 #define CVMX_SLI_MSI_ENB3 (0x0000000000003C80ull)
56 #define CVMX_SLI_MSI_RCV0 (0x0000000000003C10ull)
57 #define CVMX_SLI_MSI_RCV1 (0x0000000000003C20ull)
58 #define CVMX_SLI_MSI_RCV2 (0x0000000000003C30ull)
59 #define CVMX_SLI_MSI_RCV3 (0x0000000000003C40ull)
60 #define CVMX_SLI_MSI_RD_MAP (0x0000000000003CA0ull)
61 #define CVMX_SLI_MSI_W1C_ENB0 (0x0000000000003CF0ull)
62 #define CVMX_SLI_MSI_W1C_ENB1 (0x0000000000003D00ull)
63 #define CVMX_SLI_MSI_W1C_ENB2 (0x0000000000003D10ull)
64 #define CVMX_SLI_MSI_W1C_ENB3 (0x0000000000003D20ull)
65 #define CVMX_SLI_MSI_W1S_ENB0 (0x0000000000003D30ull)
66 #define CVMX_SLI_MSI_W1S_ENB1 (0x0000000000003D40ull)
67 #define CVMX_SLI_MSI_W1S_ENB2 (0x0000000000003D50ull)
68 #define CVMX_SLI_MSI_W1S_ENB3 (0x0000000000003D60ull)
69 #define CVMX_SLI_MSI_WR_MAP (0x0000000000003C90ull)
70 #define CVMX_SLI_PCIE_MSI_RCV (0x0000000000003CB0ull)
71 #define CVMX_SLI_PCIE_MSI_RCV_B1 (0x0000000000000650ull)
72 #define CVMX_SLI_PCIE_MSI_RCV_B2 (0x0000000000000660ull)
73 #define CVMX_SLI_PCIE_MSI_RCV_B3 (0x0000000000000670ull)
74 #define CVMX_SLI_PKTX_CNTS(offset) (0x0000000000002400ull + ((offset) & 31) * 16)
75 #define CVMX_SLI_PKTX_INSTR_BADDR(offset) (0x0000000000002800ull + ((offset) & 31) * 16)
76 #define CVMX_SLI_PKTX_INSTR_BAOFF_DBELL(offset) (0x0000000000002C00ull + ((offset) & 31) * 16)
77 #define CVMX_SLI_PKTX_INSTR_FIFO_RSIZE(offset) (0x0000000000003000ull + ((offset) & 31) * 16)
78 #define CVMX_SLI_PKTX_INSTR_HEADER(offset) (0x0000000000003400ull + ((offset) & 31) * 16)
79 #define CVMX_SLI_PKTX_IN_BP(offset) (0x0000000000003800ull + ((offset) & 31) * 16)
80 #define CVMX_SLI_PKTX_OUT_SIZE(offset) (0x0000000000000C00ull + ((offset) & 31) * 16)
81 #define CVMX_SLI_PKTX_SLIST_BADDR(offset) (0x0000000000001400ull + ((offset) & 31) * 16)
82 #define CVMX_SLI_PKTX_SLIST_BAOFF_DBELL(offset) (0x0000000000001800ull + ((offset) & 31) * 16)
83 #define CVMX_SLI_PKTX_SLIST_FIFO_RSIZE(offset) (0x0000000000001C00ull + ((offset) & 31) * 16)
84 #define CVMX_SLI_PKT_CNT_INT (0x0000000000001130ull)
85 #define CVMX_SLI_PKT_CNT_INT_ENB (0x0000000000001150ull)
86 #define CVMX_SLI_PKT_CTL (0x0000000000001220ull)
87 #define CVMX_SLI_PKT_DATA_OUT_ES (0x00000000000010B0ull)
88 #define CVMX_SLI_PKT_DATA_OUT_NS (0x00000000000010A0ull)
89 #define CVMX_SLI_PKT_DATA_OUT_ROR (0x0000000000001090ull)
90 #define CVMX_SLI_PKT_DPADDR (0x0000000000001080ull)
91 #define CVMX_SLI_PKT_INPUT_CONTROL (0x0000000000001170ull)
92 #define CVMX_SLI_PKT_INSTR_ENB (0x0000000000001000ull)
93 #define CVMX_SLI_PKT_INSTR_RD_SIZE (0x00000000000011A0ull)
94 #define CVMX_SLI_PKT_INSTR_SIZE (0x0000000000001020ull)
95 #define CVMX_SLI_PKT_INT_LEVELS (0x0000000000001120ull)
96 #define CVMX_SLI_PKT_IN_BP (0x0000000000001210ull)
97 #define CVMX_SLI_PKT_IN_DONEX_CNTS(offset) (0x0000000000002000ull + ((offset) & 31) * 16)
98 #define CVMX_SLI_PKT_IN_INSTR_COUNTS (0x0000000000001200ull)
99 #define CVMX_SLI_PKT_IN_PCIE_PORT (0x00000000000011B0ull)
100 #define CVMX_SLI_PKT_IPTR (0x0000000000001070ull)
101 #define CVMX_SLI_PKT_OUTPUT_WMARK (0x0000000000001180ull)
102 #define CVMX_SLI_PKT_OUT_BMODE (0x00000000000010D0ull)
103 #define CVMX_SLI_PKT_OUT_BP_EN (0x0000000000001240ull)
104 #define CVMX_SLI_PKT_OUT_ENB (0x0000000000001010ull)
105 #define CVMX_SLI_PKT_PCIE_PORT (0x00000000000010E0ull)
106 #define CVMX_SLI_PKT_PORT_IN_RST (0x00000000000011F0ull)
107 #define CVMX_SLI_PKT_SLIST_ES (0x0000000000001050ull)
108 #define CVMX_SLI_PKT_SLIST_NS (0x0000000000001040ull)
109 #define CVMX_SLI_PKT_SLIST_ROR (0x0000000000001030ull)
110 #define CVMX_SLI_PKT_TIME_INT (0x0000000000001140ull)
111 #define CVMX_SLI_PKT_TIME_INT_ENB (0x0000000000001160ull)
112 #define CVMX_SLI_PORTX_PKIND(offset) (0x0000000000000800ull + ((offset) & 31) * 16)
113 #define CVMX_SLI_S2M_PORTX_CTL(offset) (0x0000000000003D80ull + ((offset) & 3) * 16)
114 #define CVMX_SLI_SCRATCH_1 (0x00000000000003C0ull)
115 #define CVMX_SLI_SCRATCH_2 (0x00000000000003D0ull)
116 #define CVMX_SLI_STATE1 (0x0000000000000620ull)
117 #define CVMX_SLI_STATE2 (0x0000000000000630ull)
118 #define CVMX_SLI_STATE3 (0x0000000000000640ull)
119 #define CVMX_SLI_TX_PIPE (0x0000000000001230ull)
120 #define CVMX_SLI_WINDOW_CTL (0x00000000000002E0ull)
121 #define CVMX_SLI_WIN_RD_ADDR (0x0000000000000010ull)
122 #define CVMX_SLI_WIN_RD_DATA (0x0000000000000040ull)
123 #define CVMX_SLI_WIN_WR_ADDR (0x0000000000000000ull)
124 #define CVMX_SLI_WIN_WR_DATA (0x0000000000000020ull)
125 #define CVMX_SLI_WIN_WR_MASK (0x0000000000000030ull)
127 union cvmx_sli_bist_status
{
129 struct cvmx_sli_bist_status_s
{
130 uint64_t reserved_32_63
:32;
138 uint64_t reserved_19_24
:6;
149 uint64_t reserved_6_8
:3;
157 struct cvmx_sli_bist_status_cn61xx
{
158 uint64_t reserved_31_63
:33;
161 uint64_t reserved_27_28
:2;
164 uint64_t reserved_19_24
:6;
175 uint64_t reserved_6_8
:3;
183 struct cvmx_sli_bist_status_cn63xx
{
184 uint64_t reserved_31_63
:33;
191 uint64_t reserved_19_24
:6;
202 uint64_t reserved_6_8
:3;
210 struct cvmx_sli_bist_status_cn63xx cn63xxp1
;
211 struct cvmx_sli_bist_status_cn61xx cn66xx
;
212 struct cvmx_sli_bist_status_s cn68xx
;
213 struct cvmx_sli_bist_status_s cn68xxp1
;
216 union cvmx_sli_ctl_portx
{
218 struct cvmx_sli_ctl_portx_s
{
219 uint64_t reserved_22_63
:42;
225 uint64_t waitl_com
:1;
231 uint64_t reserved_6_6
:1;
233 uint64_t reserved_1_4
:4;
236 struct cvmx_sli_ctl_portx_s cn61xx
;
237 struct cvmx_sli_ctl_portx_s cn63xx
;
238 struct cvmx_sli_ctl_portx_s cn63xxp1
;
239 struct cvmx_sli_ctl_portx_s cn66xx
;
240 struct cvmx_sli_ctl_portx_s cn68xx
;
241 struct cvmx_sli_ctl_portx_s cn68xxp1
;
244 union cvmx_sli_ctl_status
{
246 struct cvmx_sli_ctl_status_s
{
247 uint64_t reserved_20_63
:44;
252 struct cvmx_sli_ctl_status_cn61xx
{
253 uint64_t reserved_14_63
:50;
257 struct cvmx_sli_ctl_status_s cn63xx
;
258 struct cvmx_sli_ctl_status_s cn63xxp1
;
259 struct cvmx_sli_ctl_status_cn61xx cn66xx
;
260 struct cvmx_sli_ctl_status_s cn68xx
;
261 struct cvmx_sli_ctl_status_s cn68xxp1
;
264 union cvmx_sli_data_out_cnt
{
266 struct cvmx_sli_data_out_cnt_s
{
267 uint64_t reserved_44_63
:20;
273 struct cvmx_sli_data_out_cnt_s cn61xx
;
274 struct cvmx_sli_data_out_cnt_s cn63xx
;
275 struct cvmx_sli_data_out_cnt_s cn63xxp1
;
276 struct cvmx_sli_data_out_cnt_s cn66xx
;
277 struct cvmx_sli_data_out_cnt_s cn68xx
;
278 struct cvmx_sli_data_out_cnt_s cn68xxp1
;
281 union cvmx_sli_dbg_data
{
283 struct cvmx_sli_dbg_data_s
{
284 uint64_t reserved_18_63
:46;
288 struct cvmx_sli_dbg_data_s cn61xx
;
289 struct cvmx_sli_dbg_data_s cn63xx
;
290 struct cvmx_sli_dbg_data_s cn63xxp1
;
291 struct cvmx_sli_dbg_data_s cn66xx
;
292 struct cvmx_sli_dbg_data_s cn68xx
;
293 struct cvmx_sli_dbg_data_s cn68xxp1
;
296 union cvmx_sli_dbg_select
{
298 struct cvmx_sli_dbg_select_s
{
299 uint64_t reserved_33_63
:31;
303 struct cvmx_sli_dbg_select_s cn61xx
;
304 struct cvmx_sli_dbg_select_s cn63xx
;
305 struct cvmx_sli_dbg_select_s cn63xxp1
;
306 struct cvmx_sli_dbg_select_s cn66xx
;
307 struct cvmx_sli_dbg_select_s cn68xx
;
308 struct cvmx_sli_dbg_select_s cn68xxp1
;
311 union cvmx_sli_dmax_cnt
{
313 struct cvmx_sli_dmax_cnt_s
{
314 uint64_t reserved_32_63
:32;
317 struct cvmx_sli_dmax_cnt_s cn61xx
;
318 struct cvmx_sli_dmax_cnt_s cn63xx
;
319 struct cvmx_sli_dmax_cnt_s cn63xxp1
;
320 struct cvmx_sli_dmax_cnt_s cn66xx
;
321 struct cvmx_sli_dmax_cnt_s cn68xx
;
322 struct cvmx_sli_dmax_cnt_s cn68xxp1
;
325 union cvmx_sli_dmax_int_level
{
327 struct cvmx_sli_dmax_int_level_s
{
331 struct cvmx_sli_dmax_int_level_s cn61xx
;
332 struct cvmx_sli_dmax_int_level_s cn63xx
;
333 struct cvmx_sli_dmax_int_level_s cn63xxp1
;
334 struct cvmx_sli_dmax_int_level_s cn66xx
;
335 struct cvmx_sli_dmax_int_level_s cn68xx
;
336 struct cvmx_sli_dmax_int_level_s cn68xxp1
;
339 union cvmx_sli_dmax_tim
{
341 struct cvmx_sli_dmax_tim_s
{
342 uint64_t reserved_32_63
:32;
345 struct cvmx_sli_dmax_tim_s cn61xx
;
346 struct cvmx_sli_dmax_tim_s cn63xx
;
347 struct cvmx_sli_dmax_tim_s cn63xxp1
;
348 struct cvmx_sli_dmax_tim_s cn66xx
;
349 struct cvmx_sli_dmax_tim_s cn68xx
;
350 struct cvmx_sli_dmax_tim_s cn68xxp1
;
353 union cvmx_sli_int_enb_ciu
{
355 struct cvmx_sli_int_enb_ciu_s
{
356 uint64_t reserved_62_63
:2;
359 uint64_t sprt3_err
:1;
360 uint64_t sprt2_err
:1;
361 uint64_t sprt1_err
:1;
362 uint64_t sprt0_err
:1;
371 uint64_t reserved_38_47
:10;
375 uint64_t reserved_28_31
:4;
384 uint64_t reserved_18_19
:2;
395 uint64_t reserved_6_7
:2;
400 uint64_t reserved_1_1
:1;
403 struct cvmx_sli_int_enb_ciu_cn61xx
{
404 uint64_t reserved_61_63
:3;
406 uint64_t sprt3_err
:1;
407 uint64_t sprt2_err
:1;
408 uint64_t sprt1_err
:1;
409 uint64_t sprt0_err
:1;
418 uint64_t reserved_38_47
:10;
422 uint64_t reserved_28_31
:4;
431 uint64_t reserved_18_19
:2;
442 uint64_t reserved_6_7
:2;
447 uint64_t reserved_1_1
:1;
450 struct cvmx_sli_int_enb_ciu_cn63xx
{
451 uint64_t reserved_61_63
:3;
453 uint64_t reserved_58_59
:2;
454 uint64_t sprt1_err
:1;
455 uint64_t sprt0_err
:1;
464 uint64_t reserved_38_47
:10;
468 uint64_t reserved_18_31
:14;
479 uint64_t reserved_6_7
:2;
484 uint64_t reserved_1_1
:1;
487 struct cvmx_sli_int_enb_ciu_cn63xx cn63xxp1
;
488 struct cvmx_sli_int_enb_ciu_cn61xx cn66xx
;
489 struct cvmx_sli_int_enb_ciu_cn68xx
{
490 uint64_t reserved_62_63
:2;
493 uint64_t reserved_58_59
:2;
494 uint64_t sprt1_err
:1;
495 uint64_t sprt0_err
:1;
500 uint64_t reserved_51_51
:1;
504 uint64_t reserved_38_47
:10;
508 uint64_t reserved_18_31
:14;
519 uint64_t reserved_6_7
:2;
524 uint64_t reserved_1_1
:1;
527 struct cvmx_sli_int_enb_ciu_cn68xx cn68xxp1
;
530 union cvmx_sli_int_enb_portx
{
532 struct cvmx_sli_int_enb_portx_s
{
533 uint64_t reserved_62_63
:2;
536 uint64_t sprt3_err
:1;
537 uint64_t sprt2_err
:1;
538 uint64_t sprt1_err
:1;
539 uint64_t sprt0_err
:1;
548 uint64_t reserved_38_47
:10;
552 uint64_t reserved_28_31
:4;
573 uint64_t reserved_6_7
:2;
578 uint64_t reserved_1_1
:1;
581 struct cvmx_sli_int_enb_portx_cn61xx
{
582 uint64_t reserved_61_63
:3;
584 uint64_t sprt3_err
:1;
585 uint64_t sprt2_err
:1;
586 uint64_t sprt1_err
:1;
587 uint64_t sprt0_err
:1;
596 uint64_t reserved_38_47
:10;
600 uint64_t reserved_28_31
:4;
621 uint64_t reserved_6_7
:2;
626 uint64_t reserved_1_1
:1;
629 struct cvmx_sli_int_enb_portx_cn63xx
{
630 uint64_t reserved_61_63
:3;
632 uint64_t reserved_58_59
:2;
633 uint64_t sprt1_err
:1;
634 uint64_t sprt0_err
:1;
643 uint64_t reserved_38_47
:10;
647 uint64_t reserved_20_31
:12;
660 uint64_t reserved_6_7
:2;
665 uint64_t reserved_1_1
:1;
668 struct cvmx_sli_int_enb_portx_cn63xx cn63xxp1
;
669 struct cvmx_sli_int_enb_portx_cn61xx cn66xx
;
670 struct cvmx_sli_int_enb_portx_cn68xx
{
671 uint64_t reserved_62_63
:2;
674 uint64_t reserved_58_59
:2;
675 uint64_t sprt1_err
:1;
676 uint64_t sprt0_err
:1;
681 uint64_t reserved_51_51
:1;
685 uint64_t reserved_38_47
:10;
689 uint64_t reserved_20_31
:12;
702 uint64_t reserved_6_7
:2;
707 uint64_t reserved_1_1
:1;
710 struct cvmx_sli_int_enb_portx_cn68xx cn68xxp1
;
713 union cvmx_sli_int_sum
{
715 struct cvmx_sli_int_sum_s
{
716 uint64_t reserved_62_63
:2;
719 uint64_t sprt3_err
:1;
720 uint64_t sprt2_err
:1;
721 uint64_t sprt1_err
:1;
722 uint64_t sprt0_err
:1;
731 uint64_t reserved_38_47
:10;
735 uint64_t reserved_28_31
:4;
756 uint64_t reserved_6_7
:2;
761 uint64_t reserved_1_1
:1;
764 struct cvmx_sli_int_sum_cn61xx
{
765 uint64_t reserved_61_63
:3;
767 uint64_t sprt3_err
:1;
768 uint64_t sprt2_err
:1;
769 uint64_t sprt1_err
:1;
770 uint64_t sprt0_err
:1;
779 uint64_t reserved_38_47
:10;
783 uint64_t reserved_28_31
:4;
804 uint64_t reserved_6_7
:2;
809 uint64_t reserved_1_1
:1;
812 struct cvmx_sli_int_sum_cn63xx
{
813 uint64_t reserved_61_63
:3;
815 uint64_t reserved_58_59
:2;
816 uint64_t sprt1_err
:1;
817 uint64_t sprt0_err
:1;
826 uint64_t reserved_38_47
:10;
830 uint64_t reserved_20_31
:12;
843 uint64_t reserved_6_7
:2;
848 uint64_t reserved_1_1
:1;
851 struct cvmx_sli_int_sum_cn63xx cn63xxp1
;
852 struct cvmx_sli_int_sum_cn61xx cn66xx
;
853 struct cvmx_sli_int_sum_cn68xx
{
854 uint64_t reserved_62_63
:2;
857 uint64_t reserved_58_59
:2;
858 uint64_t sprt1_err
:1;
859 uint64_t sprt0_err
:1;
864 uint64_t reserved_51_51
:1;
868 uint64_t reserved_38_47
:10;
872 uint64_t reserved_20_31
:12;
885 uint64_t reserved_6_7
:2;
890 uint64_t reserved_1_1
:1;
893 struct cvmx_sli_int_sum_cn68xx cn68xxp1
;
896 union cvmx_sli_last_win_rdata0
{
898 struct cvmx_sli_last_win_rdata0_s
{
901 struct cvmx_sli_last_win_rdata0_s cn61xx
;
902 struct cvmx_sli_last_win_rdata0_s cn63xx
;
903 struct cvmx_sli_last_win_rdata0_s cn63xxp1
;
904 struct cvmx_sli_last_win_rdata0_s cn66xx
;
905 struct cvmx_sli_last_win_rdata0_s cn68xx
;
906 struct cvmx_sli_last_win_rdata0_s cn68xxp1
;
909 union cvmx_sli_last_win_rdata1
{
911 struct cvmx_sli_last_win_rdata1_s
{
914 struct cvmx_sli_last_win_rdata1_s cn61xx
;
915 struct cvmx_sli_last_win_rdata1_s cn63xx
;
916 struct cvmx_sli_last_win_rdata1_s cn63xxp1
;
917 struct cvmx_sli_last_win_rdata1_s cn66xx
;
918 struct cvmx_sli_last_win_rdata1_s cn68xx
;
919 struct cvmx_sli_last_win_rdata1_s cn68xxp1
;
922 union cvmx_sli_last_win_rdata2
{
924 struct cvmx_sli_last_win_rdata2_s
{
927 struct cvmx_sli_last_win_rdata2_s cn61xx
;
928 struct cvmx_sli_last_win_rdata2_s cn66xx
;
931 union cvmx_sli_last_win_rdata3
{
933 struct cvmx_sli_last_win_rdata3_s
{
936 struct cvmx_sli_last_win_rdata3_s cn61xx
;
937 struct cvmx_sli_last_win_rdata3_s cn66xx
;
940 union cvmx_sli_mac_credit_cnt
{
942 struct cvmx_sli_mac_credit_cnt_s
{
943 uint64_t reserved_54_63
:10;
957 struct cvmx_sli_mac_credit_cnt_s cn61xx
;
958 struct cvmx_sli_mac_credit_cnt_s cn63xx
;
959 struct cvmx_sli_mac_credit_cnt_cn63xxp1
{
960 uint64_t reserved_48_63
:16;
968 struct cvmx_sli_mac_credit_cnt_s cn66xx
;
969 struct cvmx_sli_mac_credit_cnt_s cn68xx
;
970 struct cvmx_sli_mac_credit_cnt_s cn68xxp1
;
973 union cvmx_sli_mac_credit_cnt2
{
975 struct cvmx_sli_mac_credit_cnt2_s
{
976 uint64_t reserved_54_63
:10;
990 struct cvmx_sli_mac_credit_cnt2_s cn61xx
;
991 struct cvmx_sli_mac_credit_cnt2_s cn66xx
;
994 union cvmx_sli_mac_number
{
996 struct cvmx_sli_mac_number_s
{
997 uint64_t reserved_9_63
:55;
1001 struct cvmx_sli_mac_number_s cn61xx
;
1002 struct cvmx_sli_mac_number_cn63xx
{
1003 uint64_t reserved_8_63
:56;
1006 struct cvmx_sli_mac_number_s cn66xx
;
1007 struct cvmx_sli_mac_number_cn63xx cn68xx
;
1008 struct cvmx_sli_mac_number_cn63xx cn68xxp1
;
1011 union cvmx_sli_mem_access_ctl
{
1013 struct cvmx_sli_mem_access_ctl_s
{
1014 uint64_t reserved_14_63
:50;
1015 uint64_t max_word
:4;
1018 struct cvmx_sli_mem_access_ctl_s cn61xx
;
1019 struct cvmx_sli_mem_access_ctl_s cn63xx
;
1020 struct cvmx_sli_mem_access_ctl_s cn63xxp1
;
1021 struct cvmx_sli_mem_access_ctl_s cn66xx
;
1022 struct cvmx_sli_mem_access_ctl_s cn68xx
;
1023 struct cvmx_sli_mem_access_ctl_s cn68xxp1
;
1026 union cvmx_sli_mem_access_subidx
{
1028 struct cvmx_sli_mem_access_subidx_s
{
1029 uint64_t reserved_43_63
:21;
1037 uint64_t reserved_0_29
:30;
1039 struct cvmx_sli_mem_access_subidx_cn61xx
{
1040 uint64_t reserved_43_63
:21;
1050 struct cvmx_sli_mem_access_subidx_cn61xx cn63xx
;
1051 struct cvmx_sli_mem_access_subidx_cn61xx cn63xxp1
;
1052 struct cvmx_sli_mem_access_subidx_cn61xx cn66xx
;
1053 struct cvmx_sli_mem_access_subidx_cn68xx
{
1054 uint64_t reserved_43_63
:21;
1063 uint64_t reserved_0_1
:2;
1065 struct cvmx_sli_mem_access_subidx_cn68xx cn68xxp1
;
1068 union cvmx_sli_msi_enb0
{
1070 struct cvmx_sli_msi_enb0_s
{
1073 struct cvmx_sli_msi_enb0_s cn61xx
;
1074 struct cvmx_sli_msi_enb0_s cn63xx
;
1075 struct cvmx_sli_msi_enb0_s cn63xxp1
;
1076 struct cvmx_sli_msi_enb0_s cn66xx
;
1077 struct cvmx_sli_msi_enb0_s cn68xx
;
1078 struct cvmx_sli_msi_enb0_s cn68xxp1
;
1081 union cvmx_sli_msi_enb1
{
1083 struct cvmx_sli_msi_enb1_s
{
1086 struct cvmx_sli_msi_enb1_s cn61xx
;
1087 struct cvmx_sli_msi_enb1_s cn63xx
;
1088 struct cvmx_sli_msi_enb1_s cn63xxp1
;
1089 struct cvmx_sli_msi_enb1_s cn66xx
;
1090 struct cvmx_sli_msi_enb1_s cn68xx
;
1091 struct cvmx_sli_msi_enb1_s cn68xxp1
;
1094 union cvmx_sli_msi_enb2
{
1096 struct cvmx_sli_msi_enb2_s
{
1099 struct cvmx_sli_msi_enb2_s cn61xx
;
1100 struct cvmx_sli_msi_enb2_s cn63xx
;
1101 struct cvmx_sli_msi_enb2_s cn63xxp1
;
1102 struct cvmx_sli_msi_enb2_s cn66xx
;
1103 struct cvmx_sli_msi_enb2_s cn68xx
;
1104 struct cvmx_sli_msi_enb2_s cn68xxp1
;
1107 union cvmx_sli_msi_enb3
{
1109 struct cvmx_sli_msi_enb3_s
{
1112 struct cvmx_sli_msi_enb3_s cn61xx
;
1113 struct cvmx_sli_msi_enb3_s cn63xx
;
1114 struct cvmx_sli_msi_enb3_s cn63xxp1
;
1115 struct cvmx_sli_msi_enb3_s cn66xx
;
1116 struct cvmx_sli_msi_enb3_s cn68xx
;
1117 struct cvmx_sli_msi_enb3_s cn68xxp1
;
1120 union cvmx_sli_msi_rcv0
{
1122 struct cvmx_sli_msi_rcv0_s
{
1125 struct cvmx_sli_msi_rcv0_s cn61xx
;
1126 struct cvmx_sli_msi_rcv0_s cn63xx
;
1127 struct cvmx_sli_msi_rcv0_s cn63xxp1
;
1128 struct cvmx_sli_msi_rcv0_s cn66xx
;
1129 struct cvmx_sli_msi_rcv0_s cn68xx
;
1130 struct cvmx_sli_msi_rcv0_s cn68xxp1
;
1133 union cvmx_sli_msi_rcv1
{
1135 struct cvmx_sli_msi_rcv1_s
{
1138 struct cvmx_sli_msi_rcv1_s cn61xx
;
1139 struct cvmx_sli_msi_rcv1_s cn63xx
;
1140 struct cvmx_sli_msi_rcv1_s cn63xxp1
;
1141 struct cvmx_sli_msi_rcv1_s cn66xx
;
1142 struct cvmx_sli_msi_rcv1_s cn68xx
;
1143 struct cvmx_sli_msi_rcv1_s cn68xxp1
;
1146 union cvmx_sli_msi_rcv2
{
1148 struct cvmx_sli_msi_rcv2_s
{
1151 struct cvmx_sli_msi_rcv2_s cn61xx
;
1152 struct cvmx_sli_msi_rcv2_s cn63xx
;
1153 struct cvmx_sli_msi_rcv2_s cn63xxp1
;
1154 struct cvmx_sli_msi_rcv2_s cn66xx
;
1155 struct cvmx_sli_msi_rcv2_s cn68xx
;
1156 struct cvmx_sli_msi_rcv2_s cn68xxp1
;
1159 union cvmx_sli_msi_rcv3
{
1161 struct cvmx_sli_msi_rcv3_s
{
1164 struct cvmx_sli_msi_rcv3_s cn61xx
;
1165 struct cvmx_sli_msi_rcv3_s cn63xx
;
1166 struct cvmx_sli_msi_rcv3_s cn63xxp1
;
1167 struct cvmx_sli_msi_rcv3_s cn66xx
;
1168 struct cvmx_sli_msi_rcv3_s cn68xx
;
1169 struct cvmx_sli_msi_rcv3_s cn68xxp1
;
1172 union cvmx_sli_msi_rd_map
{
1174 struct cvmx_sli_msi_rd_map_s
{
1175 uint64_t reserved_16_63
:48;
1179 struct cvmx_sli_msi_rd_map_s cn61xx
;
1180 struct cvmx_sli_msi_rd_map_s cn63xx
;
1181 struct cvmx_sli_msi_rd_map_s cn63xxp1
;
1182 struct cvmx_sli_msi_rd_map_s cn66xx
;
1183 struct cvmx_sli_msi_rd_map_s cn68xx
;
1184 struct cvmx_sli_msi_rd_map_s cn68xxp1
;
1187 union cvmx_sli_msi_w1c_enb0
{
1189 struct cvmx_sli_msi_w1c_enb0_s
{
1192 struct cvmx_sli_msi_w1c_enb0_s cn61xx
;
1193 struct cvmx_sli_msi_w1c_enb0_s cn63xx
;
1194 struct cvmx_sli_msi_w1c_enb0_s cn63xxp1
;
1195 struct cvmx_sli_msi_w1c_enb0_s cn66xx
;
1196 struct cvmx_sli_msi_w1c_enb0_s cn68xx
;
1197 struct cvmx_sli_msi_w1c_enb0_s cn68xxp1
;
1200 union cvmx_sli_msi_w1c_enb1
{
1202 struct cvmx_sli_msi_w1c_enb1_s
{
1205 struct cvmx_sli_msi_w1c_enb1_s cn61xx
;
1206 struct cvmx_sli_msi_w1c_enb1_s cn63xx
;
1207 struct cvmx_sli_msi_w1c_enb1_s cn63xxp1
;
1208 struct cvmx_sli_msi_w1c_enb1_s cn66xx
;
1209 struct cvmx_sli_msi_w1c_enb1_s cn68xx
;
1210 struct cvmx_sli_msi_w1c_enb1_s cn68xxp1
;
1213 union cvmx_sli_msi_w1c_enb2
{
1215 struct cvmx_sli_msi_w1c_enb2_s
{
1218 struct cvmx_sli_msi_w1c_enb2_s cn61xx
;
1219 struct cvmx_sli_msi_w1c_enb2_s cn63xx
;
1220 struct cvmx_sli_msi_w1c_enb2_s cn63xxp1
;
1221 struct cvmx_sli_msi_w1c_enb2_s cn66xx
;
1222 struct cvmx_sli_msi_w1c_enb2_s cn68xx
;
1223 struct cvmx_sli_msi_w1c_enb2_s cn68xxp1
;
1226 union cvmx_sli_msi_w1c_enb3
{
1228 struct cvmx_sli_msi_w1c_enb3_s
{
1231 struct cvmx_sli_msi_w1c_enb3_s cn61xx
;
1232 struct cvmx_sli_msi_w1c_enb3_s cn63xx
;
1233 struct cvmx_sli_msi_w1c_enb3_s cn63xxp1
;
1234 struct cvmx_sli_msi_w1c_enb3_s cn66xx
;
1235 struct cvmx_sli_msi_w1c_enb3_s cn68xx
;
1236 struct cvmx_sli_msi_w1c_enb3_s cn68xxp1
;
1239 union cvmx_sli_msi_w1s_enb0
{
1241 struct cvmx_sli_msi_w1s_enb0_s
{
1244 struct cvmx_sli_msi_w1s_enb0_s cn61xx
;
1245 struct cvmx_sli_msi_w1s_enb0_s cn63xx
;
1246 struct cvmx_sli_msi_w1s_enb0_s cn63xxp1
;
1247 struct cvmx_sli_msi_w1s_enb0_s cn66xx
;
1248 struct cvmx_sli_msi_w1s_enb0_s cn68xx
;
1249 struct cvmx_sli_msi_w1s_enb0_s cn68xxp1
;
1252 union cvmx_sli_msi_w1s_enb1
{
1254 struct cvmx_sli_msi_w1s_enb1_s
{
1257 struct cvmx_sli_msi_w1s_enb1_s cn61xx
;
1258 struct cvmx_sli_msi_w1s_enb1_s cn63xx
;
1259 struct cvmx_sli_msi_w1s_enb1_s cn63xxp1
;
1260 struct cvmx_sli_msi_w1s_enb1_s cn66xx
;
1261 struct cvmx_sli_msi_w1s_enb1_s cn68xx
;
1262 struct cvmx_sli_msi_w1s_enb1_s cn68xxp1
;
1265 union cvmx_sli_msi_w1s_enb2
{
1267 struct cvmx_sli_msi_w1s_enb2_s
{
1270 struct cvmx_sli_msi_w1s_enb2_s cn61xx
;
1271 struct cvmx_sli_msi_w1s_enb2_s cn63xx
;
1272 struct cvmx_sli_msi_w1s_enb2_s cn63xxp1
;
1273 struct cvmx_sli_msi_w1s_enb2_s cn66xx
;
1274 struct cvmx_sli_msi_w1s_enb2_s cn68xx
;
1275 struct cvmx_sli_msi_w1s_enb2_s cn68xxp1
;
1278 union cvmx_sli_msi_w1s_enb3
{
1280 struct cvmx_sli_msi_w1s_enb3_s
{
1283 struct cvmx_sli_msi_w1s_enb3_s cn61xx
;
1284 struct cvmx_sli_msi_w1s_enb3_s cn63xx
;
1285 struct cvmx_sli_msi_w1s_enb3_s cn63xxp1
;
1286 struct cvmx_sli_msi_w1s_enb3_s cn66xx
;
1287 struct cvmx_sli_msi_w1s_enb3_s cn68xx
;
1288 struct cvmx_sli_msi_w1s_enb3_s cn68xxp1
;
1291 union cvmx_sli_msi_wr_map
{
1293 struct cvmx_sli_msi_wr_map_s
{
1294 uint64_t reserved_16_63
:48;
1298 struct cvmx_sli_msi_wr_map_s cn61xx
;
1299 struct cvmx_sli_msi_wr_map_s cn63xx
;
1300 struct cvmx_sli_msi_wr_map_s cn63xxp1
;
1301 struct cvmx_sli_msi_wr_map_s cn66xx
;
1302 struct cvmx_sli_msi_wr_map_s cn68xx
;
1303 struct cvmx_sli_msi_wr_map_s cn68xxp1
;
1306 union cvmx_sli_pcie_msi_rcv
{
1308 struct cvmx_sli_pcie_msi_rcv_s
{
1309 uint64_t reserved_8_63
:56;
1312 struct cvmx_sli_pcie_msi_rcv_s cn61xx
;
1313 struct cvmx_sli_pcie_msi_rcv_s cn63xx
;
1314 struct cvmx_sli_pcie_msi_rcv_s cn63xxp1
;
1315 struct cvmx_sli_pcie_msi_rcv_s cn66xx
;
1316 struct cvmx_sli_pcie_msi_rcv_s cn68xx
;
1317 struct cvmx_sli_pcie_msi_rcv_s cn68xxp1
;
1320 union cvmx_sli_pcie_msi_rcv_b1
{
1322 struct cvmx_sli_pcie_msi_rcv_b1_s
{
1323 uint64_t reserved_16_63
:48;
1325 uint64_t reserved_0_7
:8;
1327 struct cvmx_sli_pcie_msi_rcv_b1_s cn61xx
;
1328 struct cvmx_sli_pcie_msi_rcv_b1_s cn63xx
;
1329 struct cvmx_sli_pcie_msi_rcv_b1_s cn63xxp1
;
1330 struct cvmx_sli_pcie_msi_rcv_b1_s cn66xx
;
1331 struct cvmx_sli_pcie_msi_rcv_b1_s cn68xx
;
1332 struct cvmx_sli_pcie_msi_rcv_b1_s cn68xxp1
;
1335 union cvmx_sli_pcie_msi_rcv_b2
{
1337 struct cvmx_sli_pcie_msi_rcv_b2_s
{
1338 uint64_t reserved_24_63
:40;
1340 uint64_t reserved_0_15
:16;
1342 struct cvmx_sli_pcie_msi_rcv_b2_s cn61xx
;
1343 struct cvmx_sli_pcie_msi_rcv_b2_s cn63xx
;
1344 struct cvmx_sli_pcie_msi_rcv_b2_s cn63xxp1
;
1345 struct cvmx_sli_pcie_msi_rcv_b2_s cn66xx
;
1346 struct cvmx_sli_pcie_msi_rcv_b2_s cn68xx
;
1347 struct cvmx_sli_pcie_msi_rcv_b2_s cn68xxp1
;
1350 union cvmx_sli_pcie_msi_rcv_b3
{
1352 struct cvmx_sli_pcie_msi_rcv_b3_s
{
1353 uint64_t reserved_32_63
:32;
1355 uint64_t reserved_0_23
:24;
1357 struct cvmx_sli_pcie_msi_rcv_b3_s cn61xx
;
1358 struct cvmx_sli_pcie_msi_rcv_b3_s cn63xx
;
1359 struct cvmx_sli_pcie_msi_rcv_b3_s cn63xxp1
;
1360 struct cvmx_sli_pcie_msi_rcv_b3_s cn66xx
;
1361 struct cvmx_sli_pcie_msi_rcv_b3_s cn68xx
;
1362 struct cvmx_sli_pcie_msi_rcv_b3_s cn68xxp1
;
1365 union cvmx_sli_pktx_cnts
{
1367 struct cvmx_sli_pktx_cnts_s
{
1368 uint64_t reserved_54_63
:10;
1372 struct cvmx_sli_pktx_cnts_s cn61xx
;
1373 struct cvmx_sli_pktx_cnts_s cn63xx
;
1374 struct cvmx_sli_pktx_cnts_s cn63xxp1
;
1375 struct cvmx_sli_pktx_cnts_s cn66xx
;
1376 struct cvmx_sli_pktx_cnts_s cn68xx
;
1377 struct cvmx_sli_pktx_cnts_s cn68xxp1
;
1380 union cvmx_sli_pktx_in_bp
{
1382 struct cvmx_sli_pktx_in_bp_s
{
1386 struct cvmx_sli_pktx_in_bp_s cn61xx
;
1387 struct cvmx_sli_pktx_in_bp_s cn63xx
;
1388 struct cvmx_sli_pktx_in_bp_s cn63xxp1
;
1389 struct cvmx_sli_pktx_in_bp_s cn66xx
;
1392 union cvmx_sli_pktx_instr_baddr
{
1394 struct cvmx_sli_pktx_instr_baddr_s
{
1396 uint64_t reserved_0_2
:3;
1398 struct cvmx_sli_pktx_instr_baddr_s cn61xx
;
1399 struct cvmx_sli_pktx_instr_baddr_s cn63xx
;
1400 struct cvmx_sli_pktx_instr_baddr_s cn63xxp1
;
1401 struct cvmx_sli_pktx_instr_baddr_s cn66xx
;
1402 struct cvmx_sli_pktx_instr_baddr_s cn68xx
;
1403 struct cvmx_sli_pktx_instr_baddr_s cn68xxp1
;
1406 union cvmx_sli_pktx_instr_baoff_dbell
{
1408 struct cvmx_sli_pktx_instr_baoff_dbell_s
{
1412 struct cvmx_sli_pktx_instr_baoff_dbell_s cn61xx
;
1413 struct cvmx_sli_pktx_instr_baoff_dbell_s cn63xx
;
1414 struct cvmx_sli_pktx_instr_baoff_dbell_s cn63xxp1
;
1415 struct cvmx_sli_pktx_instr_baoff_dbell_s cn66xx
;
1416 struct cvmx_sli_pktx_instr_baoff_dbell_s cn68xx
;
1417 struct cvmx_sli_pktx_instr_baoff_dbell_s cn68xxp1
;
1420 union cvmx_sli_pktx_instr_fifo_rsize
{
1422 struct cvmx_sli_pktx_instr_fifo_rsize_s
{
1429 struct cvmx_sli_pktx_instr_fifo_rsize_s cn61xx
;
1430 struct cvmx_sli_pktx_instr_fifo_rsize_s cn63xx
;
1431 struct cvmx_sli_pktx_instr_fifo_rsize_s cn63xxp1
;
1432 struct cvmx_sli_pktx_instr_fifo_rsize_s cn66xx
;
1433 struct cvmx_sli_pktx_instr_fifo_rsize_s cn68xx
;
1434 struct cvmx_sli_pktx_instr_fifo_rsize_s cn68xxp1
;
1437 union cvmx_sli_pktx_instr_header
{
1439 struct cvmx_sli_pktx_instr_header_s
{
1440 uint64_t reserved_44_63
:20;
1442 uint64_t reserved_38_42
:5;
1443 uint64_t rparmode
:2;
1444 uint64_t reserved_35_35
:1;
1445 uint64_t rskp_len
:7;
1446 uint64_t rngrpext
:2;
1451 uint64_t use_ihdr
:1;
1452 uint64_t reserved_16_20
:5;
1453 uint64_t par_mode
:2;
1454 uint64_t reserved_13_13
:1;
1462 struct cvmx_sli_pktx_instr_header_cn61xx
{
1463 uint64_t reserved_44_63
:20;
1465 uint64_t reserved_38_42
:5;
1466 uint64_t rparmode
:2;
1467 uint64_t reserved_35_35
:1;
1468 uint64_t rskp_len
:7;
1469 uint64_t reserved_26_27
:2;
1474 uint64_t use_ihdr
:1;
1475 uint64_t reserved_16_20
:5;
1476 uint64_t par_mode
:2;
1477 uint64_t reserved_13_13
:1;
1479 uint64_t reserved_4_5
:2;
1485 struct cvmx_sli_pktx_instr_header_cn61xx cn63xx
;
1486 struct cvmx_sli_pktx_instr_header_cn61xx cn63xxp1
;
1487 struct cvmx_sli_pktx_instr_header_cn61xx cn66xx
;
1488 struct cvmx_sli_pktx_instr_header_s cn68xx
;
1489 struct cvmx_sli_pktx_instr_header_cn61xx cn68xxp1
;
1492 union cvmx_sli_pktx_out_size
{
1494 struct cvmx_sli_pktx_out_size_s
{
1495 uint64_t reserved_23_63
:41;
1499 struct cvmx_sli_pktx_out_size_s cn61xx
;
1500 struct cvmx_sli_pktx_out_size_s cn63xx
;
1501 struct cvmx_sli_pktx_out_size_s cn63xxp1
;
1502 struct cvmx_sli_pktx_out_size_s cn66xx
;
1503 struct cvmx_sli_pktx_out_size_s cn68xx
;
1504 struct cvmx_sli_pktx_out_size_s cn68xxp1
;
1507 union cvmx_sli_pktx_slist_baddr
{
1509 struct cvmx_sli_pktx_slist_baddr_s
{
1511 uint64_t reserved_0_3
:4;
1513 struct cvmx_sli_pktx_slist_baddr_s cn61xx
;
1514 struct cvmx_sli_pktx_slist_baddr_s cn63xx
;
1515 struct cvmx_sli_pktx_slist_baddr_s cn63xxp1
;
1516 struct cvmx_sli_pktx_slist_baddr_s cn66xx
;
1517 struct cvmx_sli_pktx_slist_baddr_s cn68xx
;
1518 struct cvmx_sli_pktx_slist_baddr_s cn68xxp1
;
1521 union cvmx_sli_pktx_slist_baoff_dbell
{
1523 struct cvmx_sli_pktx_slist_baoff_dbell_s
{
1527 struct cvmx_sli_pktx_slist_baoff_dbell_s cn61xx
;
1528 struct cvmx_sli_pktx_slist_baoff_dbell_s cn63xx
;
1529 struct cvmx_sli_pktx_slist_baoff_dbell_s cn63xxp1
;
1530 struct cvmx_sli_pktx_slist_baoff_dbell_s cn66xx
;
1531 struct cvmx_sli_pktx_slist_baoff_dbell_s cn68xx
;
1532 struct cvmx_sli_pktx_slist_baoff_dbell_s cn68xxp1
;
1535 union cvmx_sli_pktx_slist_fifo_rsize
{
1537 struct cvmx_sli_pktx_slist_fifo_rsize_s
{
1538 uint64_t reserved_32_63
:32;
1541 struct cvmx_sli_pktx_slist_fifo_rsize_s cn61xx
;
1542 struct cvmx_sli_pktx_slist_fifo_rsize_s cn63xx
;
1543 struct cvmx_sli_pktx_slist_fifo_rsize_s cn63xxp1
;
1544 struct cvmx_sli_pktx_slist_fifo_rsize_s cn66xx
;
1545 struct cvmx_sli_pktx_slist_fifo_rsize_s cn68xx
;
1546 struct cvmx_sli_pktx_slist_fifo_rsize_s cn68xxp1
;
1549 union cvmx_sli_pkt_cnt_int
{
1551 struct cvmx_sli_pkt_cnt_int_s
{
1552 uint64_t reserved_32_63
:32;
1555 struct cvmx_sli_pkt_cnt_int_s cn61xx
;
1556 struct cvmx_sli_pkt_cnt_int_s cn63xx
;
1557 struct cvmx_sli_pkt_cnt_int_s cn63xxp1
;
1558 struct cvmx_sli_pkt_cnt_int_s cn66xx
;
1559 struct cvmx_sli_pkt_cnt_int_s cn68xx
;
1560 struct cvmx_sli_pkt_cnt_int_s cn68xxp1
;
1563 union cvmx_sli_pkt_cnt_int_enb
{
1565 struct cvmx_sli_pkt_cnt_int_enb_s
{
1566 uint64_t reserved_32_63
:32;
1569 struct cvmx_sli_pkt_cnt_int_enb_s cn61xx
;
1570 struct cvmx_sli_pkt_cnt_int_enb_s cn63xx
;
1571 struct cvmx_sli_pkt_cnt_int_enb_s cn63xxp1
;
1572 struct cvmx_sli_pkt_cnt_int_enb_s cn66xx
;
1573 struct cvmx_sli_pkt_cnt_int_enb_s cn68xx
;
1574 struct cvmx_sli_pkt_cnt_int_enb_s cn68xxp1
;
1577 union cvmx_sli_pkt_ctl
{
1579 struct cvmx_sli_pkt_ctl_s
{
1580 uint64_t reserved_5_63
:59;
1584 struct cvmx_sli_pkt_ctl_s cn61xx
;
1585 struct cvmx_sli_pkt_ctl_s cn63xx
;
1586 struct cvmx_sli_pkt_ctl_s cn63xxp1
;
1587 struct cvmx_sli_pkt_ctl_s cn66xx
;
1588 struct cvmx_sli_pkt_ctl_s cn68xx
;
1589 struct cvmx_sli_pkt_ctl_s cn68xxp1
;
1592 union cvmx_sli_pkt_data_out_es
{
1594 struct cvmx_sli_pkt_data_out_es_s
{
1597 struct cvmx_sli_pkt_data_out_es_s cn61xx
;
1598 struct cvmx_sli_pkt_data_out_es_s cn63xx
;
1599 struct cvmx_sli_pkt_data_out_es_s cn63xxp1
;
1600 struct cvmx_sli_pkt_data_out_es_s cn66xx
;
1601 struct cvmx_sli_pkt_data_out_es_s cn68xx
;
1602 struct cvmx_sli_pkt_data_out_es_s cn68xxp1
;
1605 union cvmx_sli_pkt_data_out_ns
{
1607 struct cvmx_sli_pkt_data_out_ns_s
{
1608 uint64_t reserved_32_63
:32;
1611 struct cvmx_sli_pkt_data_out_ns_s cn61xx
;
1612 struct cvmx_sli_pkt_data_out_ns_s cn63xx
;
1613 struct cvmx_sli_pkt_data_out_ns_s cn63xxp1
;
1614 struct cvmx_sli_pkt_data_out_ns_s cn66xx
;
1615 struct cvmx_sli_pkt_data_out_ns_s cn68xx
;
1616 struct cvmx_sli_pkt_data_out_ns_s cn68xxp1
;
1619 union cvmx_sli_pkt_data_out_ror
{
1621 struct cvmx_sli_pkt_data_out_ror_s
{
1622 uint64_t reserved_32_63
:32;
1625 struct cvmx_sli_pkt_data_out_ror_s cn61xx
;
1626 struct cvmx_sli_pkt_data_out_ror_s cn63xx
;
1627 struct cvmx_sli_pkt_data_out_ror_s cn63xxp1
;
1628 struct cvmx_sli_pkt_data_out_ror_s cn66xx
;
1629 struct cvmx_sli_pkt_data_out_ror_s cn68xx
;
1630 struct cvmx_sli_pkt_data_out_ror_s cn68xxp1
;
1633 union cvmx_sli_pkt_dpaddr
{
1635 struct cvmx_sli_pkt_dpaddr_s
{
1636 uint64_t reserved_32_63
:32;
1639 struct cvmx_sli_pkt_dpaddr_s cn61xx
;
1640 struct cvmx_sli_pkt_dpaddr_s cn63xx
;
1641 struct cvmx_sli_pkt_dpaddr_s cn63xxp1
;
1642 struct cvmx_sli_pkt_dpaddr_s cn66xx
;
1643 struct cvmx_sli_pkt_dpaddr_s cn68xx
;
1644 struct cvmx_sli_pkt_dpaddr_s cn68xxp1
;
1647 union cvmx_sli_pkt_in_bp
{
1649 struct cvmx_sli_pkt_in_bp_s
{
1650 uint64_t reserved_32_63
:32;
1653 struct cvmx_sli_pkt_in_bp_s cn61xx
;
1654 struct cvmx_sli_pkt_in_bp_s cn63xx
;
1655 struct cvmx_sli_pkt_in_bp_s cn63xxp1
;
1656 struct cvmx_sli_pkt_in_bp_s cn66xx
;
1659 union cvmx_sli_pkt_in_donex_cnts
{
1661 struct cvmx_sli_pkt_in_donex_cnts_s
{
1662 uint64_t reserved_32_63
:32;
1665 struct cvmx_sli_pkt_in_donex_cnts_s cn61xx
;
1666 struct cvmx_sli_pkt_in_donex_cnts_s cn63xx
;
1667 struct cvmx_sli_pkt_in_donex_cnts_s cn63xxp1
;
1668 struct cvmx_sli_pkt_in_donex_cnts_s cn66xx
;
1669 struct cvmx_sli_pkt_in_donex_cnts_s cn68xx
;
1670 struct cvmx_sli_pkt_in_donex_cnts_s cn68xxp1
;
1673 union cvmx_sli_pkt_in_instr_counts
{
1675 struct cvmx_sli_pkt_in_instr_counts_s
{
1679 struct cvmx_sli_pkt_in_instr_counts_s cn61xx
;
1680 struct cvmx_sli_pkt_in_instr_counts_s cn63xx
;
1681 struct cvmx_sli_pkt_in_instr_counts_s cn63xxp1
;
1682 struct cvmx_sli_pkt_in_instr_counts_s cn66xx
;
1683 struct cvmx_sli_pkt_in_instr_counts_s cn68xx
;
1684 struct cvmx_sli_pkt_in_instr_counts_s cn68xxp1
;
1687 union cvmx_sli_pkt_in_pcie_port
{
1689 struct cvmx_sli_pkt_in_pcie_port_s
{
1692 struct cvmx_sli_pkt_in_pcie_port_s cn61xx
;
1693 struct cvmx_sli_pkt_in_pcie_port_s cn63xx
;
1694 struct cvmx_sli_pkt_in_pcie_port_s cn63xxp1
;
1695 struct cvmx_sli_pkt_in_pcie_port_s cn66xx
;
1696 struct cvmx_sli_pkt_in_pcie_port_s cn68xx
;
1697 struct cvmx_sli_pkt_in_pcie_port_s cn68xxp1
;
1700 union cvmx_sli_pkt_input_control
{
1702 struct cvmx_sli_pkt_input_control_s
{
1703 uint64_t prd_erst
:1;
1705 uint64_t gii_erst
:1;
1707 uint64_t reserved_41_47
:7;
1708 uint64_t prc_idle
:1;
1709 uint64_t reserved_24_39
:16;
1712 uint64_t pbp_dhi
:13;
1721 struct cvmx_sli_pkt_input_control_s cn61xx
;
1722 struct cvmx_sli_pkt_input_control_cn63xx
{
1723 uint64_t reserved_23_63
:41;
1725 uint64_t pbp_dhi
:13;
1734 struct cvmx_sli_pkt_input_control_cn63xx cn63xxp1
;
1735 struct cvmx_sli_pkt_input_control_s cn66xx
;
1736 struct cvmx_sli_pkt_input_control_s cn68xx
;
1737 struct cvmx_sli_pkt_input_control_s cn68xxp1
;
1740 union cvmx_sli_pkt_instr_enb
{
1742 struct cvmx_sli_pkt_instr_enb_s
{
1743 uint64_t reserved_32_63
:32;
1746 struct cvmx_sli_pkt_instr_enb_s cn61xx
;
1747 struct cvmx_sli_pkt_instr_enb_s cn63xx
;
1748 struct cvmx_sli_pkt_instr_enb_s cn63xxp1
;
1749 struct cvmx_sli_pkt_instr_enb_s cn66xx
;
1750 struct cvmx_sli_pkt_instr_enb_s cn68xx
;
1751 struct cvmx_sli_pkt_instr_enb_s cn68xxp1
;
1754 union cvmx_sli_pkt_instr_rd_size
{
1756 struct cvmx_sli_pkt_instr_rd_size_s
{
1759 struct cvmx_sli_pkt_instr_rd_size_s cn61xx
;
1760 struct cvmx_sli_pkt_instr_rd_size_s cn63xx
;
1761 struct cvmx_sli_pkt_instr_rd_size_s cn63xxp1
;
1762 struct cvmx_sli_pkt_instr_rd_size_s cn66xx
;
1763 struct cvmx_sli_pkt_instr_rd_size_s cn68xx
;
1764 struct cvmx_sli_pkt_instr_rd_size_s cn68xxp1
;
1767 union cvmx_sli_pkt_instr_size
{
1769 struct cvmx_sli_pkt_instr_size_s
{
1770 uint64_t reserved_32_63
:32;
1773 struct cvmx_sli_pkt_instr_size_s cn61xx
;
1774 struct cvmx_sli_pkt_instr_size_s cn63xx
;
1775 struct cvmx_sli_pkt_instr_size_s cn63xxp1
;
1776 struct cvmx_sli_pkt_instr_size_s cn66xx
;
1777 struct cvmx_sli_pkt_instr_size_s cn68xx
;
1778 struct cvmx_sli_pkt_instr_size_s cn68xxp1
;
1781 union cvmx_sli_pkt_int_levels
{
1783 struct cvmx_sli_pkt_int_levels_s
{
1784 uint64_t reserved_54_63
:10;
1788 struct cvmx_sli_pkt_int_levels_s cn61xx
;
1789 struct cvmx_sli_pkt_int_levels_s cn63xx
;
1790 struct cvmx_sli_pkt_int_levels_s cn63xxp1
;
1791 struct cvmx_sli_pkt_int_levels_s cn66xx
;
1792 struct cvmx_sli_pkt_int_levels_s cn68xx
;
1793 struct cvmx_sli_pkt_int_levels_s cn68xxp1
;
1796 union cvmx_sli_pkt_iptr
{
1798 struct cvmx_sli_pkt_iptr_s
{
1799 uint64_t reserved_32_63
:32;
1802 struct cvmx_sli_pkt_iptr_s cn61xx
;
1803 struct cvmx_sli_pkt_iptr_s cn63xx
;
1804 struct cvmx_sli_pkt_iptr_s cn63xxp1
;
1805 struct cvmx_sli_pkt_iptr_s cn66xx
;
1806 struct cvmx_sli_pkt_iptr_s cn68xx
;
1807 struct cvmx_sli_pkt_iptr_s cn68xxp1
;
1810 union cvmx_sli_pkt_out_bmode
{
1812 struct cvmx_sli_pkt_out_bmode_s
{
1813 uint64_t reserved_32_63
:32;
1816 struct cvmx_sli_pkt_out_bmode_s cn61xx
;
1817 struct cvmx_sli_pkt_out_bmode_s cn63xx
;
1818 struct cvmx_sli_pkt_out_bmode_s cn63xxp1
;
1819 struct cvmx_sli_pkt_out_bmode_s cn66xx
;
1820 struct cvmx_sli_pkt_out_bmode_s cn68xx
;
1821 struct cvmx_sli_pkt_out_bmode_s cn68xxp1
;
1824 union cvmx_sli_pkt_out_bp_en
{
1826 struct cvmx_sli_pkt_out_bp_en_s
{
1827 uint64_t reserved_32_63
:32;
1830 struct cvmx_sli_pkt_out_bp_en_s cn68xx
;
1831 struct cvmx_sli_pkt_out_bp_en_s cn68xxp1
;
1834 union cvmx_sli_pkt_out_enb
{
1836 struct cvmx_sli_pkt_out_enb_s
{
1837 uint64_t reserved_32_63
:32;
1840 struct cvmx_sli_pkt_out_enb_s cn61xx
;
1841 struct cvmx_sli_pkt_out_enb_s cn63xx
;
1842 struct cvmx_sli_pkt_out_enb_s cn63xxp1
;
1843 struct cvmx_sli_pkt_out_enb_s cn66xx
;
1844 struct cvmx_sli_pkt_out_enb_s cn68xx
;
1845 struct cvmx_sli_pkt_out_enb_s cn68xxp1
;
1848 union cvmx_sli_pkt_output_wmark
{
1850 struct cvmx_sli_pkt_output_wmark_s
{
1851 uint64_t reserved_32_63
:32;
1854 struct cvmx_sli_pkt_output_wmark_s cn61xx
;
1855 struct cvmx_sli_pkt_output_wmark_s cn63xx
;
1856 struct cvmx_sli_pkt_output_wmark_s cn63xxp1
;
1857 struct cvmx_sli_pkt_output_wmark_s cn66xx
;
1858 struct cvmx_sli_pkt_output_wmark_s cn68xx
;
1859 struct cvmx_sli_pkt_output_wmark_s cn68xxp1
;
1862 union cvmx_sli_pkt_pcie_port
{
1864 struct cvmx_sli_pkt_pcie_port_s
{
1867 struct cvmx_sli_pkt_pcie_port_s cn61xx
;
1868 struct cvmx_sli_pkt_pcie_port_s cn63xx
;
1869 struct cvmx_sli_pkt_pcie_port_s cn63xxp1
;
1870 struct cvmx_sli_pkt_pcie_port_s cn66xx
;
1871 struct cvmx_sli_pkt_pcie_port_s cn68xx
;
1872 struct cvmx_sli_pkt_pcie_port_s cn68xxp1
;
1875 union cvmx_sli_pkt_port_in_rst
{
1877 struct cvmx_sli_pkt_port_in_rst_s
{
1879 uint64_t out_rst
:32;
1881 struct cvmx_sli_pkt_port_in_rst_s cn61xx
;
1882 struct cvmx_sli_pkt_port_in_rst_s cn63xx
;
1883 struct cvmx_sli_pkt_port_in_rst_s cn63xxp1
;
1884 struct cvmx_sli_pkt_port_in_rst_s cn66xx
;
1885 struct cvmx_sli_pkt_port_in_rst_s cn68xx
;
1886 struct cvmx_sli_pkt_port_in_rst_s cn68xxp1
;
1889 union cvmx_sli_pkt_slist_es
{
1891 struct cvmx_sli_pkt_slist_es_s
{
1894 struct cvmx_sli_pkt_slist_es_s cn61xx
;
1895 struct cvmx_sli_pkt_slist_es_s cn63xx
;
1896 struct cvmx_sli_pkt_slist_es_s cn63xxp1
;
1897 struct cvmx_sli_pkt_slist_es_s cn66xx
;
1898 struct cvmx_sli_pkt_slist_es_s cn68xx
;
1899 struct cvmx_sli_pkt_slist_es_s cn68xxp1
;
1902 union cvmx_sli_pkt_slist_ns
{
1904 struct cvmx_sli_pkt_slist_ns_s
{
1905 uint64_t reserved_32_63
:32;
1908 struct cvmx_sli_pkt_slist_ns_s cn61xx
;
1909 struct cvmx_sli_pkt_slist_ns_s cn63xx
;
1910 struct cvmx_sli_pkt_slist_ns_s cn63xxp1
;
1911 struct cvmx_sli_pkt_slist_ns_s cn66xx
;
1912 struct cvmx_sli_pkt_slist_ns_s cn68xx
;
1913 struct cvmx_sli_pkt_slist_ns_s cn68xxp1
;
1916 union cvmx_sli_pkt_slist_ror
{
1918 struct cvmx_sli_pkt_slist_ror_s
{
1919 uint64_t reserved_32_63
:32;
1922 struct cvmx_sli_pkt_slist_ror_s cn61xx
;
1923 struct cvmx_sli_pkt_slist_ror_s cn63xx
;
1924 struct cvmx_sli_pkt_slist_ror_s cn63xxp1
;
1925 struct cvmx_sli_pkt_slist_ror_s cn66xx
;
1926 struct cvmx_sli_pkt_slist_ror_s cn68xx
;
1927 struct cvmx_sli_pkt_slist_ror_s cn68xxp1
;
1930 union cvmx_sli_pkt_time_int
{
1932 struct cvmx_sli_pkt_time_int_s
{
1933 uint64_t reserved_32_63
:32;
1936 struct cvmx_sli_pkt_time_int_s cn61xx
;
1937 struct cvmx_sli_pkt_time_int_s cn63xx
;
1938 struct cvmx_sli_pkt_time_int_s cn63xxp1
;
1939 struct cvmx_sli_pkt_time_int_s cn66xx
;
1940 struct cvmx_sli_pkt_time_int_s cn68xx
;
1941 struct cvmx_sli_pkt_time_int_s cn68xxp1
;
1944 union cvmx_sli_pkt_time_int_enb
{
1946 struct cvmx_sli_pkt_time_int_enb_s
{
1947 uint64_t reserved_32_63
:32;
1950 struct cvmx_sli_pkt_time_int_enb_s cn61xx
;
1951 struct cvmx_sli_pkt_time_int_enb_s cn63xx
;
1952 struct cvmx_sli_pkt_time_int_enb_s cn63xxp1
;
1953 struct cvmx_sli_pkt_time_int_enb_s cn66xx
;
1954 struct cvmx_sli_pkt_time_int_enb_s cn68xx
;
1955 struct cvmx_sli_pkt_time_int_enb_s cn68xxp1
;
1958 union cvmx_sli_portx_pkind
{
1960 struct cvmx_sli_portx_pkind_s
{
1961 uint64_t reserved_25_63
:39;
1963 uint64_t reserved_22_23
:2;
1965 uint64_t reserved_14_15
:2;
1967 uint64_t reserved_6_7
:2;
1970 struct cvmx_sli_portx_pkind_s cn68xx
;
1971 struct cvmx_sli_portx_pkind_cn68xxp1
{
1972 uint64_t reserved_14_63
:50;
1974 uint64_t reserved_6_7
:2;
1979 union cvmx_sli_s2m_portx_ctl
{
1981 struct cvmx_sli_s2m_portx_ctl_s
{
1982 uint64_t reserved_5_63
:59;
1987 struct cvmx_sli_s2m_portx_ctl_s cn61xx
;
1988 struct cvmx_sli_s2m_portx_ctl_s cn63xx
;
1989 struct cvmx_sli_s2m_portx_ctl_s cn63xxp1
;
1990 struct cvmx_sli_s2m_portx_ctl_s cn66xx
;
1991 struct cvmx_sli_s2m_portx_ctl_s cn68xx
;
1992 struct cvmx_sli_s2m_portx_ctl_s cn68xxp1
;
1995 union cvmx_sli_scratch_1
{
1997 struct cvmx_sli_scratch_1_s
{
2000 struct cvmx_sli_scratch_1_s cn61xx
;
2001 struct cvmx_sli_scratch_1_s cn63xx
;
2002 struct cvmx_sli_scratch_1_s cn63xxp1
;
2003 struct cvmx_sli_scratch_1_s cn66xx
;
2004 struct cvmx_sli_scratch_1_s cn68xx
;
2005 struct cvmx_sli_scratch_1_s cn68xxp1
;
2008 union cvmx_sli_scratch_2
{
2010 struct cvmx_sli_scratch_2_s
{
2013 struct cvmx_sli_scratch_2_s cn61xx
;
2014 struct cvmx_sli_scratch_2_s cn63xx
;
2015 struct cvmx_sli_scratch_2_s cn63xxp1
;
2016 struct cvmx_sli_scratch_2_s cn66xx
;
2017 struct cvmx_sli_scratch_2_s cn68xx
;
2018 struct cvmx_sli_scratch_2_s cn68xxp1
;
2021 union cvmx_sli_state1
{
2023 struct cvmx_sli_state1_s
{
2029 struct cvmx_sli_state1_s cn61xx
;
2030 struct cvmx_sli_state1_s cn63xx
;
2031 struct cvmx_sli_state1_s cn63xxp1
;
2032 struct cvmx_sli_state1_s cn66xx
;
2033 struct cvmx_sli_state1_s cn68xx
;
2034 struct cvmx_sli_state1_s cn68xxp1
;
2037 union cvmx_sli_state2
{
2039 struct cvmx_sli_state2_s
{
2040 uint64_t reserved_56_63
:8;
2042 uint64_t reserved_47_47
:1;
2049 struct cvmx_sli_state2_s cn61xx
;
2050 struct cvmx_sli_state2_s cn63xx
;
2051 struct cvmx_sli_state2_s cn63xxp1
;
2052 struct cvmx_sli_state2_s cn66xx
;
2053 struct cvmx_sli_state2_s cn68xx
;
2054 struct cvmx_sli_state2_s cn68xxp1
;
2057 union cvmx_sli_state3
{
2059 struct cvmx_sli_state3_s
{
2060 uint64_t reserved_56_63
:8;
2066 struct cvmx_sli_state3_s cn61xx
;
2067 struct cvmx_sli_state3_s cn63xx
;
2068 struct cvmx_sli_state3_s cn63xxp1
;
2069 struct cvmx_sli_state3_s cn66xx
;
2070 struct cvmx_sli_state3_s cn68xx
;
2071 struct cvmx_sli_state3_s cn68xxp1
;
2074 union cvmx_sli_tx_pipe
{
2076 struct cvmx_sli_tx_pipe_s
{
2077 uint64_t reserved_24_63
:40;
2079 uint64_t reserved_7_15
:9;
2082 struct cvmx_sli_tx_pipe_s cn68xx
;
2083 struct cvmx_sli_tx_pipe_s cn68xxp1
;
2086 union cvmx_sli_win_rd_addr
{
2088 struct cvmx_sli_win_rd_addr_s
{
2089 uint64_t reserved_51_63
:13;
2092 uint64_t rd_addr
:48;
2094 struct cvmx_sli_win_rd_addr_s cn61xx
;
2095 struct cvmx_sli_win_rd_addr_s cn63xx
;
2096 struct cvmx_sli_win_rd_addr_s cn63xxp1
;
2097 struct cvmx_sli_win_rd_addr_s cn66xx
;
2098 struct cvmx_sli_win_rd_addr_s cn68xx
;
2099 struct cvmx_sli_win_rd_addr_s cn68xxp1
;
2102 union cvmx_sli_win_rd_data
{
2104 struct cvmx_sli_win_rd_data_s
{
2105 uint64_t rd_data
:64;
2107 struct cvmx_sli_win_rd_data_s cn61xx
;
2108 struct cvmx_sli_win_rd_data_s cn63xx
;
2109 struct cvmx_sli_win_rd_data_s cn63xxp1
;
2110 struct cvmx_sli_win_rd_data_s cn66xx
;
2111 struct cvmx_sli_win_rd_data_s cn68xx
;
2112 struct cvmx_sli_win_rd_data_s cn68xxp1
;
2115 union cvmx_sli_win_wr_addr
{
2117 struct cvmx_sli_win_wr_addr_s
{
2118 uint64_t reserved_49_63
:15;
2120 uint64_t wr_addr
:45;
2121 uint64_t reserved_0_2
:3;
2123 struct cvmx_sli_win_wr_addr_s cn61xx
;
2124 struct cvmx_sli_win_wr_addr_s cn63xx
;
2125 struct cvmx_sli_win_wr_addr_s cn63xxp1
;
2126 struct cvmx_sli_win_wr_addr_s cn66xx
;
2127 struct cvmx_sli_win_wr_addr_s cn68xx
;
2128 struct cvmx_sli_win_wr_addr_s cn68xxp1
;
2131 union cvmx_sli_win_wr_data
{
2133 struct cvmx_sli_win_wr_data_s
{
2134 uint64_t wr_data
:64;
2136 struct cvmx_sli_win_wr_data_s cn61xx
;
2137 struct cvmx_sli_win_wr_data_s cn63xx
;
2138 struct cvmx_sli_win_wr_data_s cn63xxp1
;
2139 struct cvmx_sli_win_wr_data_s cn66xx
;
2140 struct cvmx_sli_win_wr_data_s cn68xx
;
2141 struct cvmx_sli_win_wr_data_s cn68xxp1
;
2144 union cvmx_sli_win_wr_mask
{
2146 struct cvmx_sli_win_wr_mask_s
{
2147 uint64_t reserved_8_63
:56;
2150 struct cvmx_sli_win_wr_mask_s cn61xx
;
2151 struct cvmx_sli_win_wr_mask_s cn63xx
;
2152 struct cvmx_sli_win_wr_mask_s cn63xxp1
;
2153 struct cvmx_sli_win_wr_mask_s cn66xx
;
2154 struct cvmx_sli_win_wr_mask_s cn68xx
;
2155 struct cvmx_sli_win_wr_mask_s cn68xxp1
;
2158 union cvmx_sli_window_ctl
{
2160 struct cvmx_sli_window_ctl_s
{
2161 uint64_t reserved_32_63
:32;
2164 struct cvmx_sli_window_ctl_s cn61xx
;
2165 struct cvmx_sli_window_ctl_s cn63xx
;
2166 struct cvmx_sli_window_ctl_s cn63xxp1
;
2167 struct cvmx_sli_window_ctl_s cn66xx
;
2168 struct cvmx_sli_window_ctl_s cn68xx
;
2169 struct cvmx_sli_window_ctl_s cn68xxp1
;