2 * Copyright (C) 1995 Linus Torvalds
3 * Adapted from 'alpha' version by Gary Thomas
4 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 #include <linux/errno.h>
12 #include <linux/sched.h>
13 #include <linux/kernel.h>
15 #include <linux/stddef.h>
16 #include <linux/unistd.h>
17 #include <linux/ptrace.h>
18 #include <linux/user.h>
19 #include <linux/tty.h>
20 #include <linux/major.h>
21 #include <linux/interrupt.h>
22 #include <linux/reboot.h>
23 #include <linux/init.h>
24 #include <linux/pci.h>
25 #include <generated/utsrelease.h>
26 #include <linux/adb.h>
27 #include <linux/module.h>
28 #include <linux/delay.h>
29 #include <linux/console.h>
30 #include <linux/seq_file.h>
31 #include <linux/root_dev.h>
32 #include <linux/initrd.h>
33 #include <linux/timer.h>
36 #include <asm/pgtable.h>
38 #include <asm/pci-bridge.h>
40 #include <asm/machdep.h>
42 #include <asm/hydra.h>
43 #include <asm/sections.h>
45 #include <asm/i8259.h>
53 void rtas_indicator_progress(char *, unsigned short);
56 EXPORT_SYMBOL(_chrp_type
);
58 static struct mpic
*chrp_mpic
;
60 /* Used for doing CHRP event-scans */
61 DEFINE_PER_CPU(struct timer_list
, heartbeat_timer
);
62 unsigned long event_scan_interval
;
64 extern unsigned long loops_per_jiffy
;
66 /* To be replaced by RTAS when available */
67 static unsigned int __iomem
*briq_SPOR
;
70 extern struct smp_ops_t chrp_smp_ops
;
73 static const char *gg2_memtypes
[4] = {
74 "FPM", "SDRAM", "EDO", "BEDO"
76 static const char *gg2_cachesizes
[4] = {
77 "256 KB", "512 KB", "1 MB", "Reserved"
79 static const char *gg2_cachetypes
[4] = {
80 "Asynchronous", "Reserved", "Flow-Through Synchronous",
81 "Pipelined Synchronous"
83 static const char *gg2_cachemodes
[4] = {
84 "Disabled", "Write-Through", "Copy-Back", "Transparent Mode"
87 static const char *chrp_names
[] = {
96 void chrp_show_cpuinfo(struct seq_file
*m
)
100 struct device_node
*root
;
101 const char *model
= "";
103 root
= of_find_node_by_path("/");
105 model
= of_get_property(root
, "model", NULL
);
106 seq_printf(m
, "machine\t\t: CHRP %s\n", model
);
108 /* longtrail (goldengate) stuff */
109 if (model
&& !strncmp(model
, "IBM,LongTrail", 13)) {
110 /* VLSI VAS96011/12 `Golden Gate 2' */
112 sdramen
= (in_le32(gg2_pci_config_base
+ GG2_PCI_DRAM_CTRL
)
114 for (i
= 0; i
< (sdramen
? 4 : 6); i
++) {
115 t
= in_le32(gg2_pci_config_base
+
120 switch ((t
>>8) & 0x1f) {
143 seq_printf(m
, "memory bank %d\t: %s %s\n", i
, model
,
144 gg2_memtypes
[sdramen
? 1 : ((t
>>1) & 3)]);
147 t
= in_le32(gg2_pci_config_base
+GG2_PCI_CC_CTRL
);
148 seq_printf(m
, "board l2\t: %s %s (%s)\n",
149 gg2_cachesizes
[(t
>>7) & 3],
150 gg2_cachetypes
[(t
>>2) & 3],
151 gg2_cachemodes
[t
& 3]);
157 * Fixes for the National Semiconductor PC78308VUL SuperI/O
159 * Some versions of Open Firmware incorrectly initialize the IRQ settings
160 * for keyboard and mouse
162 static inline void __init
sio_write(u8 val
, u8 index
)
168 static inline u8 __init
sio_read(u8 index
)
174 static void __init
sio_fixup_irq(const char *name
, u8 device
, u8 level
,
177 u8 level0
, type0
, active
;
179 /* select logical device */
180 sio_write(device
, 0x07);
181 active
= sio_read(0x30);
182 level0
= sio_read(0x70);
183 type0
= sio_read(0x71);
184 if (level0
!= level
|| type0
!= type
|| !active
) {
185 printk(KERN_WARNING
"sio: %s irq level %d, type %d, %sactive: "
186 "remapping to level %d, type %d, active\n",
187 name
, level0
, type0
, !active
? "in" : "", level
, type
);
188 sio_write(0x01, 0x30);
189 sio_write(level
, 0x70);
190 sio_write(type
, 0x71);
194 static void __init
sio_init(void)
196 struct device_node
*root
;
199 root
= of_find_node_by_path("/");
203 model
= of_get_property(root
, "model", NULL
);
204 if (model
&& !strncmp(model
, "IBM,LongTrail", 13)) {
205 /* logical device 0 (KBC/Keyboard) */
206 sio_fixup_irq("keyboard", 0, 1, 2);
207 /* select logical device 1 (KBC/Mouse) */
208 sio_fixup_irq("mouse", 1, 12, 2);
215 static void __init
pegasos_set_l2cr(void)
217 struct device_node
*np
;
219 /* On Pegasos, enable the l2 cache if needed, as the OF forgets it */
220 if (_chrp_type
!= _CHRP_Pegasos
)
223 /* Enable L2 cache if needed */
224 np
= of_find_node_by_type(NULL
, "cpu");
226 const unsigned int *l2cr
= of_get_property(np
, "l2cr", NULL
);
228 printk ("Pegasos l2cr : no cpu l2cr property found\n");
231 if (!((*l2cr
) & 0x80000000)) {
232 printk ("Pegasos l2cr : L2 cache was not active, "
235 _set_L2CR((*l2cr
) | 0x80000000);
242 static void briq_restart(char *cmd
)
246 out_be32(briq_SPOR
, 0);
251 * Per default, input/output-device points to the keyboard/screen
252 * If no card is installed, the built-in serial port is used as a fallback.
253 * But unfortunately, the firmware does not connect /chosen/{stdin,stdout}
254 * the the built-in serial node. Instead, a /failsafe node is created.
256 static void chrp_init_early(void)
258 struct device_node
*node
;
259 const char *property
;
261 if (strstr(cmd_line
, "console="))
263 /* find the boot console from /chosen/stdout */
266 node
= of_find_node_by_path("/");
269 property
= of_get_property(node
, "model", NULL
);
272 if (strcmp(property
, "Pegasos2"))
274 /* this is a Pegasos2 */
275 property
= of_get_property(of_chosen
, "linux,stdout-path", NULL
);
279 node
= of_find_node_by_path(property
);
282 property
= of_get_property(node
, "device_type", NULL
);
285 if (strcmp(property
, "serial"))
288 * The 9pin connector is either /failsafe
289 * or /pci@80000000/isa@C/serial@i2F8
290 * The optional graphics card has also type 'serial' in VGA mode.
292 property
= of_get_property(node
, "name", NULL
);
295 if (!strcmp(property
, "failsafe") || !strcmp(property
, "serial"))
296 add_preferred_console("ttyS", 0, NULL
);
301 void __init
chrp_setup_arch(void)
303 struct device_node
*root
= of_find_node_by_path("/");
304 const char *machine
= NULL
;
306 /* init to some ~sane value until calibrate_delay() runs */
307 loops_per_jiffy
= 50000000/HZ
;
310 machine
= of_get_property(root
, "model", NULL
);
311 if (machine
&& strncmp(machine
, "Pegasos", 7) == 0) {
312 _chrp_type
= _CHRP_Pegasos
;
313 } else if (machine
&& strncmp(machine
, "IBM", 3) == 0) {
314 _chrp_type
= _CHRP_IBM
;
315 } else if (machine
&& strncmp(machine
, "MOT", 3) == 0) {
316 _chrp_type
= _CHRP_Motorola
;
317 } else if (machine
&& strncmp(machine
, "TotalImpact,BRIQ-1", 18) == 0) {
318 _chrp_type
= _CHRP_briq
;
319 /* Map the SPOR register on briq and change the restart hook */
320 briq_SPOR
= ioremap(0xff0000e8, 4);
321 ppc_md
.restart
= briq_restart
;
323 /* Let's assume it is an IBM chrp if all else fails */
324 _chrp_type
= _CHRP_IBM
;
327 printk("chrp type = %x [%s]\n", _chrp_type
, chrp_names
[_chrp_type
]);
330 if (rtas_token("display-character") >= 0)
331 ppc_md
.progress
= rtas_progress
;
333 /* use RTAS time-of-day routines if available */
334 if (rtas_token("get-time-of-day") != RTAS_UNKNOWN_SERVICE
) {
335 ppc_md
.get_boot_time
= rtas_get_boot_time
;
336 ppc_md
.get_rtc_time
= rtas_get_rtc_time
;
337 ppc_md
.set_rtc_time
= rtas_set_rtc_time
;
340 /* On pegasos, enable the L2 cache if not already done by OF */
343 /* Lookup PCI host bridges */
347 * Temporary fixes for PCI devices.
350 hydra_init(); /* Mac I/O */
353 * Fix the Super I/O configuration
357 pci_create_OF_bus_map();
360 * Print the banner, then scroll down so boot progress
361 * can be printed. -- Cort
363 if (ppc_md
.progress
) ppc_md
.progress("Linux/PPC "UTS_RELEASE
"\n", 0x0);
366 static void chrp_8259_cascade(unsigned int irq
, struct irq_desc
*desc
)
368 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
369 unsigned int cascade_irq
= i8259_irq();
371 if (cascade_irq
!= NO_IRQ
)
372 generic_handle_irq(cascade_irq
);
374 chip
->irq_eoi(&desc
->irq_data
);
378 * Finds the open-pic node and sets up the mpic driver.
380 static void __init
chrp_find_openpic(void)
382 struct device_node
*np
, *root
;
384 int isu_size
, idu_size
;
385 const unsigned int *iranges
, *opprop
= NULL
;
387 unsigned long opaddr
;
390 np
= of_find_node_by_type(NULL
, "open-pic");
393 root
= of_find_node_by_path("/");
395 opprop
= of_get_property(root
, "platform-open-pic", &oplen
);
396 na
= of_n_addr_cells(root
);
398 if (opprop
&& oplen
>= na
* sizeof(unsigned int)) {
399 opaddr
= opprop
[na
-1]; /* assume 32-bit */
400 oplen
/= na
* sizeof(unsigned int);
403 if (of_address_to_resource(np
, 0, &r
)) {
410 printk(KERN_INFO
"OpenPIC at %lx\n", opaddr
);
412 iranges
= of_get_property(np
, "interrupt-ranges", &len
);
414 len
= 0; /* non-distributed mpic */
416 len
/= 2 * sizeof(unsigned int);
419 * The first pair of cells in interrupt-ranges refers to the
420 * IDU; subsequent pairs refer to the ISUs.
423 printk(KERN_ERR
"Insufficient addresses for distributed"
424 " OpenPIC (%d < %d)\n", oplen
, len
);
430 if (len
> 0 && iranges
[1] != 0) {
431 printk(KERN_INFO
"OpenPIC irqs %d..%d in IDU\n",
432 iranges
[0], iranges
[0] + iranges
[1] - 1);
433 idu_size
= iranges
[1];
436 isu_size
= iranges
[3];
438 chrp_mpic
= mpic_alloc(np
, opaddr
, 0, isu_size
, 0, " MPIC ");
439 if (chrp_mpic
== NULL
) {
440 printk(KERN_ERR
"Failed to allocate MPIC structure\n");
444 for (i
= 1; i
< len
; ++i
) {
447 printk(KERN_INFO
"OpenPIC irqs %d..%d in ISU at %x\n",
448 iranges
[0], iranges
[0] + iranges
[1] - 1,
450 mpic_assign_isu(chrp_mpic
, i
- 1, opprop
[j
]);
453 mpic_init(chrp_mpic
);
454 ppc_md
.get_irq
= mpic_get_irq
;
460 #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
461 static struct irqaction xmon_irqaction
= {
463 .name
= "XMON break",
467 static void __init
chrp_find_8259(void)
469 struct device_node
*np
, *pic
= NULL
;
470 unsigned long chrp_int_ack
= 0;
471 unsigned int cascade_irq
;
473 /* Look for cascade */
474 for_each_node_by_type(np
, "interrupt-controller")
475 if (of_device_is_compatible(np
, "chrp,iic")) {
479 /* Ok, 8259 wasn't found. We need to handle the case where
480 * we have a pegasos that claims to be chrp but doesn't have
481 * a proper interrupt tree
483 if (pic
== NULL
&& chrp_mpic
!= NULL
) {
484 printk(KERN_ERR
"i8259: Not found in device-tree"
485 " assuming no legacy interrupts\n");
489 /* Look for intack. In a perfect world, we would look for it on
490 * the ISA bus that holds the 8259 but heh... Works that way. If
491 * we ever see a problem, we can try to re-use the pSeries code here.
492 * Also, Pegasos-type platforms don't have a proper node to start
495 for_each_node_by_name(np
, "pci") {
496 const unsigned int *addrp
= of_get_property(np
,
497 "8259-interrupt-acknowledge", NULL
);
501 chrp_int_ack
= addrp
[of_n_addr_cells(np
)-1];
506 printk(KERN_WARNING
"Cannot find PCI interrupt acknowledge"
507 " address, polling\n");
509 i8259_init(pic
, chrp_int_ack
);
510 if (ppc_md
.get_irq
== NULL
) {
511 ppc_md
.get_irq
= i8259_irq
;
512 irq_set_default_host(i8259_get_host());
514 if (chrp_mpic
!= NULL
) {
515 cascade_irq
= irq_of_parse_and_map(pic
, 0);
516 if (cascade_irq
== NO_IRQ
)
517 printk(KERN_ERR
"i8259: failed to map cascade irq\n");
519 irq_set_chained_handler(cascade_irq
,
524 void __init
chrp_init_IRQ(void)
526 #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
527 struct device_node
*kbd
;
533 /* Pegasos has no MPIC, those ops would make it crash. It might be an
534 * option to move setting them to after we probe the PIC though
536 if (chrp_mpic
!= NULL
)
537 smp_ops
= &chrp_smp_ops
;
538 #endif /* CONFIG_SMP */
540 if (_chrp_type
== _CHRP_Pegasos
)
541 ppc_md
.get_irq
= i8259_irq
;
543 #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
544 /* see if there is a keyboard in the device tree
545 with a parent of type "adb" */
546 for_each_node_by_name(kbd
, "keyboard")
547 if (kbd
->parent
&& kbd
->parent
->type
548 && strcmp(kbd
->parent
->type
, "adb") == 0)
552 setup_irq(HYDRA_INT_ADB_NMI
, &xmon_irqaction
);
563 request_region(0x20,0x20,"pic1");
564 request_region(0xa0,0x20,"pic2");
565 request_region(0x00,0x20,"dma1");
566 request_region(0x40,0x20,"timer");
567 request_region(0x80,0x10,"dma page reg");
568 request_region(0xc0,0x20,"dma2");
571 ppc_md
.progress(" Have fun! ", 0x7777);
574 static int __init
chrp_probe(void)
576 char *dtype
= of_get_flat_dt_prop(of_get_flat_dt_root(),
577 "device_type", NULL
);
580 if (strcmp(dtype
, "chrp"))
583 ISA_DMA_THRESHOLD
= ~0L;
584 DMA_MODE_READ
= 0x44;
585 DMA_MODE_WRITE
= 0x48;
590 define_machine(chrp
) {
593 .setup_arch
= chrp_setup_arch
,
595 .init_early
= chrp_init_early
,
596 .show_cpuinfo
= chrp_show_cpuinfo
,
597 .init_IRQ
= chrp_init_IRQ
,
598 .restart
= rtas_restart
,
599 .power_off
= rtas_power_off
,
601 .time_init
= chrp_time_init
,
602 .set_rtc_time
= chrp_set_rtc_time
,
603 .get_rtc_time
= chrp_get_rtc_time
,
604 .calibrate_decr
= generic_calibrate_decr
,
605 .phys_mem_access_prot
= pci_phys_mem_access_prot
,