2 * arch/sh/kernel/cpu/sh2a/clock-sh7201.c
4 * SH7201 support for the clock framework
6 * Copyright (C) 2008 Peter Griffin <pgriffin@mpc-data.co.uk>
9 * Copyright (C) 2005 Paul Mundt
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file "COPYING" in the main directory of this archive
15 #include <linux/init.h>
16 #include <linux/kernel.h>
17 #include <asm/clock.h>
21 static const int pll1rate
[]={1,2,3,4,6,8};
22 static const int pfc_divisors
[]={1,2,3,4,6,8,12};
23 #define ifc_divisors pfc_divisors
25 static unsigned int pll2_mult
;
27 static void master_clk_init(struct clk
*clk
)
29 clk
->rate
= 10000000 * pll2_mult
*
30 pll1rate
[(__raw_readw(FREQCR
) >> 8) & 0x0007];
33 static struct clk_ops sh7201_master_clk_ops
= {
34 .init
= master_clk_init
,
37 static unsigned long module_clk_recalc(struct clk
*clk
)
39 int idx
= (__raw_readw(FREQCR
) & 0x0007);
40 return clk
->parent
->rate
/ pfc_divisors
[idx
];
43 static struct clk_ops sh7201_module_clk_ops
= {
44 .recalc
= module_clk_recalc
,
47 static unsigned long bus_clk_recalc(struct clk
*clk
)
49 int idx
= (__raw_readw(FREQCR
) & 0x0007);
50 return clk
->parent
->rate
/ pfc_divisors
[idx
];
53 static struct clk_ops sh7201_bus_clk_ops
= {
54 .recalc
= bus_clk_recalc
,
57 static unsigned long cpu_clk_recalc(struct clk
*clk
)
59 int idx
= ((__raw_readw(FREQCR
) >> 4) & 0x0007);
60 return clk
->parent
->rate
/ ifc_divisors
[idx
];
63 static struct clk_ops sh7201_cpu_clk_ops
= {
64 .recalc
= cpu_clk_recalc
,
67 static struct clk_ops
*sh7201_clk_ops
[] = {
68 &sh7201_master_clk_ops
,
69 &sh7201_module_clk_ops
,
74 void __init
arch_init_clk_ops(struct clk_ops
**ops
, int idx
)
76 if (test_mode_pin(MODE_PIN1
| MODE_PIN0
))
78 else if (test_mode_pin(MODE_PIN1
))
83 if (idx
< ARRAY_SIZE(sh7201_clk_ops
))
84 *ops
= sh7201_clk_ops
[idx
];