spi-topcliff-pch: add recovery processing in case wait-event timeout
[zen-stable.git] / arch / x86 / kernel / cpu / amd.c
blob80ab83dc5f6eacd0a47e47fba881f94e14e52b0e
1 #include <linux/export.h>
2 #include <linux/init.h>
3 #include <linux/bitops.h>
4 #include <linux/elf.h>
5 #include <linux/mm.h>
7 #include <linux/io.h>
8 #include <asm/processor.h>
9 #include <asm/apic.h>
10 #include <asm/cpu.h>
11 #include <asm/pci-direct.h>
13 #ifdef CONFIG_X86_64
14 # include <asm/numa_64.h>
15 # include <asm/mmconfig.h>
16 # include <asm/cacheflush.h>
17 #endif
19 #include "cpu.h"
21 #ifdef CONFIG_X86_32
23 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
24 * misexecution of code under Linux. Owners of such processors should
25 * contact AMD for precise details and a CPU swap.
27 * See http://www.multimania.com/poulot/k6bug.html
28 * http://www.amd.com/K6/k6docs/revgd.html
30 * The following test is erm.. interesting. AMD neglected to up
31 * the chip setting when fixing the bug but they also tweaked some
32 * performance at the same time..
35 extern void vide(void);
36 __asm__(".align 4\nvide: ret");
38 static void __cpuinit init_amd_k5(struct cpuinfo_x86 *c)
41 * General Systems BIOSen alias the cpu frequency registers
42 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
43 * drivers subsequently pokes it, and changes the CPU speed.
44 * Workaround : Remove the unneeded alias.
46 #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
47 #define CBAR_ENB (0x80000000)
48 #define CBAR_KEY (0X000000CB)
49 if (c->x86_model == 9 || c->x86_model == 10) {
50 if (inl(CBAR) & CBAR_ENB)
51 outl(0 | CBAR_KEY, CBAR);
56 static void __cpuinit init_amd_k6(struct cpuinfo_x86 *c)
58 u32 l, h;
59 int mbytes = num_physpages >> (20-PAGE_SHIFT);
61 if (c->x86_model < 6) {
62 /* Based on AMD doc 20734R - June 2000 */
63 if (c->x86_model == 0) {
64 clear_cpu_cap(c, X86_FEATURE_APIC);
65 set_cpu_cap(c, X86_FEATURE_PGE);
67 return;
70 if (c->x86_model == 6 && c->x86_mask == 1) {
71 const int K6_BUG_LOOP = 1000000;
72 int n;
73 void (*f_vide)(void);
74 unsigned long d, d2;
76 printk(KERN_INFO "AMD K6 stepping B detected - ");
79 * It looks like AMD fixed the 2.6.2 bug and improved indirect
80 * calls at the same time.
83 n = K6_BUG_LOOP;
84 f_vide = vide;
85 rdtscl(d);
86 while (n--)
87 f_vide();
88 rdtscl(d2);
89 d = d2-d;
91 if (d > 20*K6_BUG_LOOP)
92 printk(KERN_CONT
93 "system stability may be impaired when more than 32 MB are used.\n");
94 else
95 printk(KERN_CONT "probably OK (after B9730xxxx).\n");
96 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
99 /* K6 with old style WHCR */
100 if (c->x86_model < 8 ||
101 (c->x86_model == 8 && c->x86_mask < 8)) {
102 /* We can only write allocate on the low 508Mb */
103 if (mbytes > 508)
104 mbytes = 508;
106 rdmsr(MSR_K6_WHCR, l, h);
107 if ((l&0x0000FFFF) == 0) {
108 unsigned long flags;
109 l = (1<<0)|((mbytes/4)<<1);
110 local_irq_save(flags);
111 wbinvd();
112 wrmsr(MSR_K6_WHCR, l, h);
113 local_irq_restore(flags);
114 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
115 mbytes);
117 return;
120 if ((c->x86_model == 8 && c->x86_mask > 7) ||
121 c->x86_model == 9 || c->x86_model == 13) {
122 /* The more serious chips .. */
124 if (mbytes > 4092)
125 mbytes = 4092;
127 rdmsr(MSR_K6_WHCR, l, h);
128 if ((l&0xFFFF0000) == 0) {
129 unsigned long flags;
130 l = ((mbytes>>2)<<22)|(1<<16);
131 local_irq_save(flags);
132 wbinvd();
133 wrmsr(MSR_K6_WHCR, l, h);
134 local_irq_restore(flags);
135 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
136 mbytes);
139 return;
142 if (c->x86_model == 10) {
143 /* AMD Geode LX is model 10 */
144 /* placeholder for any needed mods */
145 return;
149 static void __cpuinit amd_k7_smp_check(struct cpuinfo_x86 *c)
151 /* calling is from identify_secondary_cpu() ? */
152 if (!c->cpu_index)
153 return;
156 * Certain Athlons might work (for various values of 'work') in SMP
157 * but they are not certified as MP capable.
159 /* Athlon 660/661 is valid. */
160 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
161 (c->x86_mask == 1)))
162 goto valid_k7;
164 /* Duron 670 is valid */
165 if ((c->x86_model == 7) && (c->x86_mask == 0))
166 goto valid_k7;
169 * Athlon 662, Duron 671, and Athlon >model 7 have capability
170 * bit. It's worth noting that the A5 stepping (662) of some
171 * Athlon XP's have the MP bit set.
172 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
173 * more.
175 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
176 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
177 (c->x86_model > 7))
178 if (cpu_has_mp)
179 goto valid_k7;
181 /* If we get here, not a certified SMP capable AMD system. */
184 * Don't taint if we are running SMP kernel on a single non-MP
185 * approved Athlon
187 WARN_ONCE(1, "WARNING: This combination of AMD"
188 " processors is not suitable for SMP.\n");
189 if (!test_taint(TAINT_UNSAFE_SMP))
190 add_taint(TAINT_UNSAFE_SMP);
192 valid_k7:
196 static void __cpuinit init_amd_k7(struct cpuinfo_x86 *c)
198 u32 l, h;
201 * Bit 15 of Athlon specific MSR 15, needs to be 0
202 * to enable SSE on Palomino/Morgan/Barton CPU's.
203 * If the BIOS didn't enable it already, enable it here.
205 if (c->x86_model >= 6 && c->x86_model <= 10) {
206 if (!cpu_has(c, X86_FEATURE_XMM)) {
207 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
208 rdmsr(MSR_K7_HWCR, l, h);
209 l &= ~0x00008000;
210 wrmsr(MSR_K7_HWCR, l, h);
211 set_cpu_cap(c, X86_FEATURE_XMM);
216 * It's been determined by AMD that Athlons since model 8 stepping 1
217 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
218 * As per AMD technical note 27212 0.2
220 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
221 rdmsr(MSR_K7_CLK_CTL, l, h);
222 if ((l & 0xfff00000) != 0x20000000) {
223 printk(KERN_INFO
224 "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
225 l, ((l & 0x000fffff)|0x20000000));
226 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
230 set_cpu_cap(c, X86_FEATURE_K7);
232 amd_k7_smp_check(c);
234 #endif
236 #ifdef CONFIG_NUMA
238 * To workaround broken NUMA config. Read the comment in
239 * srat_detect_node().
241 static int __cpuinit nearby_node(int apicid)
243 int i, node;
245 for (i = apicid - 1; i >= 0; i--) {
246 node = __apicid_to_node[i];
247 if (node != NUMA_NO_NODE && node_online(node))
248 return node;
250 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
251 node = __apicid_to_node[i];
252 if (node != NUMA_NO_NODE && node_online(node))
253 return node;
255 return first_node(node_online_map); /* Shouldn't happen */
257 #endif
260 * Fixup core topology information for
261 * (1) AMD multi-node processors
262 * Assumption: Number of cores in each internal node is the same.
263 * (2) AMD processors supporting compute units
265 #ifdef CONFIG_X86_HT
266 static void __cpuinit amd_get_topology(struct cpuinfo_x86 *c)
268 u32 nodes, cores_per_cu = 1;
269 u8 node_id;
270 int cpu = smp_processor_id();
272 /* get information required for multi-node processors */
273 if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
274 u32 eax, ebx, ecx, edx;
276 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
277 nodes = ((ecx >> 8) & 7) + 1;
278 node_id = ecx & 7;
280 /* get compute unit information */
281 smp_num_siblings = ((ebx >> 8) & 3) + 1;
282 c->compute_unit_id = ebx & 0xff;
283 cores_per_cu += ((ebx >> 8) & 3);
284 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
285 u64 value;
287 rdmsrl(MSR_FAM10H_NODE_ID, value);
288 nodes = ((value >> 3) & 7) + 1;
289 node_id = value & 7;
290 } else
291 return;
293 /* fixup multi-node processor information */
294 if (nodes > 1) {
295 u32 cores_per_node;
296 u32 cus_per_node;
298 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
299 cores_per_node = c->x86_max_cores / nodes;
300 cus_per_node = cores_per_node / cores_per_cu;
302 /* store NodeID, use llc_shared_map to store sibling info */
303 per_cpu(cpu_llc_id, cpu) = node_id;
305 /* core id has to be in the [0 .. cores_per_node - 1] range */
306 c->cpu_core_id %= cores_per_node;
307 c->compute_unit_id %= cus_per_node;
310 #endif
313 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
314 * Assumes number of cores is a power of two.
316 static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
318 #ifdef CONFIG_X86_HT
319 unsigned bits;
320 int cpu = smp_processor_id();
322 bits = c->x86_coreid_bits;
323 /* Low order bits define the core id (index of core in socket) */
324 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
325 /* Convert the initial APIC ID into the socket ID */
326 c->phys_proc_id = c->initial_apicid >> bits;
327 /* use socket ID also for last level cache */
328 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
329 amd_get_topology(c);
330 #endif
333 int amd_get_nb_id(int cpu)
335 int id = 0;
336 #ifdef CONFIG_SMP
337 id = per_cpu(cpu_llc_id, cpu);
338 #endif
339 return id;
341 EXPORT_SYMBOL_GPL(amd_get_nb_id);
343 static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
345 #ifdef CONFIG_NUMA
346 int cpu = smp_processor_id();
347 int node;
348 unsigned apicid = c->apicid;
350 node = numa_cpu_node(cpu);
351 if (node == NUMA_NO_NODE)
352 node = per_cpu(cpu_llc_id, cpu);
355 * On multi-fabric platform (e.g. Numascale NumaChip) a
356 * platform-specific handler needs to be called to fixup some
357 * IDs of the CPU.
359 if (x86_cpuinit.fixup_cpu_id)
360 x86_cpuinit.fixup_cpu_id(c, node);
362 if (!node_online(node)) {
364 * Two possibilities here:
366 * - The CPU is missing memory and no node was created. In
367 * that case try picking one from a nearby CPU.
369 * - The APIC IDs differ from the HyperTransport node IDs
370 * which the K8 northbridge parsing fills in. Assume
371 * they are all increased by a constant offset, but in
372 * the same order as the HT nodeids. If that doesn't
373 * result in a usable node fall back to the path for the
374 * previous case.
376 * This workaround operates directly on the mapping between
377 * APIC ID and NUMA node, assuming certain relationship
378 * between APIC ID, HT node ID and NUMA topology. As going
379 * through CPU mapping may alter the outcome, directly
380 * access __apicid_to_node[].
382 int ht_nodeid = c->initial_apicid;
384 if (ht_nodeid >= 0 &&
385 __apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
386 node = __apicid_to_node[ht_nodeid];
387 /* Pick a nearby node */
388 if (!node_online(node))
389 node = nearby_node(apicid);
391 numa_set_node(cpu, node);
392 #endif
395 static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
397 #ifdef CONFIG_X86_HT
398 unsigned bits, ecx;
400 /* Multi core CPU? */
401 if (c->extended_cpuid_level < 0x80000008)
402 return;
404 ecx = cpuid_ecx(0x80000008);
406 c->x86_max_cores = (ecx & 0xff) + 1;
408 /* CPU telling us the core id bits shift? */
409 bits = (ecx >> 12) & 0xF;
411 /* Otherwise recompute */
412 if (bits == 0) {
413 while ((1 << bits) < c->x86_max_cores)
414 bits++;
417 c->x86_coreid_bits = bits;
418 #endif
421 static void __cpuinit bsp_init_amd(struct cpuinfo_x86 *c)
423 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
425 if (c->x86 > 0x10 ||
426 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
427 u64 val;
429 rdmsrl(MSR_K7_HWCR, val);
430 if (!(val & BIT(24)))
431 printk(KERN_WARNING FW_BUG "TSC doesn't count "
432 "with P0 frequency!\n");
436 if (c->x86 == 0x15) {
437 unsigned long upperbit;
438 u32 cpuid, assoc;
440 cpuid = cpuid_edx(0x80000005);
441 assoc = cpuid >> 16 & 0xff;
442 upperbit = ((cpuid >> 24) << 10) / assoc;
444 va_align.mask = (upperbit - 1) & PAGE_MASK;
445 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
449 static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
451 early_init_amd_mc(c);
454 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
455 * with P/T states and does not stop in deep C-states
457 if (c->x86_power & (1 << 8)) {
458 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
459 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
462 #ifdef CONFIG_X86_64
463 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
464 #else
465 /* Set MTRR capability flag if appropriate */
466 if (c->x86 == 5)
467 if (c->x86_model == 13 || c->x86_model == 9 ||
468 (c->x86_model == 8 && c->x86_mask >= 8))
469 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
470 #endif
471 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
472 /* check CPU config space for extended APIC ID */
473 if (cpu_has_apic && c->x86 >= 0xf) {
474 unsigned int val;
475 val = read_pci_config(0, 24, 0, 0x68);
476 if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
477 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
479 #endif
482 static void __cpuinit init_amd(struct cpuinfo_x86 *c)
484 u32 dummy;
486 #ifdef CONFIG_SMP
487 unsigned long long value;
490 * Disable TLB flush filter by setting HWCR.FFDIS on K8
491 * bit 6 of msr C001_0015
493 * Errata 63 for SH-B3 steppings
494 * Errata 122 for all steppings (F+ have it disabled by default)
496 if (c->x86 == 0xf) {
497 rdmsrl(MSR_K7_HWCR, value);
498 value |= 1 << 6;
499 wrmsrl(MSR_K7_HWCR, value);
501 #endif
503 early_init_amd(c);
506 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
507 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
509 clear_cpu_cap(c, 0*32+31);
511 #ifdef CONFIG_X86_64
512 /* On C+ stepping K8 rep microcode works well for copy/memset */
513 if (c->x86 == 0xf) {
514 u32 level;
516 level = cpuid_eax(1);
517 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
518 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
521 * Some BIOSes incorrectly force this feature, but only K8
522 * revision D (model = 0x14) and later actually support it.
523 * (AMD Erratum #110, docId: 25759).
525 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
526 u64 val;
528 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
529 if (!rdmsrl_amd_safe(0xc001100d, &val)) {
530 val &= ~(1ULL << 32);
531 wrmsrl_amd_safe(0xc001100d, val);
536 if (c->x86 >= 0x10)
537 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
539 /* get apicid instead of initial apic id from cpuid */
540 c->apicid = hard_smp_processor_id();
541 #else
544 * FIXME: We should handle the K5 here. Set up the write
545 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
546 * no bus pipeline)
549 switch (c->x86) {
550 case 4:
551 init_amd_k5(c);
552 break;
553 case 5:
554 init_amd_k6(c);
555 break;
556 case 6: /* An Athlon/Duron */
557 init_amd_k7(c);
558 break;
561 /* K6s reports MCEs but don't actually have all the MSRs */
562 if (c->x86 < 6)
563 clear_cpu_cap(c, X86_FEATURE_MCE);
564 #endif
566 /* Enable workaround for FXSAVE leak */
567 if (c->x86 >= 6)
568 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
570 if (!c->x86_model_id[0]) {
571 switch (c->x86) {
572 case 0xf:
573 /* Should distinguish Models here, but this is only
574 a fallback anyways. */
575 strcpy(c->x86_model_id, "Hammer");
576 break;
580 cpu_detect_cache_sizes(c);
582 /* Multi core CPU? */
583 if (c->extended_cpuid_level >= 0x80000008) {
584 amd_detect_cmp(c);
585 srat_detect_node(c);
588 #ifdef CONFIG_X86_32
589 detect_ht(c);
590 #endif
592 if (c->extended_cpuid_level >= 0x80000006) {
593 if (cpuid_edx(0x80000006) & 0xf000)
594 num_cache_leaves = 4;
595 else
596 num_cache_leaves = 3;
599 if (c->x86 >= 0xf)
600 set_cpu_cap(c, X86_FEATURE_K8);
602 if (cpu_has_xmm2) {
603 /* MFENCE stops RDTSC speculation */
604 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
607 #ifdef CONFIG_X86_64
608 if (c->x86 == 0x10) {
609 /* do this for boot cpu */
610 if (c == &boot_cpu_data)
611 check_enable_amd_mmconf_dmi();
613 fam10h_check_enable_mmcfg();
616 if (c == &boot_cpu_data && c->x86 >= 0xf) {
617 unsigned long long tseg;
620 * Split up direct mapping around the TSEG SMM area.
621 * Don't do it for gbpages because there seems very little
622 * benefit in doing so.
624 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
625 printk(KERN_DEBUG "tseg: %010llx\n", tseg);
626 if ((tseg>>PMD_SHIFT) <
627 (max_low_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) ||
628 ((tseg>>PMD_SHIFT) <
629 (max_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) &&
630 (tseg>>PMD_SHIFT) >= (1ULL<<(32 - PMD_SHIFT))))
631 set_memory_4k((unsigned long)__va(tseg), 1);
634 #endif
637 * Family 0x12 and above processors have APIC timer
638 * running in deep C states.
640 if (c->x86 > 0x11)
641 set_cpu_cap(c, X86_FEATURE_ARAT);
644 * Disable GART TLB Walk Errors on Fam10h. We do this here
645 * because this is always needed when GART is enabled, even in a
646 * kernel which has no MCE support built in.
648 if (c->x86 == 0x10) {
650 * BIOS should disable GartTlbWlk Errors themself. If
651 * it doesn't do it here as suggested by the BKDG.
653 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
655 u64 mask;
656 int err;
658 err = rdmsrl_safe(MSR_AMD64_MCx_MASK(4), &mask);
659 if (err == 0) {
660 mask |= (1 << 10);
661 checking_wrmsrl(MSR_AMD64_MCx_MASK(4), mask);
665 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
668 #ifdef CONFIG_X86_32
669 static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c,
670 unsigned int size)
672 /* AMD errata T13 (order #21922) */
673 if ((c->x86 == 6)) {
674 /* Duron Rev A0 */
675 if (c->x86_model == 3 && c->x86_mask == 0)
676 size = 64;
677 /* Tbird rev A1/A2 */
678 if (c->x86_model == 4 &&
679 (c->x86_mask == 0 || c->x86_mask == 1))
680 size = 256;
682 return size;
684 #endif
686 static const struct cpu_dev __cpuinitconst amd_cpu_dev = {
687 .c_vendor = "AMD",
688 .c_ident = { "AuthenticAMD" },
689 #ifdef CONFIG_X86_32
690 .c_models = {
691 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
693 [3] = "486 DX/2",
694 [7] = "486 DX/2-WB",
695 [8] = "486 DX/4",
696 [9] = "486 DX/4-WB",
697 [14] = "Am5x86-WT",
698 [15] = "Am5x86-WB"
702 .c_size_cache = amd_size_cache,
703 #endif
704 .c_early_init = early_init_amd,
705 .c_bsp_init = bsp_init_amd,
706 .c_init = init_amd,
707 .c_x86_vendor = X86_VENDOR_AMD,
710 cpu_dev_register(amd_cpu_dev);
713 * AMD errata checking
715 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
716 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
717 * have an OSVW id assigned, which it takes as first argument. Both take a
718 * variable number of family-specific model-stepping ranges created by
719 * AMD_MODEL_RANGE(). Each erratum also has to be declared as extern const
720 * int[] in arch/x86/include/asm/processor.h.
722 * Example:
724 * const int amd_erratum_319[] =
725 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
726 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
727 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
730 const int amd_erratum_400[] =
731 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
732 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
733 EXPORT_SYMBOL_GPL(amd_erratum_400);
735 const int amd_erratum_383[] =
736 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
737 EXPORT_SYMBOL_GPL(amd_erratum_383);
739 bool cpu_has_amd_erratum(const int *erratum)
741 struct cpuinfo_x86 *cpu = __this_cpu_ptr(&cpu_info);
742 int osvw_id = *erratum++;
743 u32 range;
744 u32 ms;
747 * If called early enough that current_cpu_data hasn't been initialized
748 * yet, fall back to boot_cpu_data.
750 if (cpu->x86 == 0)
751 cpu = &boot_cpu_data;
753 if (cpu->x86_vendor != X86_VENDOR_AMD)
754 return false;
756 if (osvw_id >= 0 && osvw_id < 65536 &&
757 cpu_has(cpu, X86_FEATURE_OSVW)) {
758 u64 osvw_len;
760 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
761 if (osvw_id < osvw_len) {
762 u64 osvw_bits;
764 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
765 osvw_bits);
766 return osvw_bits & (1ULL << (osvw_id & 0x3f));
770 /* OSVW unavailable or ID unknown, match family-model-stepping range */
771 ms = (cpu->x86_model << 4) | cpu->x86_mask;
772 while ((range = *erratum++))
773 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
774 (ms >= AMD_MODEL_RANGE_START(range)) &&
775 (ms <= AMD_MODEL_RANGE_END(range)))
776 return true;
778 return false;
781 EXPORT_SYMBOL_GPL(cpu_has_amd_erratum);