spi-topcliff-pch: add recovery processing in case wait-event timeout
[zen-stable.git] / drivers / usb / host / ehci-hcd.c
blobe5b3aed120851dd77eef16bc2ab7f91c60fbf05b
1 /*
2 * Enhanced Host Controller Interface (EHCI) driver for USB.
4 * Maintainer: Alan Stern <stern@rowland.harvard.edu>
6 * Copyright (c) 2000-2004 by David Brownell
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 #include <linux/module.h>
24 #include <linux/pci.h>
25 #include <linux/dmapool.h>
26 #include <linux/kernel.h>
27 #include <linux/delay.h>
28 #include <linux/ioport.h>
29 #include <linux/sched.h>
30 #include <linux/vmalloc.h>
31 #include <linux/errno.h>
32 #include <linux/init.h>
33 #include <linux/timer.h>
34 #include <linux/ktime.h>
35 #include <linux/list.h>
36 #include <linux/interrupt.h>
37 #include <linux/usb.h>
38 #include <linux/usb/hcd.h>
39 #include <linux/moduleparam.h>
40 #include <linux/dma-mapping.h>
41 #include <linux/debugfs.h>
42 #include <linux/slab.h>
43 #include <linux/uaccess.h>
45 #include <asm/byteorder.h>
46 #include <asm/io.h>
47 #include <asm/irq.h>
48 #include <asm/system.h>
49 #include <asm/unaligned.h>
51 #if defined(CONFIG_PPC_PS3)
52 #include <asm/firmware.h>
53 #endif
55 /*-------------------------------------------------------------------------*/
58 * EHCI hc_driver implementation ... experimental, incomplete.
59 * Based on the final 1.0 register interface specification.
61 * USB 2.0 shows up in upcoming www.pcmcia.org technology.
62 * First was PCMCIA, like ISA; then CardBus, which is PCI.
63 * Next comes "CardBay", using USB 2.0 signals.
65 * Contains additional contributions by Brad Hards, Rory Bolt, and others.
66 * Special thanks to Intel and VIA for providing host controllers to
67 * test this driver on, and Cypress (including In-System Design) for
68 * providing early devices for those host controllers to talk to!
71 #define DRIVER_AUTHOR "David Brownell"
72 #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
74 static const char hcd_name [] = "ehci_hcd";
77 #undef VERBOSE_DEBUG
78 #undef EHCI_URB_TRACE
80 #ifdef DEBUG
81 #define EHCI_STATS
82 #endif
84 /* magic numbers that can affect system performance */
85 #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
86 #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
87 #define EHCI_TUNE_RL_TT 0
88 #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
89 #define EHCI_TUNE_MULT_TT 1
91 * Some drivers think it's safe to schedule isochronous transfers more than
92 * 256 ms into the future (partly as a result of an old bug in the scheduling
93 * code). In an attempt to avoid trouble, we will use a minimum scheduling
94 * length of 512 frames instead of 256.
96 #define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */
98 #define EHCI_IAA_MSECS 10 /* arbitrary */
99 #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
100 #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
101 #define EHCI_SHRINK_JIFFIES (DIV_ROUND_UP(HZ, 200) + 1)
102 /* 5-ms async qh unlink delay */
104 /* Initial IRQ latency: faster than hw default */
105 static int log2_irq_thresh = 0; // 0 to 6
106 module_param (log2_irq_thresh, int, S_IRUGO);
107 MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
109 /* initial park setting: slower than hw default */
110 static unsigned park = 0;
111 module_param (park, uint, S_IRUGO);
112 MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
114 /* for flakey hardware, ignore overcurrent indicators */
115 static bool ignore_oc = 0;
116 module_param (ignore_oc, bool, S_IRUGO);
117 MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
119 /* for link power management(LPM) feature */
120 static unsigned int hird;
121 module_param(hird, int, S_IRUGO);
122 MODULE_PARM_DESC(hird, "host initiated resume duration, +1 for each 75us");
124 #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
126 /*-------------------------------------------------------------------------*/
128 #include "ehci.h"
129 #include "ehci-dbg.c"
130 #include "pci-quirks.h"
132 /*-------------------------------------------------------------------------*/
134 static void
135 timer_action(struct ehci_hcd *ehci, enum ehci_timer_action action)
137 /* Don't override timeouts which shrink or (later) disable
138 * the async ring; just the I/O watchdog. Note that if a
139 * SHRINK were pending, OFF would never be requested.
141 if (timer_pending(&ehci->watchdog)
142 && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
143 & ehci->actions))
144 return;
146 if (!test_and_set_bit(action, &ehci->actions)) {
147 unsigned long t;
149 switch (action) {
150 case TIMER_IO_WATCHDOG:
151 if (!ehci->need_io_watchdog)
152 return;
153 t = EHCI_IO_JIFFIES;
154 break;
155 case TIMER_ASYNC_OFF:
156 t = EHCI_ASYNC_JIFFIES;
157 break;
158 /* case TIMER_ASYNC_SHRINK: */
159 default:
160 t = EHCI_SHRINK_JIFFIES;
161 break;
163 mod_timer(&ehci->watchdog, t + jiffies);
167 /*-------------------------------------------------------------------------*/
170 * handshake - spin reading hc until handshake completes or fails
171 * @ptr: address of hc register to be read
172 * @mask: bits to look at in result of read
173 * @done: value of those bits when handshake succeeds
174 * @usec: timeout in microseconds
176 * Returns negative errno, or zero on success
178 * Success happens when the "mask" bits have the specified value (hardware
179 * handshake done). There are two failure modes: "usec" have passed (major
180 * hardware flakeout), or the register reads as all-ones (hardware removed).
182 * That last failure should_only happen in cases like physical cardbus eject
183 * before driver shutdown. But it also seems to be caused by bugs in cardbus
184 * bridge shutdown: shutting down the bridge before the devices using it.
186 static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
187 u32 mask, u32 done, int usec)
189 u32 result;
191 do {
192 result = ehci_readl(ehci, ptr);
193 if (result == ~(u32)0) /* card removed */
194 return -ENODEV;
195 result &= mask;
196 if (result == done)
197 return 0;
198 udelay (1);
199 usec--;
200 } while (usec > 0);
201 return -ETIMEDOUT;
204 /* check TDI/ARC silicon is in host mode */
205 static int tdi_in_host_mode (struct ehci_hcd *ehci)
207 u32 __iomem *reg_ptr;
208 u32 tmp;
210 reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
211 tmp = ehci_readl(ehci, reg_ptr);
212 return (tmp & 3) == USBMODE_CM_HC;
215 /* force HC to halt state from unknown (EHCI spec section 2.3) */
216 static int ehci_halt (struct ehci_hcd *ehci)
218 u32 temp = ehci_readl(ehci, &ehci->regs->status);
220 /* disable any irqs left enabled by previous code */
221 ehci_writel(ehci, 0, &ehci->regs->intr_enable);
223 if (ehci_is_TDI(ehci) && tdi_in_host_mode(ehci) == 0) {
224 return 0;
227 if ((temp & STS_HALT) != 0)
228 return 0;
230 temp = ehci_readl(ehci, &ehci->regs->command);
231 temp &= ~CMD_RUN;
232 ehci_writel(ehci, temp, &ehci->regs->command);
233 return handshake (ehci, &ehci->regs->status,
234 STS_HALT, STS_HALT, 16 * 125);
237 #if defined(CONFIG_USB_SUSPEND) && defined(CONFIG_PPC_PS3)
240 * The EHCI controller of the Cell Super Companion Chip used in the
241 * PS3 will stop the root hub after all root hub ports are suspended.
242 * When in this condition handshake will return -ETIMEDOUT. The
243 * STS_HLT bit will not be set, so inspection of the frame index is
244 * used here to test for the condition. If the condition is found
245 * return success to allow the USB suspend to complete.
248 static int handshake_for_broken_root_hub(struct ehci_hcd *ehci,
249 void __iomem *ptr, u32 mask, u32 done,
250 int usec)
252 unsigned int old_index;
253 int error;
255 if (!firmware_has_feature(FW_FEATURE_PS3_LV1))
256 return -ETIMEDOUT;
258 old_index = ehci_read_frame_index(ehci);
260 error = handshake(ehci, ptr, mask, done, usec);
262 if (error == -ETIMEDOUT && ehci_read_frame_index(ehci) == old_index)
263 return 0;
265 return error;
268 #else
270 static int handshake_for_broken_root_hub(struct ehci_hcd *ehci,
271 void __iomem *ptr, u32 mask, u32 done,
272 int usec)
274 return -ETIMEDOUT;
277 #endif
279 static int handshake_on_error_set_halt(struct ehci_hcd *ehci, void __iomem *ptr,
280 u32 mask, u32 done, int usec)
282 int error;
284 error = handshake(ehci, ptr, mask, done, usec);
285 if (error == -ETIMEDOUT)
286 error = handshake_for_broken_root_hub(ehci, ptr, mask, done,
287 usec);
289 if (error) {
290 ehci_halt(ehci);
291 ehci->rh_state = EHCI_RH_HALTED;
292 ehci_err(ehci, "force halt; handshake %p %08x %08x -> %d\n",
293 ptr, mask, done, error);
296 return error;
299 /* put TDI/ARC silicon into EHCI mode */
300 static void tdi_reset (struct ehci_hcd *ehci)
302 u32 __iomem *reg_ptr;
303 u32 tmp;
305 reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
306 tmp = ehci_readl(ehci, reg_ptr);
307 tmp |= USBMODE_CM_HC;
308 /* The default byte access to MMR space is LE after
309 * controller reset. Set the required endian mode
310 * for transfer buffers to match the host microprocessor
312 if (ehci_big_endian_mmio(ehci))
313 tmp |= USBMODE_BE;
314 ehci_writel(ehci, tmp, reg_ptr);
317 /* reset a non-running (STS_HALT == 1) controller */
318 static int ehci_reset (struct ehci_hcd *ehci)
320 int retval;
321 u32 command = ehci_readl(ehci, &ehci->regs->command);
323 /* If the EHCI debug controller is active, special care must be
324 * taken before and after a host controller reset */
325 if (ehci->debug && !dbgp_reset_prep())
326 ehci->debug = NULL;
328 command |= CMD_RESET;
329 dbg_cmd (ehci, "reset", command);
330 ehci_writel(ehci, command, &ehci->regs->command);
331 ehci->rh_state = EHCI_RH_HALTED;
332 ehci->next_statechange = jiffies;
333 retval = handshake (ehci, &ehci->regs->command,
334 CMD_RESET, 0, 250 * 1000);
336 if (ehci->has_hostpc) {
337 ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
338 (u32 __iomem *)(((u8 *)ehci->regs) + USBMODE_EX));
339 ehci_writel(ehci, TXFIFO_DEFAULT,
340 (u32 __iomem *)(((u8 *)ehci->regs) + TXFILLTUNING));
342 if (retval)
343 return retval;
345 if (ehci_is_TDI(ehci))
346 tdi_reset (ehci);
348 if (ehci->debug)
349 dbgp_external_startup();
351 return retval;
354 /* idle the controller (from running) */
355 static void ehci_quiesce (struct ehci_hcd *ehci)
357 u32 temp;
359 #ifdef DEBUG
360 if (ehci->rh_state != EHCI_RH_RUNNING)
361 BUG ();
362 #endif
364 /* wait for any schedule enables/disables to take effect */
365 temp = ehci_readl(ehci, &ehci->regs->command) << 10;
366 temp &= STS_ASS | STS_PSS;
367 if (handshake_on_error_set_halt(ehci, &ehci->regs->status,
368 STS_ASS | STS_PSS, temp, 16 * 125))
369 return;
371 /* then disable anything that's still active */
372 temp = ehci_readl(ehci, &ehci->regs->command);
373 temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
374 ehci_writel(ehci, temp, &ehci->regs->command);
376 /* hardware can take 16 microframes to turn off ... */
377 handshake_on_error_set_halt(ehci, &ehci->regs->status,
378 STS_ASS | STS_PSS, 0, 16 * 125);
381 /*-------------------------------------------------------------------------*/
383 static void end_unlink_async(struct ehci_hcd *ehci);
384 static void ehci_work(struct ehci_hcd *ehci);
386 #include "ehci-hub.c"
387 #include "ehci-lpm.c"
388 #include "ehci-mem.c"
389 #include "ehci-q.c"
390 #include "ehci-sched.c"
391 #include "ehci-sysfs.c"
393 /*-------------------------------------------------------------------------*/
395 static void ehci_iaa_watchdog(unsigned long param)
397 struct ehci_hcd *ehci = (struct ehci_hcd *) param;
398 unsigned long flags;
400 spin_lock_irqsave (&ehci->lock, flags);
402 /* Lost IAA irqs wedge things badly; seen first with a vt8235.
403 * So we need this watchdog, but must protect it against both
404 * (a) SMP races against real IAA firing and retriggering, and
405 * (b) clean HC shutdown, when IAA watchdog was pending.
407 if (ehci->reclaim
408 && !timer_pending(&ehci->iaa_watchdog)
409 && ehci->rh_state == EHCI_RH_RUNNING) {
410 u32 cmd, status;
412 /* If we get here, IAA is *REALLY* late. It's barely
413 * conceivable that the system is so busy that CMD_IAAD
414 * is still legitimately set, so let's be sure it's
415 * clear before we read STS_IAA. (The HC should clear
416 * CMD_IAAD when it sets STS_IAA.)
418 cmd = ehci_readl(ehci, &ehci->regs->command);
419 if (cmd & CMD_IAAD)
420 ehci_writel(ehci, cmd & ~CMD_IAAD,
421 &ehci->regs->command);
423 /* If IAA is set here it either legitimately triggered
424 * before we cleared IAAD above (but _way_ late, so we'll
425 * still count it as lost) ... or a silicon erratum:
426 * - VIA seems to set IAA without triggering the IRQ;
427 * - IAAD potentially cleared without setting IAA.
429 status = ehci_readl(ehci, &ehci->regs->status);
430 if ((status & STS_IAA) || !(cmd & CMD_IAAD)) {
431 COUNT (ehci->stats.lost_iaa);
432 ehci_writel(ehci, STS_IAA, &ehci->regs->status);
435 ehci_vdbg(ehci, "IAA watchdog: status %x cmd %x\n",
436 status, cmd);
437 end_unlink_async(ehci);
440 spin_unlock_irqrestore(&ehci->lock, flags);
443 static void ehci_watchdog(unsigned long param)
445 struct ehci_hcd *ehci = (struct ehci_hcd *) param;
446 unsigned long flags;
448 spin_lock_irqsave(&ehci->lock, flags);
450 /* stop async processing after it's idled a bit */
451 if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
452 start_unlink_async (ehci, ehci->async);
454 /* ehci could run by timer, without IRQs ... */
455 ehci_work (ehci);
457 spin_unlock_irqrestore (&ehci->lock, flags);
460 /* On some systems, leaving remote wakeup enabled prevents system shutdown.
461 * The firmware seems to think that powering off is a wakeup event!
462 * This routine turns off remote wakeup and everything else, on all ports.
464 static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
466 int port = HCS_N_PORTS(ehci->hcs_params);
468 while (port--)
469 ehci_writel(ehci, PORT_RWC_BITS,
470 &ehci->regs->port_status[port]);
474 * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
475 * Should be called with ehci->lock held.
477 static void ehci_silence_controller(struct ehci_hcd *ehci)
479 ehci_halt(ehci);
480 ehci_turn_off_all_ports(ehci);
482 /* make BIOS/etc use companion controller during reboot */
483 ehci_writel(ehci, 0, &ehci->regs->configured_flag);
485 /* unblock posted writes */
486 ehci_readl(ehci, &ehci->regs->configured_flag);
489 /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
490 * This forcibly disables dma and IRQs, helping kexec and other cases
491 * where the next system software may expect clean state.
493 static void ehci_shutdown(struct usb_hcd *hcd)
495 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
497 del_timer_sync(&ehci->watchdog);
498 del_timer_sync(&ehci->iaa_watchdog);
500 spin_lock_irq(&ehci->lock);
501 ehci_silence_controller(ehci);
502 spin_unlock_irq(&ehci->lock);
505 static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
507 unsigned port;
509 if (!HCS_PPC (ehci->hcs_params))
510 return;
512 ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
513 for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
514 (void) ehci_hub_control(ehci_to_hcd(ehci),
515 is_on ? SetPortFeature : ClearPortFeature,
516 USB_PORT_FEAT_POWER,
517 port--, NULL, 0);
518 /* Flush those writes */
519 ehci_readl(ehci, &ehci->regs->command);
520 msleep(20);
523 /*-------------------------------------------------------------------------*/
526 * ehci_work is called from some interrupts, timers, and so on.
527 * it calls driver completion functions, after dropping ehci->lock.
529 static void ehci_work (struct ehci_hcd *ehci)
531 timer_action_done (ehci, TIMER_IO_WATCHDOG);
533 /* another CPU may drop ehci->lock during a schedule scan while
534 * it reports urb completions. this flag guards against bogus
535 * attempts at re-entrant schedule scanning.
537 if (ehci->scanning)
538 return;
539 ehci->scanning = 1;
540 scan_async (ehci);
541 if (ehci->next_uframe != -1)
542 scan_periodic (ehci);
543 ehci->scanning = 0;
545 /* the IO watchdog guards against hardware or driver bugs that
546 * misplace IRQs, and should let us run completely without IRQs.
547 * such lossage has been observed on both VT6202 and VT8235.
549 if (ehci->rh_state == EHCI_RH_RUNNING &&
550 (ehci->async->qh_next.ptr != NULL ||
551 ehci->periodic_sched != 0))
552 timer_action (ehci, TIMER_IO_WATCHDOG);
556 * Called when the ehci_hcd module is removed.
558 static void ehci_stop (struct usb_hcd *hcd)
560 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
562 ehci_dbg (ehci, "stop\n");
564 /* no more interrupts ... */
565 del_timer_sync (&ehci->watchdog);
566 del_timer_sync(&ehci->iaa_watchdog);
568 spin_lock_irq(&ehci->lock);
569 if (ehci->rh_state == EHCI_RH_RUNNING)
570 ehci_quiesce (ehci);
572 ehci_silence_controller(ehci);
573 ehci_reset (ehci);
574 spin_unlock_irq(&ehci->lock);
576 remove_sysfs_files(ehci);
577 remove_debug_files (ehci);
579 /* root hub is shut down separately (first, when possible) */
580 spin_lock_irq (&ehci->lock);
581 if (ehci->async)
582 ehci_work (ehci);
583 spin_unlock_irq (&ehci->lock);
584 ehci_mem_cleanup (ehci);
586 if (ehci->amd_pll_fix == 1)
587 usb_amd_dev_put();
589 #ifdef EHCI_STATS
590 ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
591 ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
592 ehci->stats.lost_iaa);
593 ehci_dbg (ehci, "complete %ld unlink %ld\n",
594 ehci->stats.complete, ehci->stats.unlink);
595 #endif
597 dbg_status (ehci, "ehci_stop completed",
598 ehci_readl(ehci, &ehci->regs->status));
601 /* one-time init, only for memory state */
602 static int ehci_init(struct usb_hcd *hcd)
604 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
605 u32 temp;
606 int retval;
607 u32 hcc_params;
608 struct ehci_qh_hw *hw;
610 spin_lock_init(&ehci->lock);
613 * keep io watchdog by default, those good HCDs could turn off it later
615 ehci->need_io_watchdog = 1;
616 init_timer(&ehci->watchdog);
617 ehci->watchdog.function = ehci_watchdog;
618 ehci->watchdog.data = (unsigned long) ehci;
620 init_timer(&ehci->iaa_watchdog);
621 ehci->iaa_watchdog.function = ehci_iaa_watchdog;
622 ehci->iaa_watchdog.data = (unsigned long) ehci;
624 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
627 * by default set standard 80% (== 100 usec/uframe) max periodic
628 * bandwidth as required by USB 2.0
630 ehci->uframe_periodic_max = 100;
633 * hw default: 1K periodic list heads, one per frame.
634 * periodic_size can shrink by USBCMD update if hcc_params allows.
636 ehci->periodic_size = DEFAULT_I_TDPS;
637 INIT_LIST_HEAD(&ehci->cached_itd_list);
638 INIT_LIST_HEAD(&ehci->cached_sitd_list);
640 if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
641 /* periodic schedule size can be smaller than default */
642 switch (EHCI_TUNE_FLS) {
643 case 0: ehci->periodic_size = 1024; break;
644 case 1: ehci->periodic_size = 512; break;
645 case 2: ehci->periodic_size = 256; break;
646 default: BUG();
649 if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
650 return retval;
652 /* controllers may cache some of the periodic schedule ... */
653 if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
654 ehci->i_thresh = 2 + 8;
655 else // N microframes cached
656 ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
658 ehci->reclaim = NULL;
659 ehci->next_uframe = -1;
660 ehci->clock_frame = -1;
663 * dedicate a qh for the async ring head, since we couldn't unlink
664 * a 'real' qh without stopping the async schedule [4.8]. use it
665 * as the 'reclamation list head' too.
666 * its dummy is used in hw_alt_next of many tds, to prevent the qh
667 * from automatically advancing to the next td after short reads.
669 ehci->async->qh_next.qh = NULL;
670 hw = ehci->async->hw;
671 hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
672 hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
673 hw->hw_info1 |= cpu_to_hc32(ehci, (1 << 7)); /* I = 1 */
674 hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
675 hw->hw_qtd_next = EHCI_LIST_END(ehci);
676 ehci->async->qh_state = QH_STATE_LINKED;
677 hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
679 /* clear interrupt enables, set irq latency */
680 if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
681 log2_irq_thresh = 0;
682 temp = 1 << (16 + log2_irq_thresh);
683 if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
684 ehci->has_ppcd = 1;
685 ehci_dbg(ehci, "enable per-port change event\n");
686 temp |= CMD_PPCEE;
688 if (HCC_CANPARK(hcc_params)) {
689 /* HW default park == 3, on hardware that supports it (like
690 * NVidia and ALI silicon), maximizes throughput on the async
691 * schedule by avoiding QH fetches between transfers.
693 * With fast usb storage devices and NForce2, "park" seems to
694 * make problems: throughput reduction (!), data errors...
696 if (park) {
697 park = min(park, (unsigned) 3);
698 temp |= CMD_PARK;
699 temp |= park << 8;
701 ehci_dbg(ehci, "park %d\n", park);
703 if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
704 /* periodic schedule size can be smaller than default */
705 temp &= ~(3 << 2);
706 temp |= (EHCI_TUNE_FLS << 2);
708 if (HCC_LPM(hcc_params)) {
709 /* support link power management EHCI 1.1 addendum */
710 ehci_dbg(ehci, "support lpm\n");
711 ehci->has_lpm = 1;
712 if (hird > 0xf) {
713 ehci_dbg(ehci, "hird %d invalid, use default 0",
714 hird);
715 hird = 0;
717 temp |= hird << 24;
719 ehci->command = temp;
721 /* Accept arbitrarily long scatter-gather lists */
722 if (!(hcd->driver->flags & HCD_LOCAL_MEM))
723 hcd->self.sg_tablesize = ~0;
724 return 0;
727 /* start HC running; it's halted, ehci_init() has been run (once) */
728 static int ehci_run (struct usb_hcd *hcd)
730 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
731 u32 temp;
732 u32 hcc_params;
734 hcd->uses_new_polling = 1;
736 /* EHCI spec section 4.1 */
738 ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
739 ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
742 * hcc_params controls whether ehci->regs->segment must (!!!)
743 * be used; it constrains QH/ITD/SITD and QTD locations.
744 * pci_pool consistent memory always uses segment zero.
745 * streaming mappings for I/O buffers, like pci_map_single(),
746 * can return segments above 4GB, if the device allows.
748 * NOTE: the dma mask is visible through dma_supported(), so
749 * drivers can pass this info along ... like NETIF_F_HIGHDMA,
750 * Scsi_Host.highmem_io, and so forth. It's readonly to all
751 * host side drivers though.
753 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
754 if (HCC_64BIT_ADDR(hcc_params)) {
755 ehci_writel(ehci, 0, &ehci->regs->segment);
756 #if 0
757 // this is deeply broken on almost all architectures
758 if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
759 ehci_info(ehci, "enabled 64bit DMA\n");
760 #endif
764 // Philips, Intel, and maybe others need CMD_RUN before the
765 // root hub will detect new devices (why?); NEC doesn't
766 ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
767 ehci->command |= CMD_RUN;
768 ehci_writel(ehci, ehci->command, &ehci->regs->command);
769 dbg_cmd (ehci, "init", ehci->command);
772 * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
773 * are explicitly handed to companion controller(s), so no TT is
774 * involved with the root hub. (Except where one is integrated,
775 * and there's no companion controller unless maybe for USB OTG.)
777 * Turning on the CF flag will transfer ownership of all ports
778 * from the companions to the EHCI controller. If any of the
779 * companions are in the middle of a port reset at the time, it
780 * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
781 * guarantees that no resets are in progress. After we set CF,
782 * a short delay lets the hardware catch up; new resets shouldn't
783 * be started before the port switching actions could complete.
785 down_write(&ehci_cf_port_reset_rwsem);
786 ehci->rh_state = EHCI_RH_RUNNING;
787 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
788 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
789 msleep(5);
790 up_write(&ehci_cf_port_reset_rwsem);
791 ehci->last_periodic_enable = ktime_get_real();
793 temp = HC_VERSION(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
794 ehci_info (ehci,
795 "USB %x.%x started, EHCI %x.%02x%s\n",
796 ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
797 temp >> 8, temp & 0xff,
798 ignore_oc ? ", overcurrent ignored" : "");
800 ehci_writel(ehci, INTR_MASK,
801 &ehci->regs->intr_enable); /* Turn On Interrupts */
803 /* GRR this is run-once init(), being done every time the HC starts.
804 * So long as they're part of class devices, we can't do it init()
805 * since the class device isn't created that early.
807 create_debug_files(ehci);
808 create_sysfs_files(ehci);
810 return 0;
813 static int __maybe_unused ehci_setup (struct usb_hcd *hcd)
815 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
816 int retval;
818 ehci->regs = (void __iomem *)ehci->caps +
819 HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
820 dbg_hcs_params(ehci, "reset");
821 dbg_hcc_params(ehci, "reset");
823 /* cache this readonly data; minimize chip reads */
824 ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
826 ehci->sbrn = HCD_USB2;
828 retval = ehci_halt(ehci);
829 if (retval)
830 return retval;
832 /* data structure init */
833 retval = ehci_init(hcd);
834 if (retval)
835 return retval;
837 ehci_reset(ehci);
839 return 0;
842 /*-------------------------------------------------------------------------*/
844 static irqreturn_t ehci_irq (struct usb_hcd *hcd)
846 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
847 u32 status, masked_status, pcd_status = 0, cmd;
848 int bh;
850 spin_lock (&ehci->lock);
852 status = ehci_readl(ehci, &ehci->regs->status);
854 /* e.g. cardbus physical eject */
855 if (status == ~(u32) 0) {
856 ehci_dbg (ehci, "device removed\n");
857 goto dead;
861 * We don't use STS_FLR, but some controllers don't like it to
862 * remain on, so mask it out along with the other status bits.
864 masked_status = status & (INTR_MASK | STS_FLR);
866 /* Shared IRQ? */
867 if (!masked_status || unlikely(ehci->rh_state == EHCI_RH_HALTED)) {
868 spin_unlock(&ehci->lock);
869 return IRQ_NONE;
872 /* clear (just) interrupts */
873 ehci_writel(ehci, masked_status, &ehci->regs->status);
874 cmd = ehci_readl(ehci, &ehci->regs->command);
875 bh = 0;
877 #ifdef VERBOSE_DEBUG
878 /* unrequested/ignored: Frame List Rollover */
879 dbg_status (ehci, "irq", status);
880 #endif
882 /* INT, ERR, and IAA interrupt rates can be throttled */
884 /* normal [4.15.1.2] or error [4.15.1.1] completion */
885 if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
886 if (likely ((status & STS_ERR) == 0))
887 COUNT (ehci->stats.normal);
888 else
889 COUNT (ehci->stats.error);
890 bh = 1;
893 /* complete the unlinking of some qh [4.15.2.3] */
894 if (status & STS_IAA) {
895 /* guard against (alleged) silicon errata */
896 if (cmd & CMD_IAAD) {
897 ehci_writel(ehci, cmd & ~CMD_IAAD,
898 &ehci->regs->command);
899 ehci_dbg(ehci, "IAA with IAAD still set?\n");
901 if (ehci->reclaim) {
902 COUNT(ehci->stats.reclaim);
903 end_unlink_async(ehci);
904 } else
905 ehci_dbg(ehci, "IAA with nothing to reclaim?\n");
908 /* remote wakeup [4.3.1] */
909 if (status & STS_PCD) {
910 unsigned i = HCS_N_PORTS (ehci->hcs_params);
911 u32 ppcd = 0;
913 /* kick root hub later */
914 pcd_status = status;
916 /* resume root hub? */
917 if (ehci->rh_state == EHCI_RH_SUSPENDED)
918 usb_hcd_resume_root_hub(hcd);
920 /* get per-port change detect bits */
921 if (ehci->has_ppcd)
922 ppcd = status >> 16;
924 while (i--) {
925 int pstatus;
927 /* leverage per-port change bits feature */
928 if (ehci->has_ppcd && !(ppcd & (1 << i)))
929 continue;
930 pstatus = ehci_readl(ehci,
931 &ehci->regs->port_status[i]);
933 if (pstatus & PORT_OWNER)
934 continue;
935 if (!(test_bit(i, &ehci->suspended_ports) &&
936 ((pstatus & PORT_RESUME) ||
937 !(pstatus & PORT_SUSPEND)) &&
938 (pstatus & PORT_PE) &&
939 ehci->reset_done[i] == 0))
940 continue;
942 /* start 20 msec resume signaling from this port,
943 * and make khubd collect PORT_STAT_C_SUSPEND to
944 * stop that signaling. Use 5 ms extra for safety,
945 * like usb_port_resume() does.
947 ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
948 ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
949 mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
953 /* PCI errors [4.15.2.4] */
954 if (unlikely ((status & STS_FATAL) != 0)) {
955 ehci_err(ehci, "fatal error\n");
956 dbg_cmd(ehci, "fatal", cmd);
957 dbg_status(ehci, "fatal", status);
958 ehci_halt(ehci);
959 dead:
960 ehci_reset(ehci);
961 ehci_writel(ehci, 0, &ehci->regs->configured_flag);
962 usb_hc_died(hcd);
963 /* generic layer kills/unlinks all urbs, then
964 * uses ehci_stop to clean up the rest
966 bh = 1;
969 if (bh)
970 ehci_work (ehci);
971 spin_unlock (&ehci->lock);
972 if (pcd_status)
973 usb_hcd_poll_rh_status(hcd);
974 return IRQ_HANDLED;
977 /*-------------------------------------------------------------------------*/
980 * non-error returns are a promise to giveback() the urb later
981 * we drop ownership so next owner (or urb unlink) can get it
983 * urb + dev is in hcd.self.controller.urb_list
984 * we're queueing TDs onto software and hardware lists
986 * hcd-specific init for hcpriv hasn't been done yet
988 * NOTE: control, bulk, and interrupt share the same code to append TDs
989 * to a (possibly active) QH, and the same QH scanning code.
991 static int ehci_urb_enqueue (
992 struct usb_hcd *hcd,
993 struct urb *urb,
994 gfp_t mem_flags
996 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
997 struct list_head qtd_list;
999 INIT_LIST_HEAD (&qtd_list);
1001 switch (usb_pipetype (urb->pipe)) {
1002 case PIPE_CONTROL:
1003 /* qh_completions() code doesn't handle all the fault cases
1004 * in multi-TD control transfers. Even 1KB is rare anyway.
1006 if (urb->transfer_buffer_length > (16 * 1024))
1007 return -EMSGSIZE;
1008 /* FALLTHROUGH */
1009 /* case PIPE_BULK: */
1010 default:
1011 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
1012 return -ENOMEM;
1013 return submit_async(ehci, urb, &qtd_list, mem_flags);
1015 case PIPE_INTERRUPT:
1016 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
1017 return -ENOMEM;
1018 return intr_submit(ehci, urb, &qtd_list, mem_flags);
1020 case PIPE_ISOCHRONOUS:
1021 if (urb->dev->speed == USB_SPEED_HIGH)
1022 return itd_submit (ehci, urb, mem_flags);
1023 else
1024 return sitd_submit (ehci, urb, mem_flags);
1028 static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
1030 /* failfast */
1031 if (ehci->rh_state != EHCI_RH_RUNNING && ehci->reclaim)
1032 end_unlink_async(ehci);
1034 /* If the QH isn't linked then there's nothing we can do
1035 * unless we were called during a giveback, in which case
1036 * qh_completions() has to deal with it.
1038 if (qh->qh_state != QH_STATE_LINKED) {
1039 if (qh->qh_state == QH_STATE_COMPLETING)
1040 qh->needs_rescan = 1;
1041 return;
1044 /* defer till later if busy */
1045 if (ehci->reclaim) {
1046 struct ehci_qh *last;
1048 for (last = ehci->reclaim;
1049 last->reclaim;
1050 last = last->reclaim)
1051 continue;
1052 qh->qh_state = QH_STATE_UNLINK_WAIT;
1053 last->reclaim = qh;
1055 /* start IAA cycle */
1056 } else
1057 start_unlink_async (ehci, qh);
1060 /* remove from hardware lists
1061 * completions normally happen asynchronously
1064 static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1066 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1067 struct ehci_qh *qh;
1068 unsigned long flags;
1069 int rc;
1071 spin_lock_irqsave (&ehci->lock, flags);
1072 rc = usb_hcd_check_unlink_urb(hcd, urb, status);
1073 if (rc)
1074 goto done;
1076 switch (usb_pipetype (urb->pipe)) {
1077 // case PIPE_CONTROL:
1078 // case PIPE_BULK:
1079 default:
1080 qh = (struct ehci_qh *) urb->hcpriv;
1081 if (!qh)
1082 break;
1083 switch (qh->qh_state) {
1084 case QH_STATE_LINKED:
1085 case QH_STATE_COMPLETING:
1086 unlink_async(ehci, qh);
1087 break;
1088 case QH_STATE_UNLINK:
1089 case QH_STATE_UNLINK_WAIT:
1090 /* already started */
1091 break;
1092 case QH_STATE_IDLE:
1093 /* QH might be waiting for a Clear-TT-Buffer */
1094 qh_completions(ehci, qh);
1095 break;
1097 break;
1099 case PIPE_INTERRUPT:
1100 qh = (struct ehci_qh *) urb->hcpriv;
1101 if (!qh)
1102 break;
1103 switch (qh->qh_state) {
1104 case QH_STATE_LINKED:
1105 case QH_STATE_COMPLETING:
1106 intr_deschedule (ehci, qh);
1107 break;
1108 case QH_STATE_IDLE:
1109 qh_completions (ehci, qh);
1110 break;
1111 default:
1112 ehci_dbg (ehci, "bogus qh %p state %d\n",
1113 qh, qh->qh_state);
1114 goto done;
1116 break;
1118 case PIPE_ISOCHRONOUS:
1119 // itd or sitd ...
1121 // wait till next completion, do it then.
1122 // completion irqs can wait up to 1024 msec,
1123 break;
1125 done:
1126 spin_unlock_irqrestore (&ehci->lock, flags);
1127 return rc;
1130 /*-------------------------------------------------------------------------*/
1132 // bulk qh holds the data toggle
1134 static void
1135 ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1137 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1138 unsigned long flags;
1139 struct ehci_qh *qh, *tmp;
1141 /* ASSERT: any requests/urbs are being unlinked */
1142 /* ASSERT: nobody can be submitting urbs for this any more */
1144 rescan:
1145 spin_lock_irqsave (&ehci->lock, flags);
1146 qh = ep->hcpriv;
1147 if (!qh)
1148 goto done;
1150 /* endpoints can be iso streams. for now, we don't
1151 * accelerate iso completions ... so spin a while.
1153 if (qh->hw == NULL) {
1154 ehci_vdbg (ehci, "iso delay\n");
1155 goto idle_timeout;
1158 if (ehci->rh_state != EHCI_RH_RUNNING)
1159 qh->qh_state = QH_STATE_IDLE;
1160 switch (qh->qh_state) {
1161 case QH_STATE_LINKED:
1162 case QH_STATE_COMPLETING:
1163 for (tmp = ehci->async->qh_next.qh;
1164 tmp && tmp != qh;
1165 tmp = tmp->qh_next.qh)
1166 continue;
1167 /* periodic qh self-unlinks on empty, and a COMPLETING qh
1168 * may already be unlinked.
1170 if (tmp)
1171 unlink_async(ehci, qh);
1172 /* FALL THROUGH */
1173 case QH_STATE_UNLINK: /* wait for hw to finish? */
1174 case QH_STATE_UNLINK_WAIT:
1175 idle_timeout:
1176 spin_unlock_irqrestore (&ehci->lock, flags);
1177 schedule_timeout_uninterruptible(1);
1178 goto rescan;
1179 case QH_STATE_IDLE: /* fully unlinked */
1180 if (qh->clearing_tt)
1181 goto idle_timeout;
1182 if (list_empty (&qh->qtd_list)) {
1183 qh_put (qh);
1184 break;
1186 /* else FALL THROUGH */
1187 default:
1188 /* caller was supposed to have unlinked any requests;
1189 * that's not our job. just leak this memory.
1191 ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
1192 qh, ep->desc.bEndpointAddress, qh->qh_state,
1193 list_empty (&qh->qtd_list) ? "" : "(has tds)");
1194 break;
1196 ep->hcpriv = NULL;
1197 done:
1198 spin_unlock_irqrestore (&ehci->lock, flags);
1201 static void
1202 ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1204 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1205 struct ehci_qh *qh;
1206 int eptype = usb_endpoint_type(&ep->desc);
1207 int epnum = usb_endpoint_num(&ep->desc);
1208 int is_out = usb_endpoint_dir_out(&ep->desc);
1209 unsigned long flags;
1211 if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
1212 return;
1214 spin_lock_irqsave(&ehci->lock, flags);
1215 qh = ep->hcpriv;
1217 /* For Bulk and Interrupt endpoints we maintain the toggle state
1218 * in the hardware; the toggle bits in udev aren't used at all.
1219 * When an endpoint is reset by usb_clear_halt() we must reset
1220 * the toggle bit in the QH.
1222 if (qh) {
1223 usb_settoggle(qh->dev, epnum, is_out, 0);
1224 if (!list_empty(&qh->qtd_list)) {
1225 WARN_ONCE(1, "clear_halt for a busy endpoint\n");
1226 } else if (qh->qh_state == QH_STATE_LINKED ||
1227 qh->qh_state == QH_STATE_COMPLETING) {
1229 /* The toggle value in the QH can't be updated
1230 * while the QH is active. Unlink it now;
1231 * re-linking will call qh_refresh().
1233 if (eptype == USB_ENDPOINT_XFER_BULK)
1234 unlink_async(ehci, qh);
1235 else
1236 intr_deschedule(ehci, qh);
1239 spin_unlock_irqrestore(&ehci->lock, flags);
1242 static int ehci_get_frame (struct usb_hcd *hcd)
1244 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1245 return (ehci_read_frame_index(ehci) >> 3) % ehci->periodic_size;
1248 /*-------------------------------------------------------------------------*/
1250 MODULE_DESCRIPTION(DRIVER_DESC);
1251 MODULE_AUTHOR (DRIVER_AUTHOR);
1252 MODULE_LICENSE ("GPL");
1254 #ifdef CONFIG_PCI
1255 #include "ehci-pci.c"
1256 #define PCI_DRIVER ehci_pci_driver
1257 #endif
1259 #ifdef CONFIG_USB_EHCI_FSL
1260 #include "ehci-fsl.c"
1261 #define PLATFORM_DRIVER ehci_fsl_driver
1262 #endif
1264 #ifdef CONFIG_USB_EHCI_MXC
1265 #include "ehci-mxc.c"
1266 #define PLATFORM_DRIVER ehci_mxc_driver
1267 #endif
1269 #ifdef CONFIG_USB_EHCI_SH
1270 #include "ehci-sh.c"
1271 #define PLATFORM_DRIVER ehci_hcd_sh_driver
1272 #endif
1274 #ifdef CONFIG_MIPS_ALCHEMY
1275 #include "ehci-au1xxx.c"
1276 #define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
1277 #endif
1279 #ifdef CONFIG_USB_EHCI_HCD_OMAP
1280 #include "ehci-omap.c"
1281 #define PLATFORM_DRIVER ehci_hcd_omap_driver
1282 #endif
1284 #ifdef CONFIG_PPC_PS3
1285 #include "ehci-ps3.c"
1286 #define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
1287 #endif
1289 #ifdef CONFIG_USB_EHCI_HCD_PPC_OF
1290 #include "ehci-ppc-of.c"
1291 #define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
1292 #endif
1294 #ifdef CONFIG_XPS_USB_HCD_XILINX
1295 #include "ehci-xilinx-of.c"
1296 #define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver
1297 #endif
1299 #ifdef CONFIG_PLAT_ORION
1300 #include "ehci-orion.c"
1301 #define PLATFORM_DRIVER ehci_orion_driver
1302 #endif
1304 #ifdef CONFIG_ARCH_IXP4XX
1305 #include "ehci-ixp4xx.c"
1306 #define PLATFORM_DRIVER ixp4xx_ehci_driver
1307 #endif
1309 #ifdef CONFIG_USB_W90X900_EHCI
1310 #include "ehci-w90x900.c"
1311 #define PLATFORM_DRIVER ehci_hcd_w90x900_driver
1312 #endif
1314 #ifdef CONFIG_ARCH_AT91
1315 #include "ehci-atmel.c"
1316 #define PLATFORM_DRIVER ehci_atmel_driver
1317 #endif
1319 #ifdef CONFIG_USB_OCTEON_EHCI
1320 #include "ehci-octeon.c"
1321 #define PLATFORM_DRIVER ehci_octeon_driver
1322 #endif
1324 #ifdef CONFIG_USB_CNS3XXX_EHCI
1325 #include "ehci-cns3xxx.c"
1326 #define PLATFORM_DRIVER cns3xxx_ehci_driver
1327 #endif
1329 #ifdef CONFIG_ARCH_VT8500
1330 #include "ehci-vt8500.c"
1331 #define PLATFORM_DRIVER vt8500_ehci_driver
1332 #endif
1334 #ifdef CONFIG_PLAT_SPEAR
1335 #include "ehci-spear.c"
1336 #define PLATFORM_DRIVER spear_ehci_hcd_driver
1337 #endif
1339 #ifdef CONFIG_USB_EHCI_MSM
1340 #include "ehci-msm.c"
1341 #define PLATFORM_DRIVER ehci_msm_driver
1342 #endif
1344 #ifdef CONFIG_USB_EHCI_HCD_PMC_MSP
1345 #include "ehci-pmcmsp.c"
1346 #define PLATFORM_DRIVER ehci_hcd_msp_driver
1347 #endif
1349 #ifdef CONFIG_USB_EHCI_TEGRA
1350 #include "ehci-tegra.c"
1351 #define PLATFORM_DRIVER tegra_ehci_driver
1352 #endif
1354 #ifdef CONFIG_USB_EHCI_S5P
1355 #include "ehci-s5p.c"
1356 #define PLATFORM_DRIVER s5p_ehci_driver
1357 #endif
1359 #ifdef CONFIG_USB_EHCI_ATH79
1360 #include "ehci-ath79.c"
1361 #define PLATFORM_DRIVER ehci_ath79_driver
1362 #endif
1364 #ifdef CONFIG_SPARC_LEON
1365 #include "ehci-grlib.c"
1366 #define PLATFORM_DRIVER ehci_grlib_driver
1367 #endif
1369 #ifdef CONFIG_USB_PXA168_EHCI
1370 #include "ehci-pxa168.c"
1371 #define PLATFORM_DRIVER ehci_pxa168_driver
1372 #endif
1374 #ifdef CONFIG_CPU_XLR
1375 #include "ehci-xls.c"
1376 #define PLATFORM_DRIVER ehci_xls_driver
1377 #endif
1379 #ifdef CONFIG_USB_EHCI_MV
1380 #include "ehci-mv.c"
1381 #define PLATFORM_DRIVER ehci_mv_driver
1382 #endif
1384 #if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
1385 !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER) && \
1386 !defined(XILINX_OF_PLATFORM_DRIVER)
1387 #error "missing bus glue for ehci-hcd"
1388 #endif
1390 static int __init ehci_hcd_init(void)
1392 int retval = 0;
1394 if (usb_disabled())
1395 return -ENODEV;
1397 printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
1398 set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
1399 if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
1400 test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
1401 printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
1402 " before uhci_hcd and ohci_hcd, not after\n");
1404 pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
1405 hcd_name,
1406 sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
1407 sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
1409 #ifdef DEBUG
1410 ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
1411 if (!ehci_debug_root) {
1412 retval = -ENOENT;
1413 goto err_debug;
1415 #endif
1417 #ifdef PLATFORM_DRIVER
1418 retval = platform_driver_register(&PLATFORM_DRIVER);
1419 if (retval < 0)
1420 goto clean0;
1421 #endif
1423 #ifdef PCI_DRIVER
1424 retval = pci_register_driver(&PCI_DRIVER);
1425 if (retval < 0)
1426 goto clean1;
1427 #endif
1429 #ifdef PS3_SYSTEM_BUS_DRIVER
1430 retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
1431 if (retval < 0)
1432 goto clean2;
1433 #endif
1435 #ifdef OF_PLATFORM_DRIVER
1436 retval = platform_driver_register(&OF_PLATFORM_DRIVER);
1437 if (retval < 0)
1438 goto clean3;
1439 #endif
1441 #ifdef XILINX_OF_PLATFORM_DRIVER
1442 retval = platform_driver_register(&XILINX_OF_PLATFORM_DRIVER);
1443 if (retval < 0)
1444 goto clean4;
1445 #endif
1446 return retval;
1448 #ifdef XILINX_OF_PLATFORM_DRIVER
1449 /* platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); */
1450 clean4:
1451 #endif
1452 #ifdef OF_PLATFORM_DRIVER
1453 platform_driver_unregister(&OF_PLATFORM_DRIVER);
1454 clean3:
1455 #endif
1456 #ifdef PS3_SYSTEM_BUS_DRIVER
1457 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1458 clean2:
1459 #endif
1460 #ifdef PCI_DRIVER
1461 pci_unregister_driver(&PCI_DRIVER);
1462 clean1:
1463 #endif
1464 #ifdef PLATFORM_DRIVER
1465 platform_driver_unregister(&PLATFORM_DRIVER);
1466 clean0:
1467 #endif
1468 #ifdef DEBUG
1469 debugfs_remove(ehci_debug_root);
1470 ehci_debug_root = NULL;
1471 err_debug:
1472 #endif
1473 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
1474 return retval;
1476 module_init(ehci_hcd_init);
1478 static void __exit ehci_hcd_cleanup(void)
1480 #ifdef XILINX_OF_PLATFORM_DRIVER
1481 platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER);
1482 #endif
1483 #ifdef OF_PLATFORM_DRIVER
1484 platform_driver_unregister(&OF_PLATFORM_DRIVER);
1485 #endif
1486 #ifdef PLATFORM_DRIVER
1487 platform_driver_unregister(&PLATFORM_DRIVER);
1488 #endif
1489 #ifdef PCI_DRIVER
1490 pci_unregister_driver(&PCI_DRIVER);
1491 #endif
1492 #ifdef PS3_SYSTEM_BUS_DRIVER
1493 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1494 #endif
1495 #ifdef DEBUG
1496 debugfs_remove(ehci_debug_root);
1497 #endif
1498 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
1500 module_exit(ehci_hcd_cleanup);