Staging: hv: hv_mouse: unwind the initialization process a bit
[zen-stable.git] / arch / powerpc / include / asm / cpm.h
blobe50323fe941f96d92e68ce246dad172fa58507c3
1 #ifndef __CPM_H
2 #define __CPM_H
4 #include <linux/compiler.h>
5 #include <linux/types.h>
6 #include <linux/errno.h>
7 #include <linux/of.h>
9 /*
10 * SPI Parameter RAM common to QE and CPM.
12 struct spi_pram {
13 __be16 rbase; /* Rx Buffer descriptor base address */
14 __be16 tbase; /* Tx Buffer descriptor base address */
15 u8 rfcr; /* Rx function code */
16 u8 tfcr; /* Tx function code */
17 __be16 mrblr; /* Max receive buffer length */
18 __be32 rstate; /* Internal */
19 __be32 rdp; /* Internal */
20 __be16 rbptr; /* Internal */
21 __be16 rbc; /* Internal */
22 __be32 rxtmp; /* Internal */
23 __be32 tstate; /* Internal */
24 __be32 tdp; /* Internal */
25 __be16 tbptr; /* Internal */
26 __be16 tbc; /* Internal */
27 __be32 txtmp; /* Internal */
28 __be32 res; /* Tx temp. */
29 __be16 rpbase; /* Relocation pointer (CPM1 only) */
30 __be16 res1; /* Reserved */
34 * USB Controller pram common to QE and CPM.
36 struct usb_ctlr {
37 u8 usb_usmod;
38 u8 usb_usadr;
39 u8 usb_uscom;
40 u8 res1[1];
41 __be16 usb_usep[4];
42 u8 res2[4];
43 __be16 usb_usber;
44 u8 res3[2];
45 __be16 usb_usbmr;
46 u8 res4[1];
47 u8 usb_usbs;
48 /* Fields down below are QE-only */
49 __be16 usb_ussft;
50 u8 res5[2];
51 __be16 usb_usfrn;
52 u8 res6[0x22];
53 } __attribute__ ((packed));
56 * Function code bits, usually generic to devices.
58 #ifdef CONFIG_CPM1
59 #define CPMFCR_GBL ((u_char)0x00) /* Flag doesn't exist in CPM1 */
60 #define CPMFCR_TC2 ((u_char)0x00) /* Flag doesn't exist in CPM1 */
61 #define CPMFCR_DTB ((u_char)0x00) /* Flag doesn't exist in CPM1 */
62 #define CPMFCR_BDB ((u_char)0x00) /* Flag doesn't exist in CPM1 */
63 #else
64 #define CPMFCR_GBL ((u_char)0x20) /* Set memory snooping */
65 #define CPMFCR_TC2 ((u_char)0x04) /* Transfer code 2 value */
66 #define CPMFCR_DTB ((u_char)0x02) /* Use local bus for data when set */
67 #define CPMFCR_BDB ((u_char)0x01) /* Use local bus for BD when set */
68 #endif
69 #define CPMFCR_EB ((u_char)0x10) /* Set big endian byte order */
71 /* Opcodes common to CPM1 and CPM2
73 #define CPM_CR_INIT_TRX ((ushort)0x0000)
74 #define CPM_CR_INIT_RX ((ushort)0x0001)
75 #define CPM_CR_INIT_TX ((ushort)0x0002)
76 #define CPM_CR_HUNT_MODE ((ushort)0x0003)
77 #define CPM_CR_STOP_TX ((ushort)0x0004)
78 #define CPM_CR_GRA_STOP_TX ((ushort)0x0005)
79 #define CPM_CR_RESTART_TX ((ushort)0x0006)
80 #define CPM_CR_CLOSE_RX_BD ((ushort)0x0007)
81 #define CPM_CR_SET_GADDR ((ushort)0x0008)
82 #define CPM_CR_SET_TIMER ((ushort)0x0008)
83 #define CPM_CR_STOP_IDMA ((ushort)0x000b)
85 /* Buffer descriptors used by many of the CPM protocols. */
86 typedef struct cpm_buf_desc {
87 ushort cbd_sc; /* Status and Control */
88 ushort cbd_datlen; /* Data length in buffer */
89 uint cbd_bufaddr; /* Buffer address in host memory */
90 } cbd_t;
92 /* Buffer descriptor control/status used by serial
95 #define BD_SC_EMPTY (0x8000) /* Receive is empty */
96 #define BD_SC_READY (0x8000) /* Transmit is ready */
97 #define BD_SC_WRAP (0x2000) /* Last buffer descriptor */
98 #define BD_SC_INTRPT (0x1000) /* Interrupt on change */
99 #define BD_SC_LAST (0x0800) /* Last buffer in frame */
100 #define BD_SC_TC (0x0400) /* Transmit CRC */
101 #define BD_SC_CM (0x0200) /* Continous mode */
102 #define BD_SC_ID (0x0100) /* Rec'd too many idles */
103 #define BD_SC_P (0x0100) /* xmt preamble */
104 #define BD_SC_BR (0x0020) /* Break received */
105 #define BD_SC_FR (0x0010) /* Framing error */
106 #define BD_SC_PR (0x0008) /* Parity error */
107 #define BD_SC_NAK (0x0004) /* NAK - did not respond */
108 #define BD_SC_OV (0x0002) /* Overrun */
109 #define BD_SC_UN (0x0002) /* Underrun */
110 #define BD_SC_CD (0x0001) /* */
111 #define BD_SC_CL (0x0001) /* Collision */
113 /* Buffer descriptor control/status used by Ethernet receive.
114 * Common to SCC and FCC.
116 #define BD_ENET_RX_EMPTY (0x8000)
117 #define BD_ENET_RX_WRAP (0x2000)
118 #define BD_ENET_RX_INTR (0x1000)
119 #define BD_ENET_RX_LAST (0x0800)
120 #define BD_ENET_RX_FIRST (0x0400)
121 #define BD_ENET_RX_MISS (0x0100)
122 #define BD_ENET_RX_BC (0x0080) /* FCC Only */
123 #define BD_ENET_RX_MC (0x0040) /* FCC Only */
124 #define BD_ENET_RX_LG (0x0020)
125 #define BD_ENET_RX_NO (0x0010)
126 #define BD_ENET_RX_SH (0x0008)
127 #define BD_ENET_RX_CR (0x0004)
128 #define BD_ENET_RX_OV (0x0002)
129 #define BD_ENET_RX_CL (0x0001)
130 #define BD_ENET_RX_STATS (0x01ff) /* All status bits */
132 /* Buffer descriptor control/status used by Ethernet transmit.
133 * Common to SCC and FCC.
135 #define BD_ENET_TX_READY (0x8000)
136 #define BD_ENET_TX_PAD (0x4000)
137 #define BD_ENET_TX_WRAP (0x2000)
138 #define BD_ENET_TX_INTR (0x1000)
139 #define BD_ENET_TX_LAST (0x0800)
140 #define BD_ENET_TX_TC (0x0400)
141 #define BD_ENET_TX_DEF (0x0200)
142 #define BD_ENET_TX_HB (0x0100)
143 #define BD_ENET_TX_LC (0x0080)
144 #define BD_ENET_TX_RL (0x0040)
145 #define BD_ENET_TX_RCMASK (0x003c)
146 #define BD_ENET_TX_UN (0x0002)
147 #define BD_ENET_TX_CSL (0x0001)
148 #define BD_ENET_TX_STATS (0x03ff) /* All status bits */
150 /* Buffer descriptor control/status used by Transparent mode SCC.
152 #define BD_SCC_TX_LAST (0x0800)
154 /* Buffer descriptor control/status used by I2C.
156 #define BD_I2C_START (0x0400)
158 int cpm_muram_init(void);
160 #if defined(CONFIG_CPM) || defined(CONFIG_QUICC_ENGINE)
161 unsigned long cpm_muram_alloc(unsigned long size, unsigned long align);
162 int cpm_muram_free(unsigned long offset);
163 unsigned long cpm_muram_alloc_fixed(unsigned long offset, unsigned long size);
164 void __iomem *cpm_muram_addr(unsigned long offset);
165 unsigned long cpm_muram_offset(void __iomem *addr);
166 dma_addr_t cpm_muram_dma(void __iomem *addr);
167 #else
168 static inline unsigned long cpm_muram_alloc(unsigned long size,
169 unsigned long align)
171 return -ENOSYS;
174 static inline int cpm_muram_free(unsigned long offset)
176 return -ENOSYS;
179 static inline unsigned long cpm_muram_alloc_fixed(unsigned long offset,
180 unsigned long size)
182 return -ENOSYS;
185 static inline void __iomem *cpm_muram_addr(unsigned long offset)
187 return NULL;
190 static inline unsigned long cpm_muram_offset(void __iomem *addr)
192 return -ENOSYS;
195 static inline dma_addr_t cpm_muram_dma(void __iomem *addr)
197 return 0;
199 #endif /* defined(CONFIG_CPM) || defined(CONFIG_QUICC_ENGINE) */
201 #ifdef CONFIG_CPM
202 int cpm_command(u32 command, u8 opcode);
203 #else
204 static inline int cpm_command(u32 command, u8 opcode)
206 return -ENOSYS;
208 #endif /* CONFIG_CPM */
210 int cpm2_gpiochip_add32(struct device_node *np);
212 #endif