staging:iio:dac:ad5791: Allow asymmetrical reference voltages
[zen-stable.git] / arch / sparc / kernel / pcr.c
blob343b0f9e2e7b704678e6f1d4b83609fe19cd6bbe
1 /* pcr.c: Generic sparc64 performance counter infrastructure.
3 * Copyright (C) 2009 David S. Miller (davem@davemloft.net)
4 */
5 #include <linux/kernel.h>
6 #include <linux/module.h>
7 #include <linux/init.h>
8 #include <linux/irq.h>
10 #include <linux/irq_work.h>
11 #include <linux/ftrace.h>
13 #include <asm/pil.h>
14 #include <asm/pcr.h>
15 #include <asm/nmi.h>
17 /* This code is shared between various users of the performance
18 * counters. Users will be oprofile, pseudo-NMI watchdog, and the
19 * perf_event support layer.
22 #define PCR_SUN4U_ENABLE (PCR_PIC_PRIV | PCR_STRACE | PCR_UTRACE)
23 #define PCR_N2_ENABLE (PCR_PIC_PRIV | PCR_STRACE | PCR_UTRACE | \
24 PCR_N2_TOE_OV1 | \
25 (2 << PCR_N2_SL1_SHIFT) | \
26 (0xff << PCR_N2_MASK1_SHIFT))
28 u64 pcr_enable;
29 unsigned int picl_shift;
31 /* Performance counter interrupts run unmasked at PIL level 15.
32 * Therefore we can't do things like wakeups and other work
33 * that expects IRQ disabling to be adhered to in locking etc.
35 * Therefore in such situations we defer the work by signalling
36 * a lower level cpu IRQ.
38 void __irq_entry deferred_pcr_work_irq(int irq, struct pt_regs *regs)
40 struct pt_regs *old_regs;
42 clear_softint(1 << PIL_DEFERRED_PCR_WORK);
44 old_regs = set_irq_regs(regs);
45 irq_enter();
46 #ifdef CONFIG_IRQ_WORK
47 irq_work_run();
48 #endif
49 irq_exit();
50 set_irq_regs(old_regs);
53 void arch_irq_work_raise(void)
55 set_softint(1 << PIL_DEFERRED_PCR_WORK);
58 const struct pcr_ops *pcr_ops;
59 EXPORT_SYMBOL_GPL(pcr_ops);
61 static u64 direct_pcr_read(void)
63 u64 val;
65 read_pcr(val);
66 return val;
69 static void direct_pcr_write(u64 val)
71 write_pcr(val);
74 static const struct pcr_ops direct_pcr_ops = {
75 .read = direct_pcr_read,
76 .write = direct_pcr_write,
79 static void n2_pcr_write(u64 val)
81 unsigned long ret;
83 if (val & PCR_N2_HTRACE) {
84 ret = sun4v_niagara2_setperf(HV_N2_PERF_SPARC_CTL, val);
85 if (ret != HV_EOK)
86 write_pcr(val);
87 } else
88 write_pcr(val);
91 static const struct pcr_ops n2_pcr_ops = {
92 .read = direct_pcr_read,
93 .write = n2_pcr_write,
96 static unsigned long perf_hsvc_group;
97 static unsigned long perf_hsvc_major;
98 static unsigned long perf_hsvc_minor;
100 static int __init register_perf_hsvc(void)
102 if (tlb_type == hypervisor) {
103 switch (sun4v_chip_type) {
104 case SUN4V_CHIP_NIAGARA1:
105 perf_hsvc_group = HV_GRP_NIAG_PERF;
106 break;
108 case SUN4V_CHIP_NIAGARA2:
109 perf_hsvc_group = HV_GRP_N2_CPU;
110 break;
112 case SUN4V_CHIP_NIAGARA3:
113 perf_hsvc_group = HV_GRP_KT_CPU;
114 break;
116 default:
117 return -ENODEV;
121 perf_hsvc_major = 1;
122 perf_hsvc_minor = 0;
123 if (sun4v_hvapi_register(perf_hsvc_group,
124 perf_hsvc_major,
125 &perf_hsvc_minor)) {
126 printk("perfmon: Could not register hvapi.\n");
127 return -ENODEV;
130 return 0;
133 static void __init unregister_perf_hsvc(void)
135 if (tlb_type != hypervisor)
136 return;
137 sun4v_hvapi_unregister(perf_hsvc_group);
140 int __init pcr_arch_init(void)
142 int err = register_perf_hsvc();
144 if (err)
145 return err;
147 switch (tlb_type) {
148 case hypervisor:
149 pcr_ops = &n2_pcr_ops;
150 pcr_enable = PCR_N2_ENABLE;
151 picl_shift = 2;
152 break;
154 case cheetah:
155 case cheetah_plus:
156 pcr_ops = &direct_pcr_ops;
157 pcr_enable = PCR_SUN4U_ENABLE;
158 break;
160 case spitfire:
161 /* UltraSPARC-I/II and derivatives lack a profile
162 * counter overflow interrupt so we can't make use of
163 * their hardware currently.
165 /* fallthrough */
166 default:
167 err = -ENODEV;
168 goto out_unregister;
171 return nmi_init();
173 out_unregister:
174 unregister_perf_hsvc();
175 return err;