Merge tag 'v3.3.7' into 3.3/master
[zen-stable.git] / arch / mips / mm / sc-mips.c
blob9cca8de0054507ca3869071d6bc72dab01e13170
1 /*
2 * Copyright (C) 2006 Chris Dearman (chris@mips.com),
3 */
4 #include <linux/init.h>
5 #include <linux/kernel.h>
6 #include <linux/sched.h>
7 #include <linux/mm.h>
9 #include <asm/mipsregs.h>
10 #include <asm/bcache.h>
11 #include <asm/cacheops.h>
12 #include <asm/page.h>
13 #include <asm/pgtable.h>
14 #include <asm/system.h>
15 #include <asm/mmu_context.h>
16 #include <asm/r4kcache.h>
19 * MIPS32/MIPS64 L2 cache handling
23 * Writeback and invalidate the secondary cache before DMA.
25 static void mips_sc_wback_inv(unsigned long addr, unsigned long size)
27 blast_scache_range(addr, addr + size);
31 * Invalidate the secondary cache before DMA.
33 static void mips_sc_inv(unsigned long addr, unsigned long size)
35 unsigned long lsize = cpu_scache_line_size();
36 unsigned long almask = ~(lsize - 1);
38 cache_op(Hit_Writeback_Inv_SD, addr & almask);
39 cache_op(Hit_Writeback_Inv_SD, (addr + size - 1) & almask);
40 blast_inv_scache_range(addr, addr + size);
43 static void mips_sc_enable(void)
45 /* L2 cache is permanently enabled */
48 static void mips_sc_disable(void)
50 /* L2 cache is permanently enabled */
53 static struct bcache_ops mips_sc_ops = {
54 .bc_enable = mips_sc_enable,
55 .bc_disable = mips_sc_disable,
56 .bc_wback_inv = mips_sc_wback_inv,
57 .bc_inv = mips_sc_inv
61 * Check if the L2 cache controller is activated on a particular platform.
62 * MTI's L2 controller and the L2 cache controller of Broadcom's BMIPS
63 * cores both use c0_config2's bit 12 as "L2 Bypass" bit, that is the
64 * cache being disabled. However there is no guarantee for this to be
65 * true on all platforms. In an act of stupidity the spec defined bits
66 * 12..15 as implementation defined so below function will eventually have
67 * to be replaced by a platform specific probe.
69 static inline int mips_sc_is_activated(struct cpuinfo_mips *c)
71 unsigned int config2 = read_c0_config2();
72 unsigned int tmp;
74 /* Check the bypass bit (L2B) */
75 switch (c->cputype) {
76 case CPU_34K:
77 case CPU_74K:
78 case CPU_1004K:
79 case CPU_BMIPS5000:
80 if (config2 & (1 << 12))
81 return 0;
84 tmp = (config2 >> 4) & 0x0f;
85 if (0 < tmp && tmp <= 7)
86 c->scache.linesz = 2 << tmp;
87 else
88 return 0;
89 return 1;
92 static inline int __init mips_sc_probe(void)
94 struct cpuinfo_mips *c = &current_cpu_data;
95 unsigned int config1, config2;
96 unsigned int tmp;
98 /* Mark as not present until probe completed */
99 c->scache.flags |= MIPS_CACHE_NOT_PRESENT;
101 /* Ignore anything but MIPSxx processors */
102 if (c->isa_level != MIPS_CPU_ISA_M32R1 &&
103 c->isa_level != MIPS_CPU_ISA_M32R2 &&
104 c->isa_level != MIPS_CPU_ISA_M64R1 &&
105 c->isa_level != MIPS_CPU_ISA_M64R2)
106 return 0;
108 /* Does this MIPS32/MIPS64 CPU have a config2 register? */
109 config1 = read_c0_config1();
110 if (!(config1 & MIPS_CONF_M))
111 return 0;
113 config2 = read_c0_config2();
115 if (!mips_sc_is_activated(c))
116 return 0;
118 tmp = (config2 >> 8) & 0x0f;
119 if (0 <= tmp && tmp <= 7)
120 c->scache.sets = 64 << tmp;
121 else
122 return 0;
124 tmp = (config2 >> 0) & 0x0f;
125 if (0 <= tmp && tmp <= 7)
126 c->scache.ways = tmp + 1;
127 else
128 return 0;
130 c->scache.waysize = c->scache.sets * c->scache.linesz;
131 c->scache.waybit = __ffs(c->scache.waysize);
133 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
135 return 1;
138 int __cpuinit mips_sc_init(void)
140 int found = mips_sc_probe();
141 if (found) {
142 mips_sc_enable();
143 bcops = &mips_sc_ops;
145 return found;