2 * MPC8568 Silicon/SoC Device Tree Source (post include)
4 * Copyright 2011 Freescale Semiconductor Inc.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38 compatible = "fsl,mpc8568-localbus", "fsl,pq3-localbus", "simple-bus";
39 interrupts = <19 2 0 0>;
40 sleep = <&pmc 0x08000000>;
43 /* controller at 0x8000 */
45 compatible = "fsl,mpc8540-pci";
47 interrupts = <24 0x2 0 0>;
49 #interrupt-cells = <1>;
52 sleep = <&pmc 0x80000000>;
55 /* controller at 0xa000 */
57 compatible = "fsl,mpc8548-pcie";
62 clock-frequency = <33333333>;
63 interrupts = <26 2 0 0>;
64 sleep = <&pmc 0x20000000>;
68 #interrupt-cells = <1>;
72 interrupts = <26 2 0 0>;
73 interrupt-map-mask = <0xf800 0 0 7>;
76 0000 0x0 0x0 0x1 &mpic 0x0 0x1 0x0 0x0
77 0000 0x0 0x0 0x2 &mpic 0x1 0x1 0x0 0x0
78 0000 0x0 0x0 0x3 &mpic 0x2 0x1 0x0 0x0
79 0000 0x0 0x0 0x4 &mpic 0x3 0x1 0x0 0x0
85 compatible = "fsl,srio";
86 interrupts = <48 2 0 0>;
89 fsl,srio-rmu-handle = <&rmu>;
90 sleep = <&pmc 0x00080000>;
101 #address-cells = <1>;
104 compatible = "fsl,mpc8568-immr", "simple-bus";
105 bus-frequency = <0>; // Filled out by uboot.
108 compatible = "fsl,ecm-law";
114 compatible = "fsl,mpc8568-ecm", "fsl,ecm";
115 reg = <0x1000 0x1000>;
116 interrupts = <17 2 0 0>;
119 memory-controller@2000 {
120 compatible = "fsl,mpc8568-memory-controller";
121 reg = <0x2000 0x1000>;
122 interrupts = <18 2 0 0>;
126 #address-cells = <1>;
128 compatible = "simple-bus";
129 sleep = <&pmc 0x00000004>;
132 /include/ "pq3-i2c-0.dtsi"
133 /include/ "pq3-i2c-1.dtsi"
138 #address-cells = <1>;
140 compatible = "simple-bus";
141 sleep = <&pmc 0x00000002>;
144 /include/ "pq3-duart-0.dtsi"
148 L2: l2-cache-controller@20000 {
149 compatible = "fsl,mpc8568-l2-cache-controller";
150 reg = <0x20000 0x1000>;
151 cache-line-size = <32>; // 32 bytes
152 cache-size = <0x80000>; // L2, 512K
153 interrupts = <16 2 0 0>;
156 /include/ "pq3-dma-0.dtsi"
158 sleep = <&pmc 0x00000400>;
161 /include/ "pq3-etsec1-0.dtsi"
163 sleep = <&pmc 0x00000080>;
166 /include/ "pq3-etsec1-1.dtsi"
168 sleep = <&pmc 0x00000040>;
172 reg = <0xe0100 0x100>;
173 device_type = "par_io";
176 /include/ "pq3-sec2.1-0.dtsi"
178 sleep = <&pmc 0x01000000>;
181 /include/ "pq3-mpic.dtsi"
182 /include/ "pq3-rmu-0.dtsi"
184 sleep = <&pmc 0x00040000>;
187 global-utilities@e0000 {
188 #address-cells = <1>;
190 compatible = "fsl,mpc8568-guts", "fsl,mpc8548-guts";
191 reg = <0xe0000 0x1000>;
192 ranges = <0 0xe0000 0x1000>;
196 compatible = "fsl,mpc8568-pmc",
204 #address-cells = <1>;
207 compatible = "fsl,qe";
208 sleep = <&pmc 0x00000800>;
210 bus-frequency = <396000000>;
211 fsl,qe-num-riscs = <2>;
212 fsl,qe-num-snums = <28>;
214 qeic: interrupt-controller@80 {
215 interrupt-controller;
216 compatible = "fsl,qe-ic";
217 #address-cells = <0>;
218 #interrupt-cells = <1>;
220 interrupts = <46 2 0 0 46 2 0 0>; //high:30 low:30
221 interrupt-parent = <&mpic>;
225 #address-cells = <1>;
227 compatible = "fsl,spi";
231 interrupt-parent = <&qeic>;
235 #address-cells = <1>;
238 compatible = "fsl,spi";
241 interrupt-parent = <&qeic>;
246 reg = <0x2000 0x200>;
248 interrupt-parent = <&qeic>;
253 reg = <0x3000 0x200>;
255 interrupt-parent = <&qeic>;
259 #address-cells = <1>;
261 compatible = "fsl,qe-muram", "fsl,cpm-muram";
262 ranges = <0x0 0x10000 0x10000>;
265 compatible = "fsl,qe-muram-data",
266 "fsl,cpm-muram-data";