Merge tag 'v3.3.7' into 3.3/master
[zen-stable.git] / arch / powerpc / boot / dts / fsl / p1021si-post.dtsi
blob38ba54d1e32e1c426be065a5f3a648510dd28ca5
1 /*
2  * P1021/P1012 Silicon/SoC Device Tree Source (post include)
3  *
4  * Copyright 2011 Freescale Semiconductor Inc.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are met:
8  *     * Redistributions of source code must retain the above copyright
9  *       notice, this list of conditions and the following disclaimer.
10  *     * Redistributions in binary form must reproduce the above copyright
11  *       notice, this list of conditions and the following disclaimer in the
12  *       documentation and/or other materials provided with the distribution.
13  *     * Neither the name of Freescale Semiconductor nor the
14  *       names of its contributors may be used to endorse or promote products
15  *       derived from this software without specific prior written permission.
16  *
17  *
18  * ALTERNATIVELY, this software may be distributed under the terms of the
19  * GNU General Public License ("GPL") as published by the Free Software
20  * Foundation, either version 2 of that License or (at your option) any
21  * later version.
22  *
23  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33  */
35 &lbc {
36         #address-cells = <2>;
37         #size-cells = <1>;
38         compatible = "fsl,p1021-elbc", "fsl,elbc", "simple-bus";
39         interrupts = <19 2 0 0>;
42 /* controller at 0x9000 */
43 &pci0 {
44         compatible = "fsl,mpc8548-pcie";
45         device_type = "pci";
46         #size-cells = <2>;
47         #address-cells = <3>;
48         bus-range = <0 255>;
49         clock-frequency = <33333333>;
50         interrupts = <16 2 0 0>;
52         pcie@0 {
53                 reg = <0 0 0 0 0>;
54                 #interrupt-cells = <1>;
55                 #size-cells = <2>;
56                 #address-cells = <3>;
57                 device_type = "pci";
58                 interrupts = <16 2 0 0>;
59                 interrupt-map-mask = <0xf800 0 0 7>;
60                 interrupt-map = <
61                         /* IDSEL 0x0 */
62                         0000 0x0 0x0 0x1 &mpic 0x4 0x1 0x0 0x0
63                         0000 0x0 0x0 0x2 &mpic 0x5 0x1 0x0 0x0
64                         0000 0x0 0x0 0x3 &mpic 0x6 0x1 0x0 0x0
65                         0000 0x0 0x0 0x4 &mpic 0x7 0x1 0x0 0x0
66                         >;
67         };
70 /* controller at 0xa000 */
71 &pci1 {
72         compatible = "fsl,mpc8548-pcie";
73         device_type = "pci";
74         #size-cells = <2>;
75         #address-cells = <3>;
76         bus-range = <0 255>;
77         clock-frequency = <33333333>;
78         interrupts = <16 2 0 0>;
80         pcie@0 {
81                 reg = <0 0 0 0 0>;
82                 #interrupt-cells = <1>;
83                 #size-cells = <2>;
84                 #address-cells = <3>;
85                 device_type = "pci";
86                 interrupts = <16 2 0 0>;
87                 interrupt-map-mask = <0xf800 0 0 7>;
89                 interrupt-map = <
90                         /* IDSEL 0x0 */
91                         0000 0x0 0x0 0x1 &mpic 0x0 0x1 0x0 0x0
92                         0000 0x0 0x0 0x2 &mpic 0x1 0x1 0x0 0x0
93                         0000 0x0 0x0 0x3 &mpic 0x2 0x1 0x0 0x0
94                         0000 0x0 0x0 0x4 &mpic 0x3 0x1 0x0 0x0
95                         >;
96         };
99 &soc {
100         #address-cells = <1>;
101         #size-cells = <1>;
102         device_type = "soc";
103         compatible = "fsl,p1021-immr", "simple-bus";
104         bus-frequency = <0>;            // Filled out by uboot.
106         ecm-law@0 {
107                 compatible = "fsl,ecm-law";
108                 reg = <0x0 0x1000>;
109                 fsl,num-laws = <12>;
110         };
112         ecm@1000 {
113                 compatible = "fsl,p1021-ecm", "fsl,ecm";
114                 reg = <0x1000 0x1000>;
115                 interrupts = <16 2 0 0>;
116         };
118         memory-controller@2000 {
119                 compatible = "fsl,p1021-memory-controller";
120                 reg = <0x2000 0x1000>;
121                 interrupts = <16 2 0 0>;
122         };
124 /include/ "pq3-i2c-0.dtsi"
125 /include/ "pq3-i2c-1.dtsi"
126 /include/ "pq3-duart-0.dtsi"
128 /include/ "pq3-espi-0.dtsi"
129         spi@7000 {
130                 fsl,espi-num-chipselects = <4>;
131         };
133 /include/ "pq3-gpio-0.dtsi"
135         L2: l2-cache-controller@20000 {
136                 compatible = "fsl,p1021-l2-cache-controller";
137                 reg = <0x20000 0x1000>;
138                 cache-line-size = <32>; // 32 bytes
139                 cache-size = <0x40000>; // L2,256K
140                 interrupts = <16 2 0 0>;
141         };
143 /include/ "pq3-dma-0.dtsi"
144 /include/ "pq3-usb2-dr-0.dtsi"
146 /include/ "pq3-esdhc-0.dtsi"
147 /include/ "pq3-sec3.3-0.dtsi"
149 /include/ "pq3-mpic.dtsi"
150 /include/ "pq3-mpic-timer-B.dtsi"
152 /include/ "pq3-etsec2-0.dtsi"
153         enet0: enet0_grp2: ethernet@b0000 {
154         };
156 /include/ "pq3-etsec2-1.dtsi"
157         enet1: enet1_grp2: ethernet@b1000 {
158         };
160 /include/ "pq3-etsec2-2.dtsi"
161         enet2: enet2_grp2: ethernet@b2000 {
162         };
164         global-utilities@e0000 {
165                 compatible = "fsl,p1021-guts";
166                 reg = <0xe0000 0x1000>;
167                 fsl,has-rstcr;
168         };
171 &qe {
172         #address-cells = <1>;
173         #size-cells = <1>;
174         device_type = "qe";
175         compatible = "fsl,qe";
176         fsl,qe-num-riscs = <1>;
177         fsl,qe-num-snums = <28>;
179         qeic: interrupt-controller@80 {
180                 interrupt-controller;
181                 compatible = "fsl,qe-ic";
182                 #address-cells = <0>;
183                 #interrupt-cells = <1>;
184                 reg = <0x80 0x80>;
185                 interrupts = <63 2 0 0 60 2 0 0>; //high:47 low:44
186         };
188         ucc@2000 {
189                 cell-index = <1>;
190                 reg = <0x2000 0x200>;
191                 interrupts = <32>;
192                 interrupt-parent = <&qeic>;
193         };
195         mdio@2120 {
196                 #address-cells = <1>;
197                 #size-cells = <0>;
198                 reg = <0x2120 0x18>;
199                 compatible = "fsl,ucc-mdio";
200         };
202         ucc@2400 {
203                 cell-index = <5>;
204                 reg = <0x2400 0x200>;
205                 interrupts = <40>;
206                 interrupt-parent = <&qeic>;
207         };
209         muram@10000 {
210                 #address-cells = <1>;
211                 #size-cells = <1>;
212                 compatible = "fsl,qe-muram", "fsl,cpm-muram";
213                 ranges = <0x0 0x10000 0x6000>;
215                 data-only@0 {
216                         compatible = "fsl,qe-muram-data",
217                         "fsl,cpm-muram-data";
218                         reg = <0x0 0x6000>;
219                 };
220         };
223 /include/ "pq3-etsec2-grp2-0.dtsi"
224 /include/ "pq3-etsec2-grp2-1.dtsi"
225 /include/ "pq3-etsec2-grp2-2.dtsi"