Merge tag 'v3.3.7' into 3.3/master
[zen-stable.git] / arch / powerpc / boot / dts / p2020ds.dtsi
blobd3b939c573b007e5ca25ad89f58523abb3db56cc
1 /*
2  * P2020DS Device Tree Source stub (no addresses or top-level ranges)
3  *
4  * Copyright 2011-2012 Freescale Semiconductor Inc.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are met:
8  *     * Redistributions of source code must retain the above copyright
9  *       notice, this list of conditions and the following disclaimer.
10  *     * Redistributions in binary form must reproduce the above copyright
11  *       notice, this list of conditions and the following disclaimer in the
12  *       documentation and/or other materials provided with the distribution.
13  *     * Neither the name of Freescale Semiconductor nor the
14  *       names of its contributors may be used to endorse or promote products
15  *       derived from this software without specific prior written permission.
16  *
17  *
18  * ALTERNATIVELY, this software may be distributed under the terms of the
19  * GNU General Public License ("GPL") as published by the Free Software
20  * Foundation, either version 2 of that License or (at your option) any
21  * later version.
22  *
23  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33  */
35 &board_lbc {
36         nor@0,0 {
37                 #address-cells = <1>;
38                 #size-cells = <1>;
39                 compatible = "cfi-flash";
40                 reg = <0x0 0x0 0x8000000>;
41                 bank-width = <2>;
42                 device-width = <1>;
44                 ramdisk@0 {
45                         reg = <0x0 0x03000000>;
46                         read-only;
47                 };
49                 diagnostic@3000000 {
50                         reg = <0x03000000 0x00e00000>;
51                         read-only;
52                 };
54                 dink@3e00000 {
55                         reg = <0x03e00000 0x00200000>;
56                         read-only;
57                 };
59                 kernel@4000000 {
60                         reg = <0x04000000 0x00400000>;
61                         read-only;
62                 };
64                 jffs2@4400000 {
65                         reg = <0x04400000 0x03b00000>;
66                 };
68                 dtb@7f00000 {
69                         reg = <0x07f00000 0x00080000>;
70                         read-only;
71                 };
73                 u-boot@7f80000 {
74                         reg = <0x07f80000 0x00080000>;
75                         read-only;
76                 };
77         };
79         nand@2,0 {
80                 #address-cells = <1>;
81                 #size-cells = <1>;
82                 compatible = "fsl,elbc-fcm-nand";
83                 reg = <0x2 0x0 0x40000>;
85                 u-boot@0 {
86                         reg = <0x0 0x02000000>;
87                         read-only;
88                 };
90                 jffs2@2000000 {
91                         reg = <0x02000000 0x10000000>;
92                 };
94                 ramdisk@12000000 {
95                         reg = <0x12000000 0x08000000>;
96                         read-only;
97                 };
99                 kernel@1a000000 {
100                         reg = <0x1a000000 0x04000000>;
101                 };
103                 dtb@1e000000 {
104                         reg = <0x1e000000 0x01000000>;
105                         read-only;
106                 };
108                 empty@1f000000 {
109                         reg = <0x1f000000 0x21000000>;
110                 };
111         };
113         board-control@3,0 {
114                 compatible = "fsl,p2020ds-fpga", "fsl,fpga-ngpixis";
115                 reg = <0x3 0x0 0x30>;
116         };
118         nand@4,0 {
119                 compatible = "fsl,elbc-fcm-nand";
120                 reg = <0x4 0x0 0x40000>;
121         };
123         nand@5,0 {
124                 compatible = "fsl,elbc-fcm-nand";
125                 reg = <0x5 0x0 0x40000>;
126         };
128         nand@6,0 {
129                 compatible = "fsl,elbc-fcm-nand";
130                 reg = <0x6 0x0 0x40000>;
131         };
134 &board_soc {
135         usb@22000 {
136                 phy_type = "ulpi";
137                 dr_mode = "host";
138         };
140         mdio@24520 {
141                 phy0: ethernet-phy@0 {
142                         interrupts = <3 1 0 0>;
143                         reg = <0x0>;
144                 };
145                 phy1: ethernet-phy@1 {
146                         interrupts = <3 1 0 0>;
147                         reg = <0x1>;
148                 };
149                 phy2: ethernet-phy@2 {
150                         interrupts = <3 1 0 0>;
151                         reg = <0x2>;
152                 };
153                 tbi0: tbi-phy@11 {
154                         reg = <0x11>;
155                         device_type = "tbi-phy";
156                 };
158         };
160         mdio@25520 {
161                 tbi1: tbi-phy@11 {
162                         reg = <0x11>;
163                         device_type = "tbi-phy";
164                 };
165         };
167         mdio@26520 {
168                 tbi2: tbi-phy@11 {
169                         reg = <0x11>;
170                         device_type = "tbi-phy";
171                 };
173         };
175         ptp_clock@24e00 {
176                 fsl,tclk-period = <5>;
177                 fsl,tmr-prsc = <200>;
178                 fsl,tmr-add = <0xCCCCCCCD>;
179                 fsl,tmr-fiper1 = <0x3B9AC9FB>;
180                 fsl,tmr-fiper2 = <0x0001869B>;
181                 fsl,max-adj = <249999999>;
182         };
184         enet0: ethernet@24000 {
185                 tbi-handle = <&tbi0>;
186                 phy-handle = <&phy0>;
187                 phy-connection-type = "rgmii-id";
188         };
190         enet1: ethernet@25000 {
191                 tbi-handle = <&tbi1>;
192                 phy-handle = <&phy1>;
193                 phy-connection-type = "rgmii-id";
195         };
197         enet2: ethernet@26000 {
198                 tbi-handle = <&tbi2>;
199                 phy-handle = <&phy2>;
200                 phy-connection-type = "rgmii-id";
201         };
204 &board_pci1 {
205         pcie@0 {
206                 interrupt-map-mask = <0xff00 0x0 0x0 0x7>;
207                 interrupt-map = <
209                         // IDSEL 0x11 func 0 - PCI slot 1
210                         0x8800 0x0 0x0 0x1 &i8259 0x9 0x2
211                         0x8800 0x0 0x0 0x2 &i8259 0xa 0x2
213                         // IDSEL 0x11 func 1 - PCI slot 1
214                         0x8900 0x0 0x0 0x1 &i8259 0x9 0x2
215                         0x8900 0x0 0x0 0x2 &i8259 0xa 0x2
217                         // IDSEL 0x11 func 2 - PCI slot 1
218                         0x8a00 0x0 0x0 0x1 &i8259 0x9 0x2
219                         0x8a00 0x0 0x0 0x2 &i8259 0xa 0x2
221                         // IDSEL 0x11 func 3 - PCI slot 1
222                         0x8b00 0x0 0x0 0x1 &i8259 0x9 0x2
223                         0x8b00 0x0 0x0 0x2 &i8259 0xa 0x2
225                         // IDSEL 0x11 func 4 - PCI slot 1
226                         0x8c00 0x0 0x0 0x1 &i8259 0x9 0x2
227                         0x8c00 0x0 0x0 0x2 &i8259 0xa 0x2
229                         // IDSEL 0x11 func 5 - PCI slot 1
230                         0x8d00 0x0 0x0 0x1 &i8259 0x9 0x2
231                         0x8d00 0x0 0x0 0x2 &i8259 0xa 0x2
233                         // IDSEL 0x11 func 6 - PCI slot 1
234                         0x8e00 0x0 0x0 0x1 &i8259 0x9 0x2
235                         0x8e00 0x0 0x0 0x2 &i8259 0xa 0x2
237                         // IDSEL 0x11 func 7 - PCI slot 1
238                         0x8f00 0x0 0x0 0x1 &i8259 0x9 0x2
239                         0x8f00 0x0 0x0 0x2 &i8259 0xa 0x2
241                         // IDSEL 0x1d  Audio
242                         0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
244                         // IDSEL 0x1e Legacy
245                         0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
246                         0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
248                         // IDSEL 0x1f IDE/SATA
249                         0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
250                         0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
251                         >;
253                 uli1575@0 {
254                         reg = <0x0 0x0 0x0 0x0 0x0>;
255                         #size-cells = <2>;
256                         #address-cells = <3>;
257                         ranges = <0x2000000 0x0 0xa0000000
258                                   0x2000000 0x0 0xa0000000
259                                   0x0 0x20000000
261                                   0x1000000 0x0 0x0
262                                   0x1000000 0x0 0x0
263                                   0x0 0x10000>;
264                         isa@1e {
265                                 device_type = "isa";
266                                 #interrupt-cells = <2>;
267                                 #size-cells = <1>;
268                                 #address-cells = <2>;
269                                 reg = <0xf000 0x0 0x0 0x0 0x0>;
270                                 ranges = <0x1 0x0 0x1000000 0x0 0x0
271                                           0x1000>;
272                                 interrupt-parent = <&i8259>;
274                                 i8259: interrupt-controller@20 {
275                                         reg = <0x1 0x20 0x2
276                                                0x1 0xa0 0x2
277                                                0x1 0x4d0 0x2>;
278                                         interrupt-controller;
279                                         device_type = "interrupt-controller";
280                                         #address-cells = <0>;
281                                         #interrupt-cells = <2>;
282                                         compatible = "chrp,iic";
283                                         interrupts = <4 1 0 0>;
284                                         interrupt-parent = <&mpic>;
285                                 };
287                                 i8042@60 {
288                                         #size-cells = <0>;
289                                         #address-cells = <1>;
290                                         reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
291                                         interrupts = <1 3 12 3>;
292                                         interrupt-parent =
293                                                 <&i8259>;
295                                         keyboard@0 {
296                                                 reg = <0x0>;
297                                                 compatible = "pnpPNP,303";
298                                         };
300                                         mouse@1 {
301                                                 reg = <0x1>;
302                                                 compatible = "pnpPNP,f03";
303                                         };
304                                 };
306                                 rtc@70 {
307                                         compatible = "pnpPNP,b00";
308                                         reg = <0x1 0x70 0x2>;
309                                 };
311                                 gpio@400 {
312                                         reg = <0x1 0x400 0x80>;
313                                 };
314                         };
315                 };
316         };