2 * P2020DS Device Tree Source stub (no addresses or top-level ranges)
4 * Copyright 2011-2012 Freescale Semiconductor Inc.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 compatible = "cfi-flash";
40 reg = <0x0 0x0 0x8000000>;
45 reg = <0x0 0x03000000>;
50 reg = <0x03000000 0x00e00000>;
55 reg = <0x03e00000 0x00200000>;
60 reg = <0x04000000 0x00400000>;
65 reg = <0x04400000 0x03b00000>;
69 reg = <0x07f00000 0x00080000>;
74 reg = <0x07f80000 0x00080000>;
82 compatible = "fsl,elbc-fcm-nand";
83 reg = <0x2 0x0 0x40000>;
86 reg = <0x0 0x02000000>;
91 reg = <0x02000000 0x10000000>;
95 reg = <0x12000000 0x08000000>;
100 reg = <0x1a000000 0x04000000>;
104 reg = <0x1e000000 0x01000000>;
109 reg = <0x1f000000 0x21000000>;
114 compatible = "fsl,p2020ds-fpga", "fsl,fpga-ngpixis";
115 reg = <0x3 0x0 0x30>;
119 compatible = "fsl,elbc-fcm-nand";
120 reg = <0x4 0x0 0x40000>;
124 compatible = "fsl,elbc-fcm-nand";
125 reg = <0x5 0x0 0x40000>;
129 compatible = "fsl,elbc-fcm-nand";
130 reg = <0x6 0x0 0x40000>;
141 phy0: ethernet-phy@0 {
142 interrupts = <3 1 0 0>;
145 phy1: ethernet-phy@1 {
146 interrupts = <3 1 0 0>;
149 phy2: ethernet-phy@2 {
150 interrupts = <3 1 0 0>;
155 device_type = "tbi-phy";
163 device_type = "tbi-phy";
170 device_type = "tbi-phy";
176 fsl,tclk-period = <5>;
177 fsl,tmr-prsc = <200>;
178 fsl,tmr-add = <0xCCCCCCCD>;
179 fsl,tmr-fiper1 = <0x3B9AC9FB>;
180 fsl,tmr-fiper2 = <0x0001869B>;
181 fsl,max-adj = <249999999>;
184 enet0: ethernet@24000 {
185 tbi-handle = <&tbi0>;
186 phy-handle = <&phy0>;
187 phy-connection-type = "rgmii-id";
190 enet1: ethernet@25000 {
191 tbi-handle = <&tbi1>;
192 phy-handle = <&phy1>;
193 phy-connection-type = "rgmii-id";
197 enet2: ethernet@26000 {
198 tbi-handle = <&tbi2>;
199 phy-handle = <&phy2>;
200 phy-connection-type = "rgmii-id";
206 interrupt-map-mask = <0xff00 0x0 0x0 0x7>;
209 // IDSEL 0x11 func 0 - PCI slot 1
210 0x8800 0x0 0x0 0x1 &i8259 0x9 0x2
211 0x8800 0x0 0x0 0x2 &i8259 0xa 0x2
213 // IDSEL 0x11 func 1 - PCI slot 1
214 0x8900 0x0 0x0 0x1 &i8259 0x9 0x2
215 0x8900 0x0 0x0 0x2 &i8259 0xa 0x2
217 // IDSEL 0x11 func 2 - PCI slot 1
218 0x8a00 0x0 0x0 0x1 &i8259 0x9 0x2
219 0x8a00 0x0 0x0 0x2 &i8259 0xa 0x2
221 // IDSEL 0x11 func 3 - PCI slot 1
222 0x8b00 0x0 0x0 0x1 &i8259 0x9 0x2
223 0x8b00 0x0 0x0 0x2 &i8259 0xa 0x2
225 // IDSEL 0x11 func 4 - PCI slot 1
226 0x8c00 0x0 0x0 0x1 &i8259 0x9 0x2
227 0x8c00 0x0 0x0 0x2 &i8259 0xa 0x2
229 // IDSEL 0x11 func 5 - PCI slot 1
230 0x8d00 0x0 0x0 0x1 &i8259 0x9 0x2
231 0x8d00 0x0 0x0 0x2 &i8259 0xa 0x2
233 // IDSEL 0x11 func 6 - PCI slot 1
234 0x8e00 0x0 0x0 0x1 &i8259 0x9 0x2
235 0x8e00 0x0 0x0 0x2 &i8259 0xa 0x2
237 // IDSEL 0x11 func 7 - PCI slot 1
238 0x8f00 0x0 0x0 0x1 &i8259 0x9 0x2
239 0x8f00 0x0 0x0 0x2 &i8259 0xa 0x2
242 0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
245 0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
246 0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
248 // IDSEL 0x1f IDE/SATA
249 0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
250 0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
254 reg = <0x0 0x0 0x0 0x0 0x0>;
256 #address-cells = <3>;
257 ranges = <0x2000000 0x0 0xa0000000
258 0x2000000 0x0 0xa0000000
266 #interrupt-cells = <2>;
268 #address-cells = <2>;
269 reg = <0xf000 0x0 0x0 0x0 0x0>;
270 ranges = <0x1 0x0 0x1000000 0x0 0x0
272 interrupt-parent = <&i8259>;
274 i8259: interrupt-controller@20 {
278 interrupt-controller;
279 device_type = "interrupt-controller";
280 #address-cells = <0>;
281 #interrupt-cells = <2>;
282 compatible = "chrp,iic";
283 interrupts = <4 1 0 0>;
284 interrupt-parent = <&mpic>;
289 #address-cells = <1>;
290 reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
291 interrupts = <1 3 12 3>;
297 compatible = "pnpPNP,303";
302 compatible = "pnpPNP,f03";
307 compatible = "pnpPNP,b00";
308 reg = <0x1 0x70 0x2>;
312 reg = <0x1 0x400 0x80>;