2 * PCI / PCI-X / PCI-Express support for 4xx parts
4 * Copyright 2007 Ben. Herrenschmidt <benh@kernel.crashing.org>, IBM Corp.
6 * Most PCI Express code is coming from Stefan Roese implementation for
7 * arch/ppc in the Denx tree, slightly reworked by me.
9 * Copyright 2007 DENX Software Engineering, Stefan Roese <sr@denx.de>
11 * Some of that comes itself from a previous implementation for 440SPE only
14 * Copyright (c) 2005 Cisco Systems. All rights reserved.
15 * Roland Dreier <rolandd@cisco.com>
21 #include <linux/kernel.h>
22 #include <linux/pci.h>
23 #include <linux/init.h>
25 #include <linux/bootmem.h>
26 #include <linux/delay.h>
27 #include <linux/slab.h>
30 #include <asm/pci-bridge.h>
31 #include <asm/machdep.h>
33 #include <asm/dcr-regs.h>
34 #include <mm/mmu_decl.h>
36 #include "ppc4xx_pci.h"
38 static int dma_offset_set
;
40 #define U64_TO_U32_LOW(val) ((u32)((val) & 0x00000000ffffffffULL))
41 #define U64_TO_U32_HIGH(val) ((u32)((val) >> 32))
43 #define RES_TO_U32_LOW(val) \
44 ((sizeof(resource_size_t) > sizeof(u32)) ? U64_TO_U32_LOW(val) : (val))
45 #define RES_TO_U32_HIGH(val) \
46 ((sizeof(resource_size_t) > sizeof(u32)) ? U64_TO_U32_HIGH(val) : (0))
48 static inline int ppc440spe_revA(void)
50 /* Catch both 440SPe variants, with and without RAID6 support */
51 if ((mfspr(SPRN_PVR
) & 0xffefffff) == 0x53421890)
57 static void fixup_ppc4xx_pci_bridge(struct pci_dev
*dev
)
59 struct pci_controller
*hose
;
62 if (dev
->devfn
!= 0 || dev
->bus
->self
!= NULL
)
65 hose
= pci_bus_to_host(dev
->bus
);
69 if (!of_device_is_compatible(hose
->dn
, "ibm,plb-pciex") &&
70 !of_device_is_compatible(hose
->dn
, "ibm,plb-pcix") &&
71 !of_device_is_compatible(hose
->dn
, "ibm,plb-pci"))
74 if (of_device_is_compatible(hose
->dn
, "ibm,plb440epx-pci") ||
75 of_device_is_compatible(hose
->dn
, "ibm,plb440grx-pci")) {
76 hose
->indirect_type
|= PPC_INDIRECT_TYPE_BROKEN_MRM
;
79 /* Hide the PCI host BARs from the kernel as their content doesn't
80 * fit well in the resource management
82 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++) {
83 dev
->resource
[i
].start
= dev
->resource
[i
].end
= 0;
84 dev
->resource
[i
].flags
= 0;
87 printk(KERN_INFO
"PCI: Hiding 4xx host bridge resources %s\n",
90 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID
, PCI_ANY_ID
, fixup_ppc4xx_pci_bridge
);
92 static int __init
ppc4xx_parse_dma_ranges(struct pci_controller
*hose
,
99 int pna
= of_n_addr_cells(hose
->dn
);
106 res
->flags
= IORESOURCE_MEM
| IORESOURCE_PREFETCH
;
108 /* Get dma-ranges property */
109 ranges
= of_get_property(hose
->dn
, "dma-ranges", &rlen
);
114 while ((rlen
-= np
* 4) >= 0) {
115 u32 pci_space
= ranges
[0];
116 u64 pci_addr
= of_read_number(ranges
+ 1, 2);
117 u64 cpu_addr
= of_translate_dma_address(hose
->dn
, ranges
+ 3);
118 size
= of_read_number(ranges
+ pna
+ 3, 2);
120 if (cpu_addr
== OF_BAD_ADDR
|| size
== 0)
123 /* We only care about memory */
124 if ((pci_space
& 0x03000000) != 0x02000000)
127 /* We currently only support memory at 0, and pci_addr
128 * within 32 bits space
130 if (cpu_addr
!= 0 || pci_addr
> 0xffffffff) {
131 printk(KERN_WARNING
"%s: Ignored unsupported dma range"
132 " 0x%016llx...0x%016llx -> 0x%016llx\n",
134 pci_addr
, pci_addr
+ size
- 1, cpu_addr
);
138 /* Check if not prefetchable */
139 if (!(pci_space
& 0x40000000))
140 res
->flags
&= ~IORESOURCE_PREFETCH
;
144 res
->start
= pci_addr
;
145 /* Beware of 32 bits resources */
146 if (sizeof(resource_size_t
) == sizeof(u32
) &&
147 (pci_addr
+ size
) > 0x100000000ull
)
148 res
->end
= 0xffffffff;
150 res
->end
= res
->start
+ size
- 1;
154 /* We only support one global DMA offset */
155 if (dma_offset_set
&& pci_dram_offset
!= res
->start
) {
156 printk(KERN_ERR
"%s: dma-ranges(s) mismatch\n",
157 hose
->dn
->full_name
);
161 /* Check that we can fit all of memory as we don't support
164 if (size
< total_memory
) {
165 printk(KERN_ERR
"%s: dma-ranges too small "
166 "(size=%llx total_memory=%llx)\n",
167 hose
->dn
->full_name
, size
, (u64
)total_memory
);
171 /* Check we are a power of 2 size and that base is a multiple of size*/
172 if ((size
& (size
- 1)) != 0 ||
173 (res
->start
& (size
- 1)) != 0) {
174 printk(KERN_ERR
"%s: dma-ranges unaligned\n",
175 hose
->dn
->full_name
);
179 /* Check that we are fully contained within 32 bits space */
180 if (res
->end
> 0xffffffff) {
181 printk(KERN_ERR
"%s: dma-ranges outside of 32 bits space\n",
182 hose
->dn
->full_name
);
187 pci_dram_offset
= res
->start
;
188 hose
->dma_window_base_cur
= res
->start
;
189 hose
->dma_window_size
= resource_size(res
);
191 printk(KERN_INFO
"4xx PCI DMA offset set to 0x%08lx\n",
193 printk(KERN_INFO
"4xx PCI DMA window base to 0x%016llx\n",
194 (unsigned long long)hose
->dma_window_base_cur
);
195 printk(KERN_INFO
"DMA window size 0x%016llx\n",
196 (unsigned long long)hose
->dma_window_size
);
204 static int __init
ppc4xx_setup_one_pci_PMM(struct pci_controller
*hose
,
212 u32 ma
, pcila
, pciha
;
214 /* Hack warning ! The "old" PCI 2.x cell only let us configure the low
215 * 32-bit of incoming PLB addresses. The top 4 bits of the 36-bit
216 * address are actually hard wired to a value that appears to depend
217 * on the specific SoC. For example, it's 0 on 440EP and 1 on 440EPx.
219 * The trick here is we just crop those top bits and ignore them when
220 * programming the chip. That means the device-tree has to be right
221 * for the specific part used (we don't print a warning if it's wrong
222 * but on the other hand, you'll crash quickly enough), but at least
223 * this code should work whatever the hard coded value is
225 plb_addr
&= 0xffffffffull
;
227 /* Note: Due to the above hack, the test below doesn't actually test
228 * if you address is above 4G, but it tests that address and
229 * (address + size) are both contained in the same 4G
231 if ((plb_addr
+ size
) > 0xffffffffull
|| !is_power_of_2(size
) ||
232 size
< 0x1000 || (plb_addr
& (size
- 1)) != 0) {
233 printk(KERN_WARNING
"%s: Resource out of range\n",
234 hose
->dn
->full_name
);
237 ma
= (0xffffffffu
<< ilog2(size
)) | 1;
238 if (flags
& IORESOURCE_PREFETCH
)
241 pciha
= RES_TO_U32_HIGH(pci_addr
);
242 pcila
= RES_TO_U32_LOW(pci_addr
);
244 writel(plb_addr
, reg
+ PCIL0_PMM0LA
+ (0x10 * index
));
245 writel(pcila
, reg
+ PCIL0_PMM0PCILA
+ (0x10 * index
));
246 writel(pciha
, reg
+ PCIL0_PMM0PCIHA
+ (0x10 * index
));
247 writel(ma
, reg
+ PCIL0_PMM0MA
+ (0x10 * index
));
252 static void __init
ppc4xx_configure_pci_PMMs(struct pci_controller
*hose
,
255 int i
, j
, found_isa_hole
= 0;
257 /* Setup outbound memory windows */
258 for (i
= j
= 0; i
< 3; i
++) {
259 struct resource
*res
= &hose
->mem_resources
[i
];
261 /* we only care about memory windows */
262 if (!(res
->flags
& IORESOURCE_MEM
))
265 printk(KERN_WARNING
"%s: Too many ranges\n",
266 hose
->dn
->full_name
);
270 /* Configure the resource */
271 if (ppc4xx_setup_one_pci_PMM(hose
, reg
,
273 res
->start
- hose
->pci_mem_offset
,
279 /* If the resource PCI address is 0 then we have our
282 if (res
->start
== hose
->pci_mem_offset
)
287 /* Handle ISA memory hole if not already covered */
288 if (j
<= 2 && !found_isa_hole
&& hose
->isa_mem_size
)
289 if (ppc4xx_setup_one_pci_PMM(hose
, reg
, hose
->isa_mem_phys
, 0,
290 hose
->isa_mem_size
, 0, j
) == 0)
291 printk(KERN_INFO
"%s: Legacy ISA memory support enabled\n",
292 hose
->dn
->full_name
);
295 static void __init
ppc4xx_configure_pci_PTMs(struct pci_controller
*hose
,
297 const struct resource
*res
)
299 resource_size_t size
= resource_size(res
);
302 /* Calculate window size */
303 sa
= (0xffffffffu
<< ilog2(size
)) | 1;
306 /* RAM is always at 0 local for now */
307 writel(0, reg
+ PCIL0_PTM1LA
);
308 writel(sa
, reg
+ PCIL0_PTM1MS
);
310 /* Map on PCI side */
311 early_write_config_dword(hose
, hose
->first_busno
, 0,
312 PCI_BASE_ADDRESS_1
, res
->start
);
313 early_write_config_dword(hose
, hose
->first_busno
, 0,
314 PCI_BASE_ADDRESS_2
, 0x00000000);
315 early_write_config_word(hose
, hose
->first_busno
, 0,
316 PCI_COMMAND
, 0x0006);
319 static void __init
ppc4xx_probe_pci_bridge(struct device_node
*np
)
322 struct resource rsrc_cfg
;
323 struct resource rsrc_reg
;
324 struct resource dma_window
;
325 struct pci_controller
*hose
= NULL
;
326 void __iomem
*reg
= NULL
;
327 const int *bus_range
;
330 /* Check if device is enabled */
331 if (!of_device_is_available(np
)) {
332 printk(KERN_INFO
"%s: Port disabled via device-tree\n",
337 /* Fetch config space registers address */
338 if (of_address_to_resource(np
, 0, &rsrc_cfg
)) {
339 printk(KERN_ERR
"%s: Can't get PCI config register base !",
343 /* Fetch host bridge internal registers address */
344 if (of_address_to_resource(np
, 3, &rsrc_reg
)) {
345 printk(KERN_ERR
"%s: Can't get PCI internal register base !",
350 /* Check if primary bridge */
351 if (of_get_property(np
, "primary", NULL
))
354 /* Get bus range if any */
355 bus_range
= of_get_property(np
, "bus-range", NULL
);
358 reg
= ioremap(rsrc_reg
.start
, resource_size(&rsrc_reg
));
360 printk(KERN_ERR
"%s: Can't map registers !", np
->full_name
);
364 /* Allocate the host controller data structure */
365 hose
= pcibios_alloc_controller(np
);
369 hose
->first_busno
= bus_range
? bus_range
[0] : 0x0;
370 hose
->last_busno
= bus_range
? bus_range
[1] : 0xff;
372 /* Setup config space */
373 setup_indirect_pci(hose
, rsrc_cfg
.start
, rsrc_cfg
.start
+ 0x4, 0);
375 /* Disable all windows */
376 writel(0, reg
+ PCIL0_PMM0MA
);
377 writel(0, reg
+ PCIL0_PMM1MA
);
378 writel(0, reg
+ PCIL0_PMM2MA
);
379 writel(0, reg
+ PCIL0_PTM1MS
);
380 writel(0, reg
+ PCIL0_PTM2MS
);
382 /* Parse outbound mapping resources */
383 pci_process_bridge_OF_ranges(hose
, np
, primary
);
385 /* Parse inbound mapping resources */
386 if (ppc4xx_parse_dma_ranges(hose
, reg
, &dma_window
) != 0)
389 /* Configure outbound ranges POMs */
390 ppc4xx_configure_pci_PMMs(hose
, reg
);
392 /* Configure inbound ranges PIMs */
393 ppc4xx_configure_pci_PTMs(hose
, reg
, &dma_window
);
395 /* We don't need the registers anymore */
401 pcibios_free_controller(hose
);
410 static int __init
ppc4xx_setup_one_pcix_POM(struct pci_controller
*hose
,
418 u32 lah
, lal
, pciah
, pcial
, sa
;
420 if (!is_power_of_2(size
) || size
< 0x1000 ||
421 (plb_addr
& (size
- 1)) != 0) {
422 printk(KERN_WARNING
"%s: Resource out of range\n",
423 hose
->dn
->full_name
);
427 /* Calculate register values */
428 lah
= RES_TO_U32_HIGH(plb_addr
);
429 lal
= RES_TO_U32_LOW(plb_addr
);
430 pciah
= RES_TO_U32_HIGH(pci_addr
);
431 pcial
= RES_TO_U32_LOW(pci_addr
);
432 sa
= (0xffffffffu
<< ilog2(size
)) | 0x1;
434 /* Program register values */
436 writel(lah
, reg
+ PCIX0_POM0LAH
);
437 writel(lal
, reg
+ PCIX0_POM0LAL
);
438 writel(pciah
, reg
+ PCIX0_POM0PCIAH
);
439 writel(pcial
, reg
+ PCIX0_POM0PCIAL
);
440 writel(sa
, reg
+ PCIX0_POM0SA
);
442 writel(lah
, reg
+ PCIX0_POM1LAH
);
443 writel(lal
, reg
+ PCIX0_POM1LAL
);
444 writel(pciah
, reg
+ PCIX0_POM1PCIAH
);
445 writel(pcial
, reg
+ PCIX0_POM1PCIAL
);
446 writel(sa
, reg
+ PCIX0_POM1SA
);
452 static void __init
ppc4xx_configure_pcix_POMs(struct pci_controller
*hose
,
455 int i
, j
, found_isa_hole
= 0;
457 /* Setup outbound memory windows */
458 for (i
= j
= 0; i
< 3; i
++) {
459 struct resource
*res
= &hose
->mem_resources
[i
];
461 /* we only care about memory windows */
462 if (!(res
->flags
& IORESOURCE_MEM
))
465 printk(KERN_WARNING
"%s: Too many ranges\n",
466 hose
->dn
->full_name
);
470 /* Configure the resource */
471 if (ppc4xx_setup_one_pcix_POM(hose
, reg
,
473 res
->start
- hose
->pci_mem_offset
,
479 /* If the resource PCI address is 0 then we have our
482 if (res
->start
== hose
->pci_mem_offset
)
487 /* Handle ISA memory hole if not already covered */
488 if (j
<= 1 && !found_isa_hole
&& hose
->isa_mem_size
)
489 if (ppc4xx_setup_one_pcix_POM(hose
, reg
, hose
->isa_mem_phys
, 0,
490 hose
->isa_mem_size
, 0, j
) == 0)
491 printk(KERN_INFO
"%s: Legacy ISA memory support enabled\n",
492 hose
->dn
->full_name
);
495 static void __init
ppc4xx_configure_pcix_PIMs(struct pci_controller
*hose
,
497 const struct resource
*res
,
501 resource_size_t size
= resource_size(res
);
504 /* RAM is always at 0 */
505 writel(0x00000000, reg
+ PCIX0_PIM0LAH
);
506 writel(0x00000000, reg
+ PCIX0_PIM0LAL
);
508 /* Calculate window size */
509 sa
= (0xffffffffu
<< ilog2(size
)) | 1;
511 if (res
->flags
& IORESOURCE_PREFETCH
)
515 writel(sa
, reg
+ PCIX0_PIM0SA
);
517 writel(0xffffffff, reg
+ PCIX0_PIM0SAH
);
519 /* Map on PCI side */
520 writel(0x00000000, reg
+ PCIX0_BAR0H
);
521 writel(res
->start
, reg
+ PCIX0_BAR0L
);
522 writew(0x0006, reg
+ PCIX0_COMMAND
);
525 static void __init
ppc4xx_probe_pcix_bridge(struct device_node
*np
)
527 struct resource rsrc_cfg
;
528 struct resource rsrc_reg
;
529 struct resource dma_window
;
530 struct pci_controller
*hose
= NULL
;
531 void __iomem
*reg
= NULL
;
532 const int *bus_range
;
533 int big_pim
= 0, msi
= 0, primary
= 0;
535 /* Fetch config space registers address */
536 if (of_address_to_resource(np
, 0, &rsrc_cfg
)) {
537 printk(KERN_ERR
"%s:Can't get PCI-X config register base !",
541 /* Fetch host bridge internal registers address */
542 if (of_address_to_resource(np
, 3, &rsrc_reg
)) {
543 printk(KERN_ERR
"%s: Can't get PCI-X internal register base !",
548 /* Check if it supports large PIMs (440GX) */
549 if (of_get_property(np
, "large-inbound-windows", NULL
))
552 /* Check if we should enable MSIs inbound hole */
553 if (of_get_property(np
, "enable-msi-hole", NULL
))
556 /* Check if primary bridge */
557 if (of_get_property(np
, "primary", NULL
))
560 /* Get bus range if any */
561 bus_range
= of_get_property(np
, "bus-range", NULL
);
564 reg
= ioremap(rsrc_reg
.start
, resource_size(&rsrc_reg
));
566 printk(KERN_ERR
"%s: Can't map registers !", np
->full_name
);
570 /* Allocate the host controller data structure */
571 hose
= pcibios_alloc_controller(np
);
575 hose
->first_busno
= bus_range
? bus_range
[0] : 0x0;
576 hose
->last_busno
= bus_range
? bus_range
[1] : 0xff;
578 /* Setup config space */
579 setup_indirect_pci(hose
, rsrc_cfg
.start
, rsrc_cfg
.start
+ 0x4,
580 PPC_INDIRECT_TYPE_SET_CFG_TYPE
);
582 /* Disable all windows */
583 writel(0, reg
+ PCIX0_POM0SA
);
584 writel(0, reg
+ PCIX0_POM1SA
);
585 writel(0, reg
+ PCIX0_POM2SA
);
586 writel(0, reg
+ PCIX0_PIM0SA
);
587 writel(0, reg
+ PCIX0_PIM1SA
);
588 writel(0, reg
+ PCIX0_PIM2SA
);
590 writel(0, reg
+ PCIX0_PIM0SAH
);
591 writel(0, reg
+ PCIX0_PIM2SAH
);
594 /* Parse outbound mapping resources */
595 pci_process_bridge_OF_ranges(hose
, np
, primary
);
597 /* Parse inbound mapping resources */
598 if (ppc4xx_parse_dma_ranges(hose
, reg
, &dma_window
) != 0)
601 /* Configure outbound ranges POMs */
602 ppc4xx_configure_pcix_POMs(hose
, reg
);
604 /* Configure inbound ranges PIMs */
605 ppc4xx_configure_pcix_PIMs(hose
, reg
, &dma_window
, big_pim
, msi
);
607 /* We don't need the registers anymore */
613 pcibios_free_controller(hose
);
618 #ifdef CONFIG_PPC4xx_PCI_EXPRESS
621 * 4xx PCI-Express part
623 * We support 3 parts currently based on the compatible property:
625 * ibm,plb-pciex-440spe
626 * ibm,plb-pciex-405ex
627 * ibm,plb-pciex-460ex
629 * Anything else will be rejected for now as they are all subtly
630 * different unfortunately.
634 #define MAX_PCIE_BUS_MAPPED 0x40
636 struct ppc4xx_pciex_port
638 struct pci_controller
*hose
;
639 struct device_node
*node
;
644 unsigned int sdr_base
;
646 struct resource cfg_space
;
647 struct resource utl_regs
;
648 void __iomem
*utl_base
;
651 static struct ppc4xx_pciex_port
*ppc4xx_pciex_ports
;
652 static unsigned int ppc4xx_pciex_port_count
;
654 struct ppc4xx_pciex_hwops
657 int (*core_init
)(struct device_node
*np
);
658 int (*port_init_hw
)(struct ppc4xx_pciex_port
*port
);
659 int (*setup_utl
)(struct ppc4xx_pciex_port
*port
);
660 void (*check_link
)(struct ppc4xx_pciex_port
*port
);
663 static struct ppc4xx_pciex_hwops
*ppc4xx_pciex_hwops
;
665 static int __init
ppc4xx_pciex_wait_on_sdr(struct ppc4xx_pciex_port
*port
,
666 unsigned int sdr_offset
,
673 while(timeout_ms
--) {
674 val
= mfdcri(SDR0
, port
->sdr_base
+ sdr_offset
);
675 if ((val
& mask
) == value
) {
676 pr_debug("PCIE%d: Wait on SDR %x success with tm %d (%08x)\n",
677 port
->index
, sdr_offset
, timeout_ms
, val
);
685 static int __init
ppc4xx_pciex_port_reset_sdr(struct ppc4xx_pciex_port
*port
)
687 /* Wait for reset to complete */
688 if (ppc4xx_pciex_wait_on_sdr(port
, PESDRn_RCSSTS
, 1 << 20, 0, 10)) {
689 printk(KERN_WARNING
"PCIE%d: PGRST failed\n",
697 static void __init
ppc4xx_pciex_check_link_sdr(struct ppc4xx_pciex_port
*port
)
699 printk(KERN_INFO
"PCIE%d: Checking link...\n", port
->index
);
701 /* Check for card presence detect if supported, if not, just wait for
702 * link unconditionally.
704 * note that we don't fail if there is no link, we just filter out
705 * config space accesses. That way, it will be easier to implement
708 if (!port
->has_ibpre
||
709 !ppc4xx_pciex_wait_on_sdr(port
, PESDRn_LOOP
,
710 1 << 28, 1 << 28, 100)) {
712 "PCIE%d: Device detected, waiting for link...\n",
714 if (ppc4xx_pciex_wait_on_sdr(port
, PESDRn_LOOP
,
715 0x1000, 0x1000, 2000))
717 "PCIE%d: Link up failed\n", port
->index
);
720 "PCIE%d: link is up !\n", port
->index
);
724 printk(KERN_INFO
"PCIE%d: No device detected.\n", port
->index
);
729 /* Check various reset bits of the 440SPe PCIe core */
730 static int __init
ppc440spe_pciex_check_reset(struct device_node
*np
)
732 u32 valPE0
, valPE1
, valPE2
;
735 /* SDR0_PEGPLLLCT1 reset */
736 if (!(mfdcri(SDR0
, PESDR0_PLLLCT1
) & 0x01000000)) {
738 * the PCIe core was probably already initialised
739 * by firmware - let's re-reset RCSSET regs
741 * -- Shouldn't we also re-reset the whole thing ? -- BenH
743 pr_debug("PCIE: SDR0_PLLLCT1 already reset.\n");
744 mtdcri(SDR0
, PESDR0_440SPE_RCSSET
, 0x01010000);
745 mtdcri(SDR0
, PESDR1_440SPE_RCSSET
, 0x01010000);
746 mtdcri(SDR0
, PESDR2_440SPE_RCSSET
, 0x01010000);
749 valPE0
= mfdcri(SDR0
, PESDR0_440SPE_RCSSET
);
750 valPE1
= mfdcri(SDR0
, PESDR1_440SPE_RCSSET
);
751 valPE2
= mfdcri(SDR0
, PESDR2_440SPE_RCSSET
);
753 /* SDR0_PExRCSSET rstgu */
754 if (!(valPE0
& 0x01000000) ||
755 !(valPE1
& 0x01000000) ||
756 !(valPE2
& 0x01000000)) {
757 printk(KERN_INFO
"PCIE: SDR0_PExRCSSET rstgu error\n");
761 /* SDR0_PExRCSSET rstdl */
762 if (!(valPE0
& 0x00010000) ||
763 !(valPE1
& 0x00010000) ||
764 !(valPE2
& 0x00010000)) {
765 printk(KERN_INFO
"PCIE: SDR0_PExRCSSET rstdl error\n");
769 /* SDR0_PExRCSSET rstpyn */
770 if ((valPE0
& 0x00001000) ||
771 (valPE1
& 0x00001000) ||
772 (valPE2
& 0x00001000)) {
773 printk(KERN_INFO
"PCIE: SDR0_PExRCSSET rstpyn error\n");
777 /* SDR0_PExRCSSET hldplb */
778 if ((valPE0
& 0x10000000) ||
779 (valPE1
& 0x10000000) ||
780 (valPE2
& 0x10000000)) {
781 printk(KERN_INFO
"PCIE: SDR0_PExRCSSET hldplb error\n");
785 /* SDR0_PExRCSSET rdy */
786 if ((valPE0
& 0x00100000) ||
787 (valPE1
& 0x00100000) ||
788 (valPE2
& 0x00100000)) {
789 printk(KERN_INFO
"PCIE: SDR0_PExRCSSET rdy error\n");
793 /* SDR0_PExRCSSET shutdown */
794 if ((valPE0
& 0x00000100) ||
795 (valPE1
& 0x00000100) ||
796 (valPE2
& 0x00000100)) {
797 printk(KERN_INFO
"PCIE: SDR0_PExRCSSET shutdown error\n");
804 /* Global PCIe core initializations for 440SPe core */
805 static int __init
ppc440spe_pciex_core_init(struct device_node
*np
)
809 /* Set PLL clock receiver to LVPECL */
810 dcri_clrset(SDR0
, PESDR0_PLLLCT1
, 0, 1 << 28);
812 /* Shouldn't we do all the calibration stuff etc... here ? */
813 if (ppc440spe_pciex_check_reset(np
))
816 if (!(mfdcri(SDR0
, PESDR0_PLLLCT2
) & 0x10000)) {
817 printk(KERN_INFO
"PCIE: PESDR_PLLCT2 resistance calibration "
819 mfdcri(SDR0
, PESDR0_PLLLCT2
));
823 /* De-assert reset of PCIe PLL, wait for lock */
824 dcri_clrset(SDR0
, PESDR0_PLLLCT1
, 1 << 24, 0);
828 if (!(mfdcri(SDR0
, PESDR0_PLLLCT3
) & 0x10000000)) {
835 printk(KERN_INFO
"PCIE: VCO output not locked\n");
839 pr_debug("PCIE initialization OK\n");
844 static int __init
ppc440spe_pciex_init_port_hw(struct ppc4xx_pciex_port
*port
)
849 val
= PTYPE_LEGACY_ENDPOINT
<< 20;
851 val
= PTYPE_ROOT_PORT
<< 20;
853 if (port
->index
== 0)
854 val
|= LNKW_X8
<< 12;
856 val
|= LNKW_X4
<< 12;
858 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_DLPSET
, val
);
859 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_UTLSET1
, 0x20222222);
860 if (ppc440spe_revA())
861 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_UTLSET2
, 0x11000000);
862 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_440SPE_HSSL0SET1
, 0x35000000);
863 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_440SPE_HSSL1SET1
, 0x35000000);
864 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_440SPE_HSSL2SET1
, 0x35000000);
865 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_440SPE_HSSL3SET1
, 0x35000000);
866 if (port
->index
== 0) {
867 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_440SPE_HSSL4SET1
,
869 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_440SPE_HSSL5SET1
,
871 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_440SPE_HSSL6SET1
,
873 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_440SPE_HSSL7SET1
,
876 dcri_clrset(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
,
877 (1 << 24) | (1 << 16), 1 << 12);
879 return ppc4xx_pciex_port_reset_sdr(port
);
882 static int __init
ppc440speA_pciex_init_port_hw(struct ppc4xx_pciex_port
*port
)
884 return ppc440spe_pciex_init_port_hw(port
);
887 static int __init
ppc440speB_pciex_init_port_hw(struct ppc4xx_pciex_port
*port
)
889 int rc
= ppc440spe_pciex_init_port_hw(port
);
896 static int ppc440speA_pciex_init_utl(struct ppc4xx_pciex_port
*port
)
898 /* XXX Check what that value means... I hate magic */
899 dcr_write(port
->dcrs
, DCRO_PEGPL_SPECIAL
, 0x68782800);
902 * Set buffer allocations and then assert VRB and TXE.
904 out_be32(port
->utl_base
+ PEUTL_OUTTR
, 0x08000000);
905 out_be32(port
->utl_base
+ PEUTL_INTR
, 0x02000000);
906 out_be32(port
->utl_base
+ PEUTL_OPDBSZ
, 0x10000000);
907 out_be32(port
->utl_base
+ PEUTL_PBBSZ
, 0x53000000);
908 out_be32(port
->utl_base
+ PEUTL_IPHBSZ
, 0x08000000);
909 out_be32(port
->utl_base
+ PEUTL_IPDBSZ
, 0x10000000);
910 out_be32(port
->utl_base
+ PEUTL_RCIRQEN
, 0x00f00000);
911 out_be32(port
->utl_base
+ PEUTL_PCTL
, 0x80800066);
916 static int ppc440speB_pciex_init_utl(struct ppc4xx_pciex_port
*port
)
918 /* Report CRS to the operating system */
919 out_be32(port
->utl_base
+ PEUTL_PBCTL
, 0x08000000);
924 static struct ppc4xx_pciex_hwops ppc440speA_pcie_hwops __initdata
=
927 .core_init
= ppc440spe_pciex_core_init
,
928 .port_init_hw
= ppc440speA_pciex_init_port_hw
,
929 .setup_utl
= ppc440speA_pciex_init_utl
,
930 .check_link
= ppc4xx_pciex_check_link_sdr
,
933 static struct ppc4xx_pciex_hwops ppc440speB_pcie_hwops __initdata
=
936 .core_init
= ppc440spe_pciex_core_init
,
937 .port_init_hw
= ppc440speB_pciex_init_port_hw
,
938 .setup_utl
= ppc440speB_pciex_init_utl
,
939 .check_link
= ppc4xx_pciex_check_link_sdr
,
942 static int __init
ppc460ex_pciex_core_init(struct device_node
*np
)
944 /* Nothing to do, return 2 ports */
948 static int __init
ppc460ex_pciex_init_port_hw(struct ppc4xx_pciex_port
*port
)
954 val
= PTYPE_LEGACY_ENDPOINT
<< 20;
956 val
= PTYPE_ROOT_PORT
<< 20;
958 if (port
->index
== 0) {
959 val
|= LNKW_X1
<< 12;
960 utlset1
= 0x20000000;
962 val
|= LNKW_X4
<< 12;
963 utlset1
= 0x20101101;
966 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_DLPSET
, val
);
967 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_UTLSET1
, utlset1
);
968 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_UTLSET2
, 0x01210000);
970 switch (port
->index
) {
972 mtdcri(SDR0
, PESDR0_460EX_L0CDRCTL
, 0x00003230);
973 mtdcri(SDR0
, PESDR0_460EX_L0DRV
, 0x00000130);
974 mtdcri(SDR0
, PESDR0_460EX_L0CLK
, 0x00000006);
976 mtdcri(SDR0
, PESDR0_460EX_PHY_CTL_RST
,0x10000000);
980 mtdcri(SDR0
, PESDR1_460EX_L0CDRCTL
, 0x00003230);
981 mtdcri(SDR0
, PESDR1_460EX_L1CDRCTL
, 0x00003230);
982 mtdcri(SDR0
, PESDR1_460EX_L2CDRCTL
, 0x00003230);
983 mtdcri(SDR0
, PESDR1_460EX_L3CDRCTL
, 0x00003230);
984 mtdcri(SDR0
, PESDR1_460EX_L0DRV
, 0x00000130);
985 mtdcri(SDR0
, PESDR1_460EX_L1DRV
, 0x00000130);
986 mtdcri(SDR0
, PESDR1_460EX_L2DRV
, 0x00000130);
987 mtdcri(SDR0
, PESDR1_460EX_L3DRV
, 0x00000130);
988 mtdcri(SDR0
, PESDR1_460EX_L0CLK
, 0x00000006);
989 mtdcri(SDR0
, PESDR1_460EX_L1CLK
, 0x00000006);
990 mtdcri(SDR0
, PESDR1_460EX_L2CLK
, 0x00000006);
991 mtdcri(SDR0
, PESDR1_460EX_L3CLK
, 0x00000006);
993 mtdcri(SDR0
, PESDR1_460EX_PHY_CTL_RST
,0x10000000);
997 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
,
998 mfdcri(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
) |
999 (PESDRx_RCSSET_RSTGU
| PESDRx_RCSSET_RSTPYN
));
1001 /* Poll for PHY reset */
1002 /* XXX FIXME add timeout */
1003 switch (port
->index
) {
1005 while (!(mfdcri(SDR0
, PESDR0_460EX_RSTSTA
) & 0x1))
1009 while (!(mfdcri(SDR0
, PESDR1_460EX_RSTSTA
) & 0x1))
1014 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
,
1015 (mfdcri(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
) &
1016 ~(PESDRx_RCSSET_RSTGU
| PESDRx_RCSSET_RSTDL
)) |
1017 PESDRx_RCSSET_RSTPYN
);
1019 port
->has_ibpre
= 1;
1021 return ppc4xx_pciex_port_reset_sdr(port
);
1024 static int ppc460ex_pciex_init_utl(struct ppc4xx_pciex_port
*port
)
1026 dcr_write(port
->dcrs
, DCRO_PEGPL_SPECIAL
, 0x0);
1029 * Set buffer allocations and then assert VRB and TXE.
1031 out_be32(port
->utl_base
+ PEUTL_PBCTL
, 0x0800000c);
1032 out_be32(port
->utl_base
+ PEUTL_OUTTR
, 0x08000000);
1033 out_be32(port
->utl_base
+ PEUTL_INTR
, 0x02000000);
1034 out_be32(port
->utl_base
+ PEUTL_OPDBSZ
, 0x04000000);
1035 out_be32(port
->utl_base
+ PEUTL_PBBSZ
, 0x00000000);
1036 out_be32(port
->utl_base
+ PEUTL_IPHBSZ
, 0x02000000);
1037 out_be32(port
->utl_base
+ PEUTL_IPDBSZ
, 0x04000000);
1038 out_be32(port
->utl_base
+ PEUTL_RCIRQEN
,0x00f00000);
1039 out_be32(port
->utl_base
+ PEUTL_PCTL
, 0x80800066);
1044 static struct ppc4xx_pciex_hwops ppc460ex_pcie_hwops __initdata
=
1047 .core_init
= ppc460ex_pciex_core_init
,
1048 .port_init_hw
= ppc460ex_pciex_init_port_hw
,
1049 .setup_utl
= ppc460ex_pciex_init_utl
,
1050 .check_link
= ppc4xx_pciex_check_link_sdr
,
1053 static int __init
ppc460sx_pciex_core_init(struct device_node
*np
)
1055 /* HSS drive amplitude */
1056 mtdcri(SDR0
, PESDR0_460SX_HSSL0DAMP
, 0xB9843211);
1057 mtdcri(SDR0
, PESDR0_460SX_HSSL1DAMP
, 0xB9843211);
1058 mtdcri(SDR0
, PESDR0_460SX_HSSL2DAMP
, 0xB9843211);
1059 mtdcri(SDR0
, PESDR0_460SX_HSSL3DAMP
, 0xB9843211);
1060 mtdcri(SDR0
, PESDR0_460SX_HSSL4DAMP
, 0xB9843211);
1061 mtdcri(SDR0
, PESDR0_460SX_HSSL5DAMP
, 0xB9843211);
1062 mtdcri(SDR0
, PESDR0_460SX_HSSL6DAMP
, 0xB9843211);
1063 mtdcri(SDR0
, PESDR0_460SX_HSSL7DAMP
, 0xB9843211);
1065 mtdcri(SDR0
, PESDR1_460SX_HSSL0DAMP
, 0xB9843211);
1066 mtdcri(SDR0
, PESDR1_460SX_HSSL1DAMP
, 0xB9843211);
1067 mtdcri(SDR0
, PESDR1_460SX_HSSL2DAMP
, 0xB9843211);
1068 mtdcri(SDR0
, PESDR1_460SX_HSSL3DAMP
, 0xB9843211);
1070 mtdcri(SDR0
, PESDR2_460SX_HSSL0DAMP
, 0xB9843211);
1071 mtdcri(SDR0
, PESDR2_460SX_HSSL1DAMP
, 0xB9843211);
1072 mtdcri(SDR0
, PESDR2_460SX_HSSL2DAMP
, 0xB9843211);
1073 mtdcri(SDR0
, PESDR2_460SX_HSSL3DAMP
, 0xB9843211);
1075 /* HSS TX pre-emphasis */
1076 mtdcri(SDR0
, PESDR0_460SX_HSSL0COEFA
, 0xDCB98987);
1077 mtdcri(SDR0
, PESDR0_460SX_HSSL1COEFA
, 0xDCB98987);
1078 mtdcri(SDR0
, PESDR0_460SX_HSSL2COEFA
, 0xDCB98987);
1079 mtdcri(SDR0
, PESDR0_460SX_HSSL3COEFA
, 0xDCB98987);
1080 mtdcri(SDR0
, PESDR0_460SX_HSSL4COEFA
, 0xDCB98987);
1081 mtdcri(SDR0
, PESDR0_460SX_HSSL5COEFA
, 0xDCB98987);
1082 mtdcri(SDR0
, PESDR0_460SX_HSSL6COEFA
, 0xDCB98987);
1083 mtdcri(SDR0
, PESDR0_460SX_HSSL7COEFA
, 0xDCB98987);
1085 mtdcri(SDR0
, PESDR1_460SX_HSSL0COEFA
, 0xDCB98987);
1086 mtdcri(SDR0
, PESDR1_460SX_HSSL1COEFA
, 0xDCB98987);
1087 mtdcri(SDR0
, PESDR1_460SX_HSSL2COEFA
, 0xDCB98987);
1088 mtdcri(SDR0
, PESDR1_460SX_HSSL3COEFA
, 0xDCB98987);
1090 mtdcri(SDR0
, PESDR2_460SX_HSSL0COEFA
, 0xDCB98987);
1091 mtdcri(SDR0
, PESDR2_460SX_HSSL1COEFA
, 0xDCB98987);
1092 mtdcri(SDR0
, PESDR2_460SX_HSSL2COEFA
, 0xDCB98987);
1093 mtdcri(SDR0
, PESDR2_460SX_HSSL3COEFA
, 0xDCB98987);
1095 /* HSS TX calibration control */
1096 mtdcri(SDR0
, PESDR0_460SX_HSSL1CALDRV
, 0x22222222);
1097 mtdcri(SDR0
, PESDR1_460SX_HSSL1CALDRV
, 0x22220000);
1098 mtdcri(SDR0
, PESDR2_460SX_HSSL1CALDRV
, 0x22220000);
1100 /* HSS TX slew control */
1101 mtdcri(SDR0
, PESDR0_460SX_HSSSLEW
, 0xFFFFFFFF);
1102 mtdcri(SDR0
, PESDR1_460SX_HSSSLEW
, 0xFFFF0000);
1103 mtdcri(SDR0
, PESDR2_460SX_HSSSLEW
, 0xFFFF0000);
1105 /* Set HSS PRBS enabled */
1106 mtdcri(SDR0
, PESDR0_460SX_HSSCTLSET
, 0x00001130);
1107 mtdcri(SDR0
, PESDR2_460SX_HSSCTLSET
, 0x00001130);
1111 /* De-assert PLLRESET */
1112 dcri_clrset(SDR0
, PESDR0_PLLLCT2
, 0x00000100, 0);
1114 /* Reset DL, UTL, GPL before configuration */
1115 mtdcri(SDR0
, PESDR0_460SX_RCSSET
,
1116 PESDRx_RCSSET_RSTDL
| PESDRx_RCSSET_RSTGU
);
1117 mtdcri(SDR0
, PESDR1_460SX_RCSSET
,
1118 PESDRx_RCSSET_RSTDL
| PESDRx_RCSSET_RSTGU
);
1119 mtdcri(SDR0
, PESDR2_460SX_RCSSET
,
1120 PESDRx_RCSSET_RSTDL
| PESDRx_RCSSET_RSTGU
);
1125 * If bifurcation is not enabled, u-boot would have disabled the
1128 if (((mfdcri(SDR0
, PESDR1_460SX_HSSCTLSET
) & 0x00000001) ==
1130 printk(KERN_INFO
"PCI: PCIE bifurcation setup successfully.\n");
1131 printk(KERN_INFO
"PCI: Total 3 PCIE ports are present\n");
1135 printk(KERN_INFO
"PCI: Total 2 PCIE ports are present\n");
1139 static int __init
ppc460sx_pciex_init_port_hw(struct ppc4xx_pciex_port
*port
)
1143 dcri_clrset(SDR0
, port
->sdr_base
+ PESDRn_UTLSET2
,
1146 dcri_clrset(SDR0
, port
->sdr_base
+ PESDRn_UTLSET2
,
1149 dcri_clrset(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
,
1150 (PESDRx_RCSSET_RSTGU
| PESDRx_RCSSET_RSTDL
),
1151 PESDRx_RCSSET_RSTPYN
);
1153 port
->has_ibpre
= 1;
1155 return ppc4xx_pciex_port_reset_sdr(port
);
1158 static int ppc460sx_pciex_init_utl(struct ppc4xx_pciex_port
*port
)
1161 out_be32 (port
->utl_base
+ PEUTL_PBBSZ
, 0x00000000);
1162 /* Assert VRB and TXE - per datasheet turn off addr validation */
1163 out_be32(port
->utl_base
+ PEUTL_PCTL
, 0x80800000);
1167 static void __init
ppc460sx_pciex_check_link(struct ppc4xx_pciex_port
*port
)
1169 void __iomem
*mbase
;
1174 mbase
= ioremap(port
->cfg_space
.start
+ 0x10000000, 0x1000);
1175 if (mbase
== NULL
) {
1176 printk(KERN_ERR
"%s: Can't map internal config space !",
1177 port
->node
->full_name
);
1181 while (attempt
&& (0 == (in_le32(mbase
+ PECFG_460SX_DLLSTA
)
1182 & PECFG_460SX_DLLSTA_LINKUP
))) {
1193 static struct ppc4xx_pciex_hwops ppc460sx_pcie_hwops __initdata
= {
1195 .core_init
= ppc460sx_pciex_core_init
,
1196 .port_init_hw
= ppc460sx_pciex_init_port_hw
,
1197 .setup_utl
= ppc460sx_pciex_init_utl
,
1198 .check_link
= ppc460sx_pciex_check_link
,
1201 #endif /* CONFIG_44x */
1205 static int __init
ppc405ex_pciex_core_init(struct device_node
*np
)
1207 /* Nothing to do, return 2 ports */
1211 static void ppc405ex_pcie_phy_reset(struct ppc4xx_pciex_port
*port
)
1213 /* Assert the PE0_PHY reset */
1214 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
, 0x01010000);
1217 /* deassert the PE0_hotreset */
1219 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
, 0x01111000);
1221 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
, 0x01101000);
1223 /* poll for phy !reset */
1224 /* XXX FIXME add timeout */
1225 while (!(mfdcri(SDR0
, port
->sdr_base
+ PESDRn_405EX_PHYSTA
) & 0x00001000))
1228 /* deassert the PE0_gpl_utl_reset */
1229 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
, 0x00101000);
1232 static int __init
ppc405ex_pciex_init_port_hw(struct ppc4xx_pciex_port
*port
)
1237 val
= PTYPE_LEGACY_ENDPOINT
;
1239 val
= PTYPE_ROOT_PORT
;
1241 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_DLPSET
,
1242 1 << 24 | val
<< 20 | LNKW_X1
<< 12);
1244 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_UTLSET1
, 0x00000000);
1245 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_UTLSET2
, 0x01010000);
1246 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_405EX_PHYSET1
, 0x720F0000);
1247 mtdcri(SDR0
, port
->sdr_base
+ PESDRn_405EX_PHYSET2
, 0x70600003);
1250 * Only reset the PHY when no link is currently established.
1251 * This is for the Atheros PCIe board which has problems to establish
1252 * the link (again) after this PHY reset. All other currently tested
1253 * PCIe boards don't show this problem.
1254 * This has to be re-tested and fixed in a later release!
1256 val
= mfdcri(SDR0
, port
->sdr_base
+ PESDRn_LOOP
);
1257 if (!(val
& 0x00001000))
1258 ppc405ex_pcie_phy_reset(port
);
1260 dcr_write(port
->dcrs
, DCRO_PEGPL_CFG
, 0x10000000); /* guarded on */
1262 port
->has_ibpre
= 1;
1264 return ppc4xx_pciex_port_reset_sdr(port
);
1267 static int ppc405ex_pciex_init_utl(struct ppc4xx_pciex_port
*port
)
1269 dcr_write(port
->dcrs
, DCRO_PEGPL_SPECIAL
, 0x0);
1272 * Set buffer allocations and then assert VRB and TXE.
1274 out_be32(port
->utl_base
+ PEUTL_OUTTR
, 0x02000000);
1275 out_be32(port
->utl_base
+ PEUTL_INTR
, 0x02000000);
1276 out_be32(port
->utl_base
+ PEUTL_OPDBSZ
, 0x04000000);
1277 out_be32(port
->utl_base
+ PEUTL_PBBSZ
, 0x21000000);
1278 out_be32(port
->utl_base
+ PEUTL_IPHBSZ
, 0x02000000);
1279 out_be32(port
->utl_base
+ PEUTL_IPDBSZ
, 0x04000000);
1280 out_be32(port
->utl_base
+ PEUTL_RCIRQEN
, 0x00f00000);
1281 out_be32(port
->utl_base
+ PEUTL_PCTL
, 0x80800066);
1283 out_be32(port
->utl_base
+ PEUTL_PBCTL
, 0x08000000);
1288 static struct ppc4xx_pciex_hwops ppc405ex_pcie_hwops __initdata
=
1291 .core_init
= ppc405ex_pciex_core_init
,
1292 .port_init_hw
= ppc405ex_pciex_init_port_hw
,
1293 .setup_utl
= ppc405ex_pciex_init_utl
,
1294 .check_link
= ppc4xx_pciex_check_link_sdr
,
1297 #endif /* CONFIG_40x */
1299 #ifdef CONFIG_476FPE
1300 static int __init
ppc_476fpe_pciex_core_init(struct device_node
*np
)
1305 static void __init
ppc_476fpe_pciex_check_link(struct ppc4xx_pciex_port
*port
)
1307 u32 timeout_ms
= 20;
1308 u32 val
= 0, mask
= (PECFG_TLDLP_LNKUP
|PECFG_TLDLP_PRESENT
);
1309 void __iomem
*mbase
= ioremap(port
->cfg_space
.start
+ 0x10000000,
1312 printk(KERN_INFO
"PCIE%d: Checking link...\n", port
->index
);
1314 if (mbase
== NULL
) {
1315 printk(KERN_WARNING
"PCIE%d: failed to get cfg space\n",
1320 while (timeout_ms
--) {
1321 val
= in_le32(mbase
+ PECFG_TLDLP
);
1323 if ((val
& mask
) == mask
)
1328 if (val
& PECFG_TLDLP_PRESENT
) {
1329 printk(KERN_INFO
"PCIE%d: link is up !\n", port
->index
);
1332 printk(KERN_WARNING
"PCIE%d: Link up failed\n", port
->index
);
1338 static struct ppc4xx_pciex_hwops ppc_476fpe_pcie_hwops __initdata
=
1340 .core_init
= ppc_476fpe_pciex_core_init
,
1341 .check_link
= ppc_476fpe_pciex_check_link
,
1343 #endif /* CONFIG_476FPE */
1345 /* Check that the core has been initied and if not, do it */
1346 static int __init
ppc4xx_pciex_check_core_init(struct device_node
*np
)
1348 static int core_init
;
1349 int count
= -ENODEV
;
1355 if (of_device_is_compatible(np
, "ibm,plb-pciex-440spe")) {
1356 if (ppc440spe_revA())
1357 ppc4xx_pciex_hwops
= &ppc440speA_pcie_hwops
;
1359 ppc4xx_pciex_hwops
= &ppc440speB_pcie_hwops
;
1361 if (of_device_is_compatible(np
, "ibm,plb-pciex-460ex"))
1362 ppc4xx_pciex_hwops
= &ppc460ex_pcie_hwops
;
1363 if (of_device_is_compatible(np
, "ibm,plb-pciex-460sx"))
1364 ppc4xx_pciex_hwops
= &ppc460sx_pcie_hwops
;
1365 #endif /* CONFIG_44x */
1367 if (of_device_is_compatible(np
, "ibm,plb-pciex-405ex"))
1368 ppc4xx_pciex_hwops
= &ppc405ex_pcie_hwops
;
1370 #ifdef CONFIG_476FPE
1371 if (of_device_is_compatible(np
, "ibm,plb-pciex-476fpe"))
1372 ppc4xx_pciex_hwops
= &ppc_476fpe_pcie_hwops
;
1374 if (ppc4xx_pciex_hwops
== NULL
) {
1375 printk(KERN_WARNING
"PCIE: unknown host type %s\n",
1380 count
= ppc4xx_pciex_hwops
->core_init(np
);
1382 ppc4xx_pciex_ports
=
1383 kzalloc(count
* sizeof(struct ppc4xx_pciex_port
),
1385 if (ppc4xx_pciex_ports
) {
1386 ppc4xx_pciex_port_count
= count
;
1389 printk(KERN_WARNING
"PCIE: failed to allocate ports array\n");
1395 static void __init
ppc4xx_pciex_port_init_mapping(struct ppc4xx_pciex_port
*port
)
1397 /* We map PCI Express configuration based on the reg property */
1398 dcr_write(port
->dcrs
, DCRO_PEGPL_CFGBAH
,
1399 RES_TO_U32_HIGH(port
->cfg_space
.start
));
1400 dcr_write(port
->dcrs
, DCRO_PEGPL_CFGBAL
,
1401 RES_TO_U32_LOW(port
->cfg_space
.start
));
1403 /* XXX FIXME: Use size from reg property. For now, map 512M */
1404 dcr_write(port
->dcrs
, DCRO_PEGPL_CFGMSK
, 0xe0000001);
1406 /* We map UTL registers based on the reg property */
1407 dcr_write(port
->dcrs
, DCRO_PEGPL_REGBAH
,
1408 RES_TO_U32_HIGH(port
->utl_regs
.start
));
1409 dcr_write(port
->dcrs
, DCRO_PEGPL_REGBAL
,
1410 RES_TO_U32_LOW(port
->utl_regs
.start
));
1412 /* XXX FIXME: Use size from reg property */
1413 dcr_write(port
->dcrs
, DCRO_PEGPL_REGMSK
, 0x00007001);
1415 /* Disable all other outbound windows */
1416 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR1MSKL
, 0);
1417 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR2MSKL
, 0);
1418 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR3MSKL
, 0);
1419 dcr_write(port
->dcrs
, DCRO_PEGPL_MSGMSK
, 0);
1422 static int __init
ppc4xx_pciex_port_init(struct ppc4xx_pciex_port
*port
)
1427 if (ppc4xx_pciex_hwops
->port_init_hw
)
1428 rc
= ppc4xx_pciex_hwops
->port_init_hw(port
);
1433 * Initialize mapping: disable all regions and configure
1434 * CFG and REG regions based on resources in the device tree
1436 ppc4xx_pciex_port_init_mapping(port
);
1438 if (ppc4xx_pciex_hwops
->check_link
)
1439 ppc4xx_pciex_hwops
->check_link(port
);
1444 port
->utl_base
= ioremap(port
->utl_regs
.start
, 0x100);
1445 BUG_ON(port
->utl_base
== NULL
);
1448 * Setup UTL registers --BenH.
1450 if (ppc4xx_pciex_hwops
->setup_utl
)
1451 ppc4xx_pciex_hwops
->setup_utl(port
);
1454 * Check for VC0 active or PLL Locked and assert RDY.
1456 if (port
->sdr_base
) {
1457 if (of_device_is_compatible(port
->node
,
1458 "ibm,plb-pciex-460sx")){
1459 if (port
->link
&& ppc4xx_pciex_wait_on_sdr(port
,
1461 1 << 12, 1 << 12, 5000)) {
1462 printk(KERN_INFO
"PCIE%d: PLL not locked\n",
1466 } else if (port
->link
&&
1467 ppc4xx_pciex_wait_on_sdr(port
, PESDRn_RCSSTS
,
1468 1 << 16, 1 << 16, 5000)) {
1469 printk(KERN_INFO
"PCIE%d: VC0 not active\n",
1474 dcri_clrset(SDR0
, port
->sdr_base
+ PESDRn_RCSSET
, 0, 1 << 20);
1482 static int ppc4xx_pciex_validate_bdf(struct ppc4xx_pciex_port
*port
,
1483 struct pci_bus
*bus
,
1488 /* Endpoint can not generate upstream(remote) config cycles */
1489 if (port
->endpoint
&& bus
->number
!= port
->hose
->first_busno
)
1490 return PCIBIOS_DEVICE_NOT_FOUND
;
1492 /* Check we are within the mapped range */
1493 if (bus
->number
> port
->hose
->last_busno
) {
1495 printk(KERN_WARNING
"Warning! Probing bus %u"
1496 " out of range !\n", bus
->number
);
1499 return PCIBIOS_DEVICE_NOT_FOUND
;
1502 /* The root complex has only one device / function */
1503 if (bus
->number
== port
->hose
->first_busno
&& devfn
!= 0)
1504 return PCIBIOS_DEVICE_NOT_FOUND
;
1506 /* The other side of the RC has only one device as well */
1507 if (bus
->number
== (port
->hose
->first_busno
+ 1) &&
1508 PCI_SLOT(devfn
) != 0)
1509 return PCIBIOS_DEVICE_NOT_FOUND
;
1511 /* Check if we have a link */
1512 if ((bus
->number
!= port
->hose
->first_busno
) && !port
->link
)
1513 return PCIBIOS_DEVICE_NOT_FOUND
;
1518 static void __iomem
*ppc4xx_pciex_get_config_base(struct ppc4xx_pciex_port
*port
,
1519 struct pci_bus
*bus
,
1524 /* Remove the casts when we finally remove the stupid volatile
1525 * in struct pci_controller
1527 if (bus
->number
== port
->hose
->first_busno
)
1528 return (void __iomem
*)port
->hose
->cfg_addr
;
1530 relbus
= bus
->number
- (port
->hose
->first_busno
+ 1);
1531 return (void __iomem
*)port
->hose
->cfg_data
+
1532 ((relbus
<< 20) | (devfn
<< 12));
1535 static int ppc4xx_pciex_read_config(struct pci_bus
*bus
, unsigned int devfn
,
1536 int offset
, int len
, u32
*val
)
1538 struct pci_controller
*hose
= pci_bus_to_host(bus
);
1539 struct ppc4xx_pciex_port
*port
=
1540 &ppc4xx_pciex_ports
[hose
->indirect_type
];
1544 BUG_ON(hose
!= port
->hose
);
1546 if (ppc4xx_pciex_validate_bdf(port
, bus
, devfn
) != 0)
1547 return PCIBIOS_DEVICE_NOT_FOUND
;
1549 addr
= ppc4xx_pciex_get_config_base(port
, bus
, devfn
);
1552 * Reading from configuration space of non-existing device can
1553 * generate transaction errors. For the read duration we suppress
1554 * assertion of machine check exceptions to avoid those.
1556 gpl_cfg
= dcr_read(port
->dcrs
, DCRO_PEGPL_CFG
);
1557 dcr_write(port
->dcrs
, DCRO_PEGPL_CFG
, gpl_cfg
| GPL_DMER_MASK_DISA
);
1559 /* Make sure no CRS is recorded */
1560 out_be32(port
->utl_base
+ PEUTL_RCSTA
, 0x00040000);
1564 *val
= in_8((u8
*)(addr
+ offset
));
1567 *val
= in_le16((u16
*)(addr
+ offset
));
1570 *val
= in_le32((u32
*)(addr
+ offset
));
1574 pr_debug("pcie-config-read: bus=%3d [%3d..%3d] devfn=0x%04x"
1575 " offset=0x%04x len=%d, addr=0x%p val=0x%08x\n",
1576 bus
->number
, hose
->first_busno
, hose
->last_busno
,
1577 devfn
, offset
, len
, addr
+ offset
, *val
);
1579 /* Check for CRS (440SPe rev B does that for us but heh ..) */
1580 if (in_be32(port
->utl_base
+ PEUTL_RCSTA
) & 0x00040000) {
1581 pr_debug("Got CRS !\n");
1582 if (len
!= 4 || offset
!= 0)
1583 return PCIBIOS_DEVICE_NOT_FOUND
;
1587 dcr_write(port
->dcrs
, DCRO_PEGPL_CFG
, gpl_cfg
);
1589 return PCIBIOS_SUCCESSFUL
;
1592 static int ppc4xx_pciex_write_config(struct pci_bus
*bus
, unsigned int devfn
,
1593 int offset
, int len
, u32 val
)
1595 struct pci_controller
*hose
= pci_bus_to_host(bus
);
1596 struct ppc4xx_pciex_port
*port
=
1597 &ppc4xx_pciex_ports
[hose
->indirect_type
];
1601 if (ppc4xx_pciex_validate_bdf(port
, bus
, devfn
) != 0)
1602 return PCIBIOS_DEVICE_NOT_FOUND
;
1604 addr
= ppc4xx_pciex_get_config_base(port
, bus
, devfn
);
1607 * Reading from configuration space of non-existing device can
1608 * generate transaction errors. For the read duration we suppress
1609 * assertion of machine check exceptions to avoid those.
1611 gpl_cfg
= dcr_read(port
->dcrs
, DCRO_PEGPL_CFG
);
1612 dcr_write(port
->dcrs
, DCRO_PEGPL_CFG
, gpl_cfg
| GPL_DMER_MASK_DISA
);
1614 pr_debug("pcie-config-write: bus=%3d [%3d..%3d] devfn=0x%04x"
1615 " offset=0x%04x len=%d, addr=0x%p val=0x%08x\n",
1616 bus
->number
, hose
->first_busno
, hose
->last_busno
,
1617 devfn
, offset
, len
, addr
+ offset
, val
);
1621 out_8((u8
*)(addr
+ offset
), val
);
1624 out_le16((u16
*)(addr
+ offset
), val
);
1627 out_le32((u32
*)(addr
+ offset
), val
);
1631 dcr_write(port
->dcrs
, DCRO_PEGPL_CFG
, gpl_cfg
);
1633 return PCIBIOS_SUCCESSFUL
;
1636 static struct pci_ops ppc4xx_pciex_pci_ops
=
1638 .read
= ppc4xx_pciex_read_config
,
1639 .write
= ppc4xx_pciex_write_config
,
1642 static int __init
ppc4xx_setup_one_pciex_POM(struct ppc4xx_pciex_port
*port
,
1643 struct pci_controller
*hose
,
1644 void __iomem
*mbase
,
1651 u32 lah
, lal
, pciah
, pcial
, sa
;
1653 if (!is_power_of_2(size
) ||
1654 (index
< 2 && size
< 0x100000) ||
1655 (index
== 2 && size
< 0x100) ||
1656 (plb_addr
& (size
- 1)) != 0) {
1657 printk(KERN_WARNING
"%s: Resource out of range\n",
1658 hose
->dn
->full_name
);
1662 /* Calculate register values */
1663 lah
= RES_TO_U32_HIGH(plb_addr
);
1664 lal
= RES_TO_U32_LOW(plb_addr
);
1665 pciah
= RES_TO_U32_HIGH(pci_addr
);
1666 pcial
= RES_TO_U32_LOW(pci_addr
);
1667 sa
= (0xffffffffu
<< ilog2(size
)) | 0x1;
1669 /* Program register values */
1672 out_le32(mbase
+ PECFG_POM0LAH
, pciah
);
1673 out_le32(mbase
+ PECFG_POM0LAL
, pcial
);
1674 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR1BAH
, lah
);
1675 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR1BAL
, lal
);
1676 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR1MSKH
, 0x7fffffff);
1677 /*Enabled and single region */
1678 if (of_device_is_compatible(port
->node
, "ibm,plb-pciex-460sx"))
1679 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR1MSKL
,
1680 sa
| DCRO_PEGPL_460SX_OMR1MSKL_UOT
1681 | DCRO_PEGPL_OMRxMSKL_VAL
);
1682 else if (of_device_is_compatible(port
->node
, "ibm,plb-pciex-476fpe"))
1683 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR1MSKL
,
1684 sa
| DCRO_PEGPL_476FPE_OMR1MSKL_UOT
1685 | DCRO_PEGPL_OMRxMSKL_VAL
);
1687 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR1MSKL
,
1688 sa
| DCRO_PEGPL_OMR1MSKL_UOT
1689 | DCRO_PEGPL_OMRxMSKL_VAL
);
1692 out_le32(mbase
+ PECFG_POM1LAH
, pciah
);
1693 out_le32(mbase
+ PECFG_POM1LAL
, pcial
);
1694 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR2BAH
, lah
);
1695 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR2BAL
, lal
);
1696 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR2MSKH
, 0x7fffffff);
1697 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR2MSKL
,
1698 sa
| DCRO_PEGPL_OMRxMSKL_VAL
);
1701 out_le32(mbase
+ PECFG_POM2LAH
, pciah
);
1702 out_le32(mbase
+ PECFG_POM2LAL
, pcial
);
1703 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR3BAH
, lah
);
1704 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR3BAL
, lal
);
1705 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR3MSKH
, 0x7fffffff);
1706 /* Note that 3 here means enabled | IO space !!! */
1707 dcr_write(port
->dcrs
, DCRO_PEGPL_OMR3MSKL
,
1708 sa
| DCRO_PEGPL_OMR3MSKL_IO
1709 | DCRO_PEGPL_OMRxMSKL_VAL
);
1716 static void __init
ppc4xx_configure_pciex_POMs(struct ppc4xx_pciex_port
*port
,
1717 struct pci_controller
*hose
,
1718 void __iomem
*mbase
)
1720 int i
, j
, found_isa_hole
= 0;
1722 /* Setup outbound memory windows */
1723 for (i
= j
= 0; i
< 3; i
++) {
1724 struct resource
*res
= &hose
->mem_resources
[i
];
1726 /* we only care about memory windows */
1727 if (!(res
->flags
& IORESOURCE_MEM
))
1730 printk(KERN_WARNING
"%s: Too many ranges\n",
1731 port
->node
->full_name
);
1735 /* Configure the resource */
1736 if (ppc4xx_setup_one_pciex_POM(port
, hose
, mbase
,
1738 res
->start
- hose
->pci_mem_offset
,
1744 /* If the resource PCI address is 0 then we have our
1747 if (res
->start
== hose
->pci_mem_offset
)
1752 /* Handle ISA memory hole if not already covered */
1753 if (j
<= 1 && !found_isa_hole
&& hose
->isa_mem_size
)
1754 if (ppc4xx_setup_one_pciex_POM(port
, hose
, mbase
,
1755 hose
->isa_mem_phys
, 0,
1756 hose
->isa_mem_size
, 0, j
) == 0)
1757 printk(KERN_INFO
"%s: Legacy ISA memory support enabled\n",
1758 hose
->dn
->full_name
);
1760 /* Configure IO, always 64K starting at 0. We hard wire it to 64K !
1761 * Note also that it -has- to be region index 2 on this HW
1763 if (hose
->io_resource
.flags
& IORESOURCE_IO
)
1764 ppc4xx_setup_one_pciex_POM(port
, hose
, mbase
,
1765 hose
->io_base_phys
, 0,
1766 0x10000, IORESOURCE_IO
, 2);
1769 static void __init
ppc4xx_configure_pciex_PIMs(struct ppc4xx_pciex_port
*port
,
1770 struct pci_controller
*hose
,
1771 void __iomem
*mbase
,
1772 struct resource
*res
)
1774 resource_size_t size
= resource_size(res
);
1777 if (port
->endpoint
) {
1778 resource_size_t ep_addr
= 0;
1779 resource_size_t ep_size
= 32 << 20;
1781 /* Currently we map a fixed 64MByte window to PLB address
1782 * 0 (SDRAM). This should probably be configurable via a dts
1786 /* Calculate window size */
1787 sa
= (0xffffffffffffffffull
<< ilog2(ep_size
));
1790 out_le32(mbase
+ PECFG_BAR0HMPA
, RES_TO_U32_HIGH(sa
));
1791 out_le32(mbase
+ PECFG_BAR0LMPA
, RES_TO_U32_LOW(sa
) |
1792 PCI_BASE_ADDRESS_MEM_TYPE_64
);
1794 /* Disable BAR1 & BAR2 */
1795 out_le32(mbase
+ PECFG_BAR1MPA
, 0);
1796 out_le32(mbase
+ PECFG_BAR2HMPA
, 0);
1797 out_le32(mbase
+ PECFG_BAR2LMPA
, 0);
1799 out_le32(mbase
+ PECFG_PIM01SAH
, RES_TO_U32_HIGH(sa
));
1800 out_le32(mbase
+ PECFG_PIM01SAL
, RES_TO_U32_LOW(sa
));
1802 out_le32(mbase
+ PCI_BASE_ADDRESS_0
, RES_TO_U32_LOW(ep_addr
));
1803 out_le32(mbase
+ PCI_BASE_ADDRESS_1
, RES_TO_U32_HIGH(ep_addr
));
1805 /* Calculate window size */
1806 sa
= (0xffffffffffffffffull
<< ilog2(size
));
1807 if (res
->flags
& IORESOURCE_PREFETCH
)
1808 sa
|= PCI_BASE_ADDRESS_MEM_PREFETCH
;
1810 if (of_device_is_compatible(port
->node
, "ibm,plb-pciex-460sx") ||
1811 of_device_is_compatible(port
->node
, "ibm,plb-pciex-476fpe"))
1812 sa
|= PCI_BASE_ADDRESS_MEM_TYPE_64
;
1814 out_le32(mbase
+ PECFG_BAR0HMPA
, RES_TO_U32_HIGH(sa
));
1815 out_le32(mbase
+ PECFG_BAR0LMPA
, RES_TO_U32_LOW(sa
));
1817 /* The setup of the split looks weird to me ... let's see
1820 out_le32(mbase
+ PECFG_PIM0LAL
, 0x00000000);
1821 out_le32(mbase
+ PECFG_PIM0LAH
, 0x00000000);
1822 out_le32(mbase
+ PECFG_PIM1LAL
, 0x00000000);
1823 out_le32(mbase
+ PECFG_PIM1LAH
, 0x00000000);
1824 out_le32(mbase
+ PECFG_PIM01SAH
, 0xffff0000);
1825 out_le32(mbase
+ PECFG_PIM01SAL
, 0x00000000);
1827 out_le32(mbase
+ PCI_BASE_ADDRESS_0
, RES_TO_U32_LOW(res
->start
));
1828 out_le32(mbase
+ PCI_BASE_ADDRESS_1
, RES_TO_U32_HIGH(res
->start
));
1831 /* Enable inbound mapping */
1832 out_le32(mbase
+ PECFG_PIMEN
, 0x1);
1834 /* Enable I/O, Mem, and Busmaster cycles */
1835 out_le16(mbase
+ PCI_COMMAND
,
1836 in_le16(mbase
+ PCI_COMMAND
) |
1837 PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
| PCI_COMMAND_MASTER
);
1840 static void __init
ppc4xx_pciex_port_setup_hose(struct ppc4xx_pciex_port
*port
)
1842 struct resource dma_window
;
1843 struct pci_controller
*hose
= NULL
;
1844 const int *bus_range
;
1845 int primary
= 0, busses
;
1846 void __iomem
*mbase
= NULL
, *cfg_data
= NULL
;
1850 /* Check if primary bridge */
1851 if (of_get_property(port
->node
, "primary", NULL
))
1854 /* Get bus range if any */
1855 bus_range
= of_get_property(port
->node
, "bus-range", NULL
);
1857 /* Allocate the host controller data structure */
1858 hose
= pcibios_alloc_controller(port
->node
);
1862 /* We stick the port number in "indirect_type" so the config space
1863 * ops can retrieve the port data structure easily
1865 hose
->indirect_type
= port
->index
;
1868 hose
->first_busno
= bus_range
? bus_range
[0] : 0x0;
1869 hose
->last_busno
= bus_range
? bus_range
[1] : 0xff;
1871 /* Because of how big mapping the config space is (1M per bus), we
1872 * limit how many busses we support. In the long run, we could replace
1873 * that with something akin to kmap_atomic instead. We set aside 1 bus
1874 * for the host itself too.
1876 busses
= hose
->last_busno
- hose
->first_busno
; /* This is off by 1 */
1877 if (busses
> MAX_PCIE_BUS_MAPPED
) {
1878 busses
= MAX_PCIE_BUS_MAPPED
;
1879 hose
->last_busno
= hose
->first_busno
+ busses
;
1882 if (!port
->endpoint
) {
1883 /* Only map the external config space in cfg_data for
1884 * PCIe root-complexes. External space is 1M per bus
1886 cfg_data
= ioremap(port
->cfg_space
.start
+
1887 (hose
->first_busno
+ 1) * 0x100000,
1889 if (cfg_data
== NULL
) {
1890 printk(KERN_ERR
"%s: Can't map external config space !",
1891 port
->node
->full_name
);
1894 hose
->cfg_data
= cfg_data
;
1897 /* Always map the host config space in cfg_addr.
1898 * Internal space is 4K
1900 mbase
= ioremap(port
->cfg_space
.start
+ 0x10000000, 0x1000);
1901 if (mbase
== NULL
) {
1902 printk(KERN_ERR
"%s: Can't map internal config space !",
1903 port
->node
->full_name
);
1906 hose
->cfg_addr
= mbase
;
1908 pr_debug("PCIE %s, bus %d..%d\n", port
->node
->full_name
,
1909 hose
->first_busno
, hose
->last_busno
);
1910 pr_debug(" config space mapped at: root @0x%p, other @0x%p\n",
1911 hose
->cfg_addr
, hose
->cfg_data
);
1913 /* Setup config space */
1914 hose
->ops
= &ppc4xx_pciex_pci_ops
;
1916 mbase
= (void __iomem
*)hose
->cfg_addr
;
1918 if (!port
->endpoint
) {
1920 * Set bus numbers on our root port
1922 out_8(mbase
+ PCI_PRIMARY_BUS
, hose
->first_busno
);
1923 out_8(mbase
+ PCI_SECONDARY_BUS
, hose
->first_busno
+ 1);
1924 out_8(mbase
+ PCI_SUBORDINATE_BUS
, hose
->last_busno
);
1928 * OMRs are already reset, also disable PIMs
1930 out_le32(mbase
+ PECFG_PIMEN
, 0);
1932 /* Parse outbound mapping resources */
1933 pci_process_bridge_OF_ranges(hose
, port
->node
, primary
);
1935 /* Parse inbound mapping resources */
1936 if (ppc4xx_parse_dma_ranges(hose
, mbase
, &dma_window
) != 0)
1939 /* Configure outbound ranges POMs */
1940 ppc4xx_configure_pciex_POMs(port
, hose
, mbase
);
1942 /* Configure inbound ranges PIMs */
1943 ppc4xx_configure_pciex_PIMs(port
, hose
, mbase
, &dma_window
);
1945 /* The root complex doesn't show up if we don't set some vendor
1946 * and device IDs into it. The defaults below are the same bogus
1947 * one that the initial code in arch/ppc had. This can be
1948 * overwritten by setting the "vendor-id/device-id" properties
1949 * in the pciex node.
1952 /* Get the (optional) vendor-/device-id from the device-tree */
1953 pval
= of_get_property(port
->node
, "vendor-id", NULL
);
1957 if (!port
->endpoint
)
1958 val
= 0xaaa0 + port
->index
;
1960 val
= 0xeee0 + port
->index
;
1962 out_le16(mbase
+ 0x200, val
);
1964 pval
= of_get_property(port
->node
, "device-id", NULL
);
1968 if (!port
->endpoint
)
1969 val
= 0xbed0 + port
->index
;
1971 val
= 0xfed0 + port
->index
;
1973 out_le16(mbase
+ 0x202, val
);
1975 /* Enable Bus master, memory, and io space */
1976 if (of_device_is_compatible(port
->node
, "ibm,plb-pciex-460sx"))
1977 out_le16(mbase
+ 0x204, 0x7);
1979 if (!port
->endpoint
) {
1980 /* Set Class Code to PCI-PCI bridge and Revision Id to 1 */
1981 out_le32(mbase
+ 0x208, 0x06040001);
1983 printk(KERN_INFO
"PCIE%d: successfully set as root-complex\n",
1986 /* Set Class Code to Processor/PPC */
1987 out_le32(mbase
+ 0x208, 0x0b200001);
1989 printk(KERN_INFO
"PCIE%d: successfully set as endpoint\n",
1996 pcibios_free_controller(hose
);
2003 static void __init
ppc4xx_probe_pciex_bridge(struct device_node
*np
)
2005 struct ppc4xx_pciex_port
*port
;
2011 /* First, proceed to core initialization as we assume there's
2012 * only one PCIe core in the system
2014 if (ppc4xx_pciex_check_core_init(np
))
2017 /* Get the port number from the device-tree */
2018 pval
= of_get_property(np
, "port", NULL
);
2020 printk(KERN_ERR
"PCIE: Can't find port number for %s\n",
2025 if (portno
>= ppc4xx_pciex_port_count
) {
2026 printk(KERN_ERR
"PCIE: port number out of range for %s\n",
2030 port
= &ppc4xx_pciex_ports
[portno
];
2031 port
->index
= portno
;
2034 * Check if device is enabled
2036 if (!of_device_is_available(np
)) {
2037 printk(KERN_INFO
"PCIE%d: Port disabled via device-tree\n", port
->index
);
2041 port
->node
= of_node_get(np
);
2042 if (ppc4xx_pciex_hwops
->want_sdr
) {
2043 pval
= of_get_property(np
, "sdr-base", NULL
);
2045 printk(KERN_ERR
"PCIE: missing sdr-base for %s\n",
2049 port
->sdr_base
= *pval
;
2052 /* Check if device_type property is set to "pci" or "pci-endpoint".
2053 * Resulting from this setup this PCIe port will be configured
2054 * as root-complex or as endpoint.
2056 val
= of_get_property(port
->node
, "device_type", NULL
);
2057 if (!strcmp(val
, "pci-endpoint")) {
2059 } else if (!strcmp(val
, "pci")) {
2062 printk(KERN_ERR
"PCIE: missing or incorrect device_type for %s\n",
2067 /* Fetch config space registers address */
2068 if (of_address_to_resource(np
, 0, &port
->cfg_space
)) {
2069 printk(KERN_ERR
"%s: Can't get PCI-E config space !",
2073 /* Fetch host bridge internal registers address */
2074 if (of_address_to_resource(np
, 1, &port
->utl_regs
)) {
2075 printk(KERN_ERR
"%s: Can't get UTL register base !",
2081 dcrs
= dcr_resource_start(np
, 0);
2083 printk(KERN_ERR
"%s: Can't get DCR register base !",
2087 port
->dcrs
= dcr_map(np
, dcrs
, dcr_resource_len(np
, 0));
2089 /* Initialize the port specific registers */
2090 if (ppc4xx_pciex_port_init(port
)) {
2091 printk(KERN_WARNING
"PCIE%d: Port init failed\n", port
->index
);
2095 /* Setup the linux hose data structure */
2096 ppc4xx_pciex_port_setup_hose(port
);
2099 #endif /* CONFIG_PPC4xx_PCI_EXPRESS */
2101 static int __init
ppc4xx_pci_find_bridges(void)
2103 struct device_node
*np
;
2105 pci_add_flags(PCI_ENABLE_PROC_DOMAINS
| PCI_COMPAT_DOMAIN_0
);
2107 #ifdef CONFIG_PPC4xx_PCI_EXPRESS
2108 for_each_compatible_node(np
, NULL
, "ibm,plb-pciex")
2109 ppc4xx_probe_pciex_bridge(np
);
2111 for_each_compatible_node(np
, NULL
, "ibm,plb-pcix")
2112 ppc4xx_probe_pcix_bridge(np
);
2113 for_each_compatible_node(np
, NULL
, "ibm,plb-pci")
2114 ppc4xx_probe_pci_bridge(np
);
2118 arch_initcall(ppc4xx_pci_find_bridges
);