Merge tag 'v3.3.7' into 3.3/master
[zen-stable.git] / arch / sh / kernel / cpu / sh4a / clock-sh7785.c
blob2b314439d359a30227357bb137771390c126990e
1 /*
2 * arch/sh/kernel/cpu/sh4a/clock-sh7785.c
4 * SH7785 support for the clock framework
6 * Copyright (C) 2007 - 2010 Paul Mundt
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
10 * for more details.
12 #include <linux/init.h>
13 #include <linux/kernel.h>
14 #include <linux/clk.h>
15 #include <linux/io.h>
16 #include <linux/cpufreq.h>
17 #include <linux/clkdev.h>
18 #include <asm/clock.h>
19 #include <asm/freq.h>
20 #include <cpu/sh7785.h>
23 * Default rate for the root input clock, reset this with clk_set_rate()
24 * from the platform code.
26 static struct clk extal_clk = {
27 .rate = 33333333,
30 static unsigned long pll_recalc(struct clk *clk)
32 int multiplier;
34 multiplier = test_mode_pin(MODE_PIN4) ? 36 : 72;
36 return clk->parent->rate * multiplier;
39 static struct clk_ops pll_clk_ops = {
40 .recalc = pll_recalc,
43 static struct clk pll_clk = {
44 .ops = &pll_clk_ops,
45 .parent = &extal_clk,
46 .flags = CLK_ENABLE_ON_INIT,
49 static struct clk *clks[] = {
50 &extal_clk,
51 &pll_clk,
54 static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,
55 24, 32, 36, 48 };
57 static struct clk_div_mult_table div4_div_mult_table = {
58 .divisors = div2,
59 .nr_divisors = ARRAY_SIZE(div2),
62 static struct clk_div4_table div4_table = {
63 .div_mult_table = &div4_div_mult_table,
66 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_GA,
67 DIV4_DU, DIV4_P, DIV4_NR };
69 #define DIV4(_bit, _mask, _flags) \
70 SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
72 struct clk div4_clks[DIV4_NR] = {
73 [DIV4_P] = DIV4(0, 0x0f80, 0),
74 [DIV4_DU] = DIV4(4, 0x0ff0, 0),
75 [DIV4_GA] = DIV4(8, 0x0030, 0),
76 [DIV4_DDR] = DIV4(12, 0x000c, CLK_ENABLE_ON_INIT),
77 [DIV4_B] = DIV4(16, 0x0fe0, CLK_ENABLE_ON_INIT),
78 [DIV4_SH] = DIV4(20, 0x000c, CLK_ENABLE_ON_INIT),
79 [DIV4_U] = DIV4(24, 0x000c, CLK_ENABLE_ON_INIT),
80 [DIV4_I] = DIV4(28, 0x000e, CLK_ENABLE_ON_INIT),
83 #define MSTPCR0 0xffc80030
84 #define MSTPCR1 0xffc80034
86 enum { MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024,
87 MSTP021, MSTP020, MSTP017, MSTP016,
88 MSTP013, MSTP012, MSTP009, MSTP008, MSTP003, MSTP002,
89 MSTP119, MSTP117, MSTP105, MSTP104, MSTP100,
90 MSTP_NR };
92 static struct clk mstp_clks[MSTP_NR] = {
93 /* MSTPCR0 */
94 [MSTP029] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 29, 0),
95 [MSTP028] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 28, 0),
96 [MSTP027] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 27, 0),
97 [MSTP026] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 26, 0),
98 [MSTP025] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 25, 0),
99 [MSTP024] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 24, 0),
100 [MSTP021] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 21, 0),
101 [MSTP020] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 20, 0),
102 [MSTP017] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 17, 0),
103 [MSTP016] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 16, 0),
104 [MSTP013] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 13, 0),
105 [MSTP012] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 12, 0),
106 [MSTP009] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 9, 0),
107 [MSTP008] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 8, 0),
108 [MSTP003] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 3, 0),
109 [MSTP002] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 2, 0),
111 /* MSTPCR1 */
112 [MSTP119] = SH_CLK_MSTP32(NULL, MSTPCR1, 19, 0),
113 [MSTP117] = SH_CLK_MSTP32(NULL, MSTPCR1, 17, 0),
114 [MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0),
115 [MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0),
116 [MSTP100] = SH_CLK_MSTP32(NULL, MSTPCR1, 0, 0),
119 static struct clk_lookup lookups[] = {
120 /* main clocks */
121 CLKDEV_CON_ID("extal", &extal_clk),
122 CLKDEV_CON_ID("pll_clk", &pll_clk),
124 /* DIV4 clocks */
125 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
126 CLKDEV_CON_ID("du_clk", &div4_clks[DIV4_DU]),
127 CLKDEV_CON_ID("ga_clk", &div4_clks[DIV4_GA]),
128 CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]),
129 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
130 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
131 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
132 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
134 /* MSTP32 clocks */
135 CLKDEV_ICK_ID("sci_fck", "sh-sci.5", &mstp_clks[MSTP029]),
136 CLKDEV_ICK_ID("sci_fck", "sh-sci.4", &mstp_clks[MSTP028]),
137 CLKDEV_ICK_ID("sci_fck", "sh-sci.3", &mstp_clks[MSTP027]),
138 CLKDEV_ICK_ID("sci_fck", "sh-sci.2", &mstp_clks[MSTP026]),
139 CLKDEV_ICK_ID("sci_fck", "sh-sci.1", &mstp_clks[MSTP025]),
140 CLKDEV_ICK_ID("sci_fck", "sh-sci.0", &mstp_clks[MSTP024]),
142 CLKDEV_CON_ID("ssi1_fck", &mstp_clks[MSTP021]),
143 CLKDEV_CON_ID("ssi0_fck", &mstp_clks[MSTP020]),
144 CLKDEV_CON_ID("hac1_fck", &mstp_clks[MSTP017]),
145 CLKDEV_CON_ID("hac0_fck", &mstp_clks[MSTP016]),
146 CLKDEV_CON_ID("mmcif_fck", &mstp_clks[MSTP013]),
147 CLKDEV_CON_ID("flctl_fck", &mstp_clks[MSTP012]),
149 CLKDEV_ICK_ID("tmu_fck", "sh_tmu.0", &mstp_clks[MSTP008]),
150 CLKDEV_ICK_ID("tmu_fck", "sh_tmu.1", &mstp_clks[MSTP008]),
151 CLKDEV_ICK_ID("tmu_fck", "sh_tmu.2", &mstp_clks[MSTP008]),
152 CLKDEV_ICK_ID("tmu_fck", "sh_tmu.3", &mstp_clks[MSTP009]),
153 CLKDEV_ICK_ID("tmu_fck", "sh_tmu.4", &mstp_clks[MSTP009]),
154 CLKDEV_ICK_ID("tmu_fck", "sh_tmu.5", &mstp_clks[MSTP009]),
156 CLKDEV_CON_ID("siof_fck", &mstp_clks[MSTP003]),
157 CLKDEV_CON_ID("hspi_fck", &mstp_clks[MSTP002]),
158 CLKDEV_CON_ID("hudi_fck", &mstp_clks[MSTP119]),
159 CLKDEV_CON_ID("ubc0", &mstp_clks[MSTP117]),
160 CLKDEV_CON_ID("dmac_11_6_fck", &mstp_clks[MSTP105]),
161 CLKDEV_CON_ID("dmac_5_0_fck", &mstp_clks[MSTP104]),
162 CLKDEV_CON_ID("gdta_fck", &mstp_clks[MSTP100]),
165 int __init arch_clk_init(void)
167 int i, ret = 0;
169 for (i = 0; i < ARRAY_SIZE(clks); i++)
170 ret |= clk_register(clks[i]);
171 for (i = 0; i < ARRAY_SIZE(lookups); i++)
172 clkdev_add(&lookups[i]);
174 if (!ret)
175 ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),
176 &div4_table);
177 if (!ret)
178 ret = sh_clk_mstp32_register(mstp_clks, MSTP_NR);
180 return ret;