4 * CIMax2(R) SP2 driver in conjunction with NetUp Dual DVB-S2 CI card
6 * Copyright (C) 2009 NetUP Inc.
7 * Copyright (C) 2009 Igor M. Liplianin <liplianin@netup.ru>
8 * Copyright (C) 2009 Abylay Ospan <aospan@netup.ru>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
27 #include "dvb_ca_en50221.h"
28 /**** Bit definitions for MC417_RWD and MC417_OEN registers ***
33 bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8
34 +-------+-------+-------+-------+-------+-------+-------+-------+
35 | WR# | RD# | | ACK# | ADHI | ADLO | CS1# | CS0# |
36 +-------+-------+-------+-------+-------+-------+-------+-------+
37 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
38 +-------+-------+-------+-------+-------+-------+-------+-------+
39 | DATA7| DATA6| DATA5| DATA4| DATA3| DATA2| DATA1| DATA0|
40 +-------+-------+-------+-------+-------+-------+-------+-------+
43 #define NETUP_DATA 0x000000ff
44 #define NETUP_WR 0x00008000
45 #define NETUP_RD 0x00004000
46 #define NETUP_ACK 0x00001000
47 #define NETUP_ADHI 0x00000800
48 #define NETUP_ADLO 0x00000400
49 #define NETUP_CS1 0x00000200
50 #define NETUP_CS0 0x00000100
51 #define NETUP_EN_ALL 0x00001000
52 #define NETUP_CTRL_OFF (NETUP_CS1 | NETUP_CS0 | NETUP_WR | NETUP_RD)
53 #define NETUP_CI_CTL 0x04
56 #define NETUP_IRQ_DETAM 0x1
57 #define NETUP_IRQ_IRQAM 0x4
59 static unsigned int ci_dbg
;
60 module_param(ci_dbg
, int, 0644);
61 MODULE_PARM_DESC(ci_dbg
, "Enable CI debugging");
63 static unsigned int ci_irq_enable
;
64 module_param(ci_irq_enable
, int, 0644);
65 MODULE_PARM_DESC(ci_irq_enable
, "Enable IRQ from CAM");
67 #define ci_dbg_print(args...) \
70 printk(KERN_DEBUG args); \
73 #define ci_irq_flags() (ci_irq_enable ? NETUP_IRQ_IRQAM : 0)
75 /* stores all private variables for communication with CI */
76 struct netup_ci_state
{
77 struct dvb_ca_en50221 ca
;
78 struct mutex ca_mutex
;
79 struct i2c_adapter
*i2c_adap
;
82 struct work_struct work
;
86 unsigned long next_status_checked_time
;
90 int netup_read_i2c(struct i2c_adapter
*i2c_adap
, u8 addr
, u8 reg
,
94 struct i2c_msg msg
[] = {
108 ret
= i2c_transfer(i2c_adap
, msg
, 2);
111 ci_dbg_print("%s: i2c read error, Reg = 0x%02x, Status = %d\n",
117 ci_dbg_print("%s: i2c read Addr=0x%04x, Reg = 0x%02x, data = %02x\n",
118 __func__
, addr
, reg
, buf
[0]);
123 int netup_write_i2c(struct i2c_adapter
*i2c_adap
, u8 addr
, u8 reg
,
129 struct i2c_msg msg
= {
137 memcpy(&buffer
[1], buf
, len
);
139 ret
= i2c_transfer(i2c_adap
, &msg
, 1);
142 ci_dbg_print("%s: i2c write error, Reg=[0x%02x], Status=%d\n",
150 int netup_ci_get_mem(struct cx23885_dev
*dev
)
153 unsigned long timeout
= jiffies
+ msecs_to_jiffies(1);
156 mem
= cx_read(MC417_RWD
);
157 if ((mem
& NETUP_ACK
) == 0)
159 if (time_after(jiffies
, timeout
))
164 cx_set(MC417_RWD
, NETUP_CTRL_OFF
);
169 int netup_ci_op_cam(struct dvb_ca_en50221
*en50221
, int slot
,
170 u8 flag
, u8 read
, int addr
, u8 data
)
172 struct netup_ci_state
*state
= en50221
->data
;
173 struct cx23885_tsport
*port
= state
->priv
;
174 struct cx23885_dev
*dev
= port
->dev
;
183 if (state
->current_ci_flag
!= flag
) {
184 ret
= netup_read_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
192 ret
= netup_write_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
197 state
->current_ci_flag
= flag
;
199 mutex_lock(&dev
->gpio_lock
);
202 cx_write(MC417_OEN
, NETUP_EN_ALL
);
203 cx_write(MC417_RWD
, NETUP_CTRL_OFF
|
204 NETUP_ADLO
| (0xff & addr
));
205 cx_clear(MC417_RWD
, NETUP_ADLO
);
206 cx_write(MC417_RWD
, NETUP_CTRL_OFF
|
207 NETUP_ADHI
| (0xff & (addr
>> 8)));
208 cx_clear(MC417_RWD
, NETUP_ADHI
);
210 if (read
) { /* data in */
211 cx_write(MC417_OEN
, NETUP_EN_ALL
| NETUP_DATA
);
212 } else /* data out */
213 cx_write(MC417_RWD
, NETUP_CTRL_OFF
| data
);
217 (state
->ci_i2c_addr
== 0x40) ? NETUP_CS0
: NETUP_CS1
);
219 cx_clear(MC417_RWD
, (read
) ? NETUP_RD
: NETUP_WR
);
220 mem
= netup_ci_get_mem(dev
);
222 mutex_unlock(&dev
->gpio_lock
);
228 ci_dbg_print("%s: %s: chipaddr=[0x%x] addr=[0x%02x], %s=%x\n", __func__
,
229 (read
) ? "read" : "write", state
->ci_i2c_addr
, addr
,
230 (flag
== NETUP_CI_CTL
) ? "ctl" : "mem",
231 (read
) ? mem
: data
);
239 int netup_ci_read_attribute_mem(struct dvb_ca_en50221
*en50221
,
242 return netup_ci_op_cam(en50221
, slot
, 0, NETUP_CI_RD
, addr
, 0);
245 int netup_ci_write_attribute_mem(struct dvb_ca_en50221
*en50221
,
246 int slot
, int addr
, u8 data
)
248 return netup_ci_op_cam(en50221
, slot
, 0, 0, addr
, data
);
251 int netup_ci_read_cam_ctl(struct dvb_ca_en50221
*en50221
, int slot
, u8 addr
)
253 return netup_ci_op_cam(en50221
, slot
, NETUP_CI_CTL
,
254 NETUP_CI_RD
, addr
, 0);
257 int netup_ci_write_cam_ctl(struct dvb_ca_en50221
*en50221
, int slot
,
260 return netup_ci_op_cam(en50221
, slot
, NETUP_CI_CTL
, 0, addr
, data
);
263 int netup_ci_slot_reset(struct dvb_ca_en50221
*en50221
, int slot
)
265 struct netup_ci_state
*state
= en50221
->data
;
273 ret
= netup_write_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
282 ret
= netup_write_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
286 dvb_ca_en50221_camready_irq(&state
->ca
, 0);
292 int netup_ci_slot_shutdown(struct dvb_ca_en50221
*en50221
, int slot
)
294 /* not implemented */
298 int netup_ci_set_irq(struct dvb_ca_en50221
*en50221
, u8 irq_mode
)
300 struct netup_ci_state
*state
= en50221
->data
;
303 if (irq_mode
== state
->current_irq_mode
)
306 ci_dbg_print("%s: chipaddr=[0x%x] setting ci IRQ to [0x%x] \n",
307 __func__
, state
->ci_i2c_addr
, irq_mode
);
308 ret
= netup_write_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
314 state
->current_irq_mode
= irq_mode
;
319 int netup_ci_slot_ts_ctl(struct dvb_ca_en50221
*en50221
, int slot
)
321 struct netup_ci_state
*state
= en50221
->data
;
327 netup_read_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
331 return netup_write_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
336 static void netup_read_ci_status(struct work_struct
*work
)
338 struct netup_ci_state
*state
=
339 container_of(work
, struct netup_ci_state
, work
);
343 /* CAM module IRQ processing. fast operation */
344 dvb_ca_en50221_frda_irq(&state
->ca
, 0);
346 /* CAM module INSERT/REMOVE processing. slow operation because of i2c
348 if (time_after(jiffies
, state
->next_status_checked_time
)
350 ret
= netup_read_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
353 state
->next_status_checked_time
= jiffies
354 + msecs_to_jiffies(1000);
359 ci_dbg_print("%s: Slot Status Addr=[0x%04x], "
360 "Reg=[0x%02x], data=%02x, "
361 "TS config = %02x\n", __func__
,
362 state
->ci_i2c_addr
, 0, buf
[0],
367 state
->status
= DVB_CA_EN50221_POLL_CAM_PRESENT
|
368 DVB_CA_EN50221_POLL_CAM_READY
;
375 int netup_ci_slot_status(struct cx23885_dev
*dev
, u32 pci_status
)
377 struct cx23885_tsport
*port
= NULL
;
378 struct netup_ci_state
*state
= NULL
;
380 ci_dbg_print("%s:\n", __func__
);
382 if (0 == (pci_status
& (PCI_MSK_GPIO0
| PCI_MSK_GPIO1
)))
385 if (pci_status
& PCI_MSK_GPIO0
) {
387 state
= port
->port_priv
;
388 schedule_work(&state
->work
);
389 ci_dbg_print("%s: Wakeup CI0\n", __func__
);
392 if (pci_status
& PCI_MSK_GPIO1
) {
394 state
= port
->port_priv
;
395 schedule_work(&state
->work
);
396 ci_dbg_print("%s: Wakeup CI1\n", __func__
);
402 int netup_poll_ci_slot_status(struct dvb_ca_en50221
*en50221
, int slot
, int open
)
404 struct netup_ci_state
*state
= en50221
->data
;
409 netup_ci_set_irq(en50221
, open
? (NETUP_IRQ_DETAM
| ci_irq_flags())
412 return state
->status
;
415 int netup_ci_init(struct cx23885_tsport
*port
)
417 struct netup_ci_state
*state
;
418 u8 cimax_init
[34] = {
419 0x00, /* module A control*/
420 0x00, /* auto select mask high A */
421 0x00, /* auto select mask low A */
422 0x00, /* auto select pattern high A */
423 0x00, /* auto select pattern low A */
424 0x44, /* memory access time A */
425 0x00, /* invert input A */
428 0x00, /* module B control*/
429 0x00, /* auto select mask high B */
430 0x00, /* auto select mask low B */
431 0x00, /* auto select pattern high B */
432 0x00, /* auto select pattern low B */
433 0x44, /* memory access time B */
434 0x00, /* invert input B */
437 0x00, /* auto select mask high Ext */
438 0x00, /* auto select mask low Ext */
439 0x00, /* auto select pattern high Ext */
440 0x00, /* auto select pattern low Ext */
442 0x02, /* destination - module A */
443 0x01, /* power on (use it like store place) */
445 0x00, /* int status read only */
446 ci_irq_flags() | NETUP_IRQ_DETAM
, /* DETAM, IRQAM unmasked */
447 0x05, /* EXTINT=active-high, INT=push-pull */
449 0x04, /* ack active low */
451 0x33, /* serial mode, rising in, rising out, MSB first*/
452 0x31, /* synchronization */
456 ci_dbg_print("%s\n", __func__
);
457 state
= kzalloc(sizeof(struct netup_ci_state
), GFP_KERNEL
);
459 ci_dbg_print("%s: Unable create CI structure!\n", __func__
);
464 port
->port_priv
= state
;
468 state
->ci_i2c_addr
= 0x40;
471 state
->ci_i2c_addr
= 0x41;
475 state
->i2c_adap
= &port
->dev
->i2c_bus
[0].i2c_adap
;
476 state
->ca
.owner
= THIS_MODULE
;
477 state
->ca
.read_attribute_mem
= netup_ci_read_attribute_mem
;
478 state
->ca
.write_attribute_mem
= netup_ci_write_attribute_mem
;
479 state
->ca
.read_cam_control
= netup_ci_read_cam_ctl
;
480 state
->ca
.write_cam_control
= netup_ci_write_cam_ctl
;
481 state
->ca
.slot_reset
= netup_ci_slot_reset
;
482 state
->ca
.slot_shutdown
= netup_ci_slot_shutdown
;
483 state
->ca
.slot_ts_enable
= netup_ci_slot_ts_ctl
;
484 state
->ca
.poll_slot_status
= netup_poll_ci_slot_status
;
485 state
->ca
.data
= state
;
487 state
->current_irq_mode
= ci_irq_flags() | NETUP_IRQ_DETAM
;
489 ret
= netup_write_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
490 0, &cimax_init
[0], 34);
492 ret
|= netup_write_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
493 0x1f, &cimax_init
[0x18], 1);
495 ret
|= netup_write_i2c(state
->i2c_adap
, state
->ci_i2c_addr
,
496 0x18, &cimax_init
[0x18], 1);
501 ret
= dvb_ca_en50221_init(&port
->frontends
.adapter
,
508 INIT_WORK(&state
->work
, netup_read_ci_status
);
509 schedule_work(&state
->work
);
511 ci_dbg_print("%s: CI initialized!\n", __func__
);
515 ci_dbg_print("%s: Cannot initialize CI: Error %d.\n", __func__
, ret
);
520 void netup_ci_exit(struct cx23885_tsport
*port
)
522 struct netup_ci_state
*state
;
527 state
= (struct netup_ci_state
*)port
->port_priv
;
531 if (NULL
== state
->ca
.data
)
534 dvb_ca_en50221_release(&state
->ca
);