2 /* cnic.c: Broadcom CNIC core network driver.
4 * Copyright (c) 2006-2009 Broadcom Corporation
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
15 /* KWQ (kernel work queue) request op codes */
16 #define L2_KWQE_OPCODE_VALUE_FLUSH (4)
17 #define L2_KWQE_OPCODE_VALUE_VM_FREE_RX_QUEUE (8)
19 #define L4_KWQE_OPCODE_VALUE_CONNECT1 (50)
20 #define L4_KWQE_OPCODE_VALUE_CONNECT2 (51)
21 #define L4_KWQE_OPCODE_VALUE_CONNECT3 (52)
22 #define L4_KWQE_OPCODE_VALUE_RESET (53)
23 #define L4_KWQE_OPCODE_VALUE_CLOSE (54)
24 #define L4_KWQE_OPCODE_VALUE_UPDATE_SECRET (60)
25 #define L4_KWQE_OPCODE_VALUE_INIT_ULP (61)
27 #define L4_KWQE_OPCODE_VALUE_OFFLOAD_PG (1)
28 #define L4_KWQE_OPCODE_VALUE_UPDATE_PG (9)
29 #define L4_KWQE_OPCODE_VALUE_UPLOAD_PG (14)
31 #define L5CM_RAMROD_CMD_ID_BASE (0x80)
32 #define L5CM_RAMROD_CMD_ID_TCP_CONNECT (L5CM_RAMROD_CMD_ID_BASE + 3)
33 #define L5CM_RAMROD_CMD_ID_CLOSE (L5CM_RAMROD_CMD_ID_BASE + 12)
34 #define L5CM_RAMROD_CMD_ID_ABORT (L5CM_RAMROD_CMD_ID_BASE + 13)
35 #define L5CM_RAMROD_CMD_ID_SEARCHER_DELETE (L5CM_RAMROD_CMD_ID_BASE + 14)
36 #define L5CM_RAMROD_CMD_ID_TERMINATE_OFFLOAD (L5CM_RAMROD_CMD_ID_BASE + 15)
38 #define FCOE_KCQE_OPCODE_INIT_FUNC (0x10)
39 #define FCOE_KCQE_OPCODE_DESTROY_FUNC (0x11)
40 #define FCOE_KCQE_OPCODE_STAT_FUNC (0x12)
41 #define FCOE_KCQE_OPCODE_OFFLOAD_CONN (0x15)
42 #define FCOE_KCQE_OPCODE_ENABLE_CONN (0x16)
43 #define FCOE_KCQE_OPCODE_DISABLE_CONN (0x17)
44 #define FCOE_KCQE_OPCODE_DESTROY_CONN (0x18)
45 #define FCOE_KCQE_OPCODE_CQ_EVENT_NOTIFICATION (0x20)
46 #define FCOE_KCQE_OPCODE_FCOE_ERROR (0x21)
48 #define FCOE_RAMROD_CMD_ID_INIT_FUNC (FCOE_KCQE_OPCODE_INIT_FUNC)
49 #define FCOE_RAMROD_CMD_ID_DESTROY_FUNC (FCOE_KCQE_OPCODE_DESTROY_FUNC)
50 #define FCOE_RAMROD_CMD_ID_STAT_FUNC (FCOE_KCQE_OPCODE_STAT_FUNC)
51 #define FCOE_RAMROD_CMD_ID_OFFLOAD_CONN (FCOE_KCQE_OPCODE_OFFLOAD_CONN)
52 #define FCOE_RAMROD_CMD_ID_ENABLE_CONN (FCOE_KCQE_OPCODE_ENABLE_CONN)
53 #define FCOE_RAMROD_CMD_ID_DISABLE_CONN (FCOE_KCQE_OPCODE_DISABLE_CONN)
54 #define FCOE_RAMROD_CMD_ID_DESTROY_CONN (FCOE_KCQE_OPCODE_DESTROY_CONN)
55 #define FCOE_RAMROD_CMD_ID_TERMINATE_CONN (0x81)
57 #define FCOE_KWQE_OPCODE_INIT1 (0)
58 #define FCOE_KWQE_OPCODE_INIT2 (1)
59 #define FCOE_KWQE_OPCODE_INIT3 (2)
60 #define FCOE_KWQE_OPCODE_OFFLOAD_CONN1 (3)
61 #define FCOE_KWQE_OPCODE_OFFLOAD_CONN2 (4)
62 #define FCOE_KWQE_OPCODE_OFFLOAD_CONN3 (5)
63 #define FCOE_KWQE_OPCODE_OFFLOAD_CONN4 (6)
64 #define FCOE_KWQE_OPCODE_ENABLE_CONN (7)
65 #define FCOE_KWQE_OPCODE_DISABLE_CONN (8)
66 #define FCOE_KWQE_OPCODE_DESTROY_CONN (9)
67 #define FCOE_KWQE_OPCODE_DESTROY (10)
68 #define FCOE_KWQE_OPCODE_STAT (11)
70 #define FCOE_KCQE_COMPLETION_STATUS_ERROR (0x1)
71 #define FCOE_KCQE_COMPLETION_STATUS_CTX_ALLOC_FAILURE (0x3)
73 /* KCQ (kernel completion queue) response op codes */
74 #define L4_KCQE_OPCODE_VALUE_CLOSE_COMP (53)
75 #define L4_KCQE_OPCODE_VALUE_RESET_COMP (54)
76 #define L4_KCQE_OPCODE_VALUE_FW_TCP_UPDATE (55)
77 #define L4_KCQE_OPCODE_VALUE_CONNECT_COMPLETE (56)
78 #define L4_KCQE_OPCODE_VALUE_RESET_RECEIVED (57)
79 #define L4_KCQE_OPCODE_VALUE_CLOSE_RECEIVED (58)
80 #define L4_KCQE_OPCODE_VALUE_INIT_ULP (61)
82 #define L4_KCQE_OPCODE_VALUE_OFFLOAD_PG (1)
83 #define L4_KCQE_OPCODE_VALUE_UPDATE_PG (9)
84 #define L4_KCQE_OPCODE_VALUE_UPLOAD_PG (14)
86 /* KCQ (kernel completion queue) completion status */
87 #define L4_KCQE_COMPLETION_STATUS_SUCCESS (0)
88 #define L4_KCQE_COMPLETION_STATUS_NIC_ERROR (4)
89 #define L4_KCQE_COMPLETION_STATUS_TIMEOUT (0x93)
91 #define L4_KCQE_COMPLETION_STATUS_CTX_ALLOC_FAIL (0x83)
92 #define L4_KCQE_COMPLETION_STATUS_OFFLOADED_PG (0x89)
94 #define L4_KCQE_OPCODE_VALUE_OOO_EVENT_NOTIFICATION (0xa0)
95 #define L4_KCQE_OPCODE_VALUE_OOO_FLUSH (0xa1)
97 #define L4_LAYER_CODE (4)
98 #define L2_LAYER_CODE (2)
108 #if defined(__BIG_ENDIAN)
111 #elif defined(__LITTLE_ENDIAN)
116 #if defined(__BIG_ENDIAN)
118 #define L4_KCQ_RESERVED3 (0x7<<0)
119 #define L4_KCQ_RESERVED3_SHIFT 0
120 #define L4_KCQ_RAMROD_COMPLETION (0x1<<3) /* Everest only */
121 #define L4_KCQ_RAMROD_COMPLETION_SHIFT 3
122 #define L4_KCQ_LAYER_CODE (0x7<<4)
123 #define L4_KCQ_LAYER_CODE_SHIFT 4
124 #define L4_KCQ_RESERVED4 (0x1<<7)
125 #define L4_KCQ_RESERVED4_SHIFT 7
128 #elif defined(__LITTLE_ENDIAN)
132 #define L4_KCQ_RESERVED3 (0xF<<0)
133 #define L4_KCQ_RESERVED3_SHIFT 0
134 #define L4_KCQ_RAMROD_COMPLETION (0x1<<3) /* Everest only */
135 #define L4_KCQ_RAMROD_COMPLETION_SHIFT 3
136 #define L4_KCQ_LAYER_CODE (0x7<<4)
137 #define L4_KCQ_LAYER_CODE_SHIFT 4
138 #define L4_KCQ_RESERVED4 (0x1<<7)
139 #define L4_KCQ_RESERVED4_SHIFT 7
145 * L4 KCQ CQE PG upload
147 struct l4_kcq_upload_pg
{
149 #if defined(__BIG_ENDIAN)
152 #elif defined(__LITTLE_ENDIAN)
157 #if defined(__BIG_ENDIAN)
159 #define L4_KCQ_UPLOAD_PG_RESERVED3 (0xF<<0)
160 #define L4_KCQ_UPLOAD_PG_RESERVED3_SHIFT 0
161 #define L4_KCQ_UPLOAD_PG_LAYER_CODE (0x7<<4)
162 #define L4_KCQ_UPLOAD_PG_LAYER_CODE_SHIFT 4
163 #define L4_KCQ_UPLOAD_PG_RESERVED4 (0x1<<7)
164 #define L4_KCQ_UPLOAD_PG_RESERVED4_SHIFT 7
167 #elif defined(__LITTLE_ENDIAN)
171 #define L4_KCQ_UPLOAD_PG_RESERVED3 (0xF<<0)
172 #define L4_KCQ_UPLOAD_PG_RESERVED3_SHIFT 0
173 #define L4_KCQ_UPLOAD_PG_LAYER_CODE (0x7<<4)
174 #define L4_KCQ_UPLOAD_PG_LAYER_CODE_SHIFT 4
175 #define L4_KCQ_UPLOAD_PG_RESERVED4 (0x1<<7)
176 #define L4_KCQ_UPLOAD_PG_RESERVED4_SHIFT 7
182 * Gracefully close the connection request
184 struct l4_kwq_close_req
{
185 #if defined(__BIG_ENDIAN)
187 #define L4_KWQ_CLOSE_REQ_RESERVED1 (0xF<<0)
188 #define L4_KWQ_CLOSE_REQ_RESERVED1_SHIFT 0
189 #define L4_KWQ_CLOSE_REQ_LAYER_CODE (0x7<<4)
190 #define L4_KWQ_CLOSE_REQ_LAYER_CODE_SHIFT 4
191 #define L4_KWQ_CLOSE_REQ_LINKED_WITH_NEXT (0x1<<7)
192 #define L4_KWQ_CLOSE_REQ_LINKED_WITH_NEXT_SHIFT 7
195 #elif defined(__LITTLE_ENDIAN)
199 #define L4_KWQ_CLOSE_REQ_RESERVED1 (0xF<<0)
200 #define L4_KWQ_CLOSE_REQ_RESERVED1_SHIFT 0
201 #define L4_KWQ_CLOSE_REQ_LAYER_CODE (0x7<<4)
202 #define L4_KWQ_CLOSE_REQ_LAYER_CODE_SHIFT 4
203 #define L4_KWQ_CLOSE_REQ_LINKED_WITH_NEXT (0x1<<7)
204 #define L4_KWQ_CLOSE_REQ_LINKED_WITH_NEXT_SHIFT 7
212 * The first request to be passed in order to establish connection in option2
214 struct l4_kwq_connect_req1
{
215 #if defined(__BIG_ENDIAN)
217 #define L4_KWQ_CONNECT_REQ1_RESERVED1 (0xF<<0)
218 #define L4_KWQ_CONNECT_REQ1_RESERVED1_SHIFT 0
219 #define L4_KWQ_CONNECT_REQ1_LAYER_CODE (0x7<<4)
220 #define L4_KWQ_CONNECT_REQ1_LAYER_CODE_SHIFT 4
221 #define L4_KWQ_CONNECT_REQ1_LINKED_WITH_NEXT (0x1<<7)
222 #define L4_KWQ_CONNECT_REQ1_LINKED_WITH_NEXT_SHIFT 7
226 #define L4_KWQ_CONNECT_REQ1_IS_PG_HOST_OPAQUE (0x1<<0)
227 #define L4_KWQ_CONNECT_REQ1_IS_PG_HOST_OPAQUE_SHIFT 0
228 #define L4_KWQ_CONNECT_REQ1_IP_V6 (0x1<<1)
229 #define L4_KWQ_CONNECT_REQ1_IP_V6_SHIFT 1
230 #define L4_KWQ_CONNECT_REQ1_PASSIVE_FLAG (0x1<<2)
231 #define L4_KWQ_CONNECT_REQ1_PASSIVE_FLAG_SHIFT 2
232 #define L4_KWQ_CONNECT_REQ1_RSRV (0x1F<<3)
233 #define L4_KWQ_CONNECT_REQ1_RSRV_SHIFT 3
234 #elif defined(__LITTLE_ENDIAN)
236 #define L4_KWQ_CONNECT_REQ1_IS_PG_HOST_OPAQUE (0x1<<0)
237 #define L4_KWQ_CONNECT_REQ1_IS_PG_HOST_OPAQUE_SHIFT 0
238 #define L4_KWQ_CONNECT_REQ1_IP_V6 (0x1<<1)
239 #define L4_KWQ_CONNECT_REQ1_IP_V6_SHIFT 1
240 #define L4_KWQ_CONNECT_REQ1_PASSIVE_FLAG (0x1<<2)
241 #define L4_KWQ_CONNECT_REQ1_PASSIVE_FLAG_SHIFT 2
242 #define L4_KWQ_CONNECT_REQ1_RSRV (0x1F<<3)
243 #define L4_KWQ_CONNECT_REQ1_RSRV_SHIFT 3
247 #define L4_KWQ_CONNECT_REQ1_RESERVED1 (0xF<<0)
248 #define L4_KWQ_CONNECT_REQ1_RESERVED1_SHIFT 0
249 #define L4_KWQ_CONNECT_REQ1_LAYER_CODE (0x7<<4)
250 #define L4_KWQ_CONNECT_REQ1_LAYER_CODE_SHIFT 4
251 #define L4_KWQ_CONNECT_REQ1_LINKED_WITH_NEXT (0x1<<7)
252 #define L4_KWQ_CONNECT_REQ1_LINKED_WITH_NEXT_SHIFT 7
258 #if defined(__BIG_ENDIAN)
261 #elif defined(__LITTLE_ENDIAN)
265 #if defined(__BIG_ENDIAN)
268 #define L4_KWQ_CONNECT_REQ1_NO_DELAY_ACK (0x1<<0)
269 #define L4_KWQ_CONNECT_REQ1_NO_DELAY_ACK_SHIFT 0
270 #define L4_KWQ_CONNECT_REQ1_KEEP_ALIVE (0x1<<1)
271 #define L4_KWQ_CONNECT_REQ1_KEEP_ALIVE_SHIFT 1
272 #define L4_KWQ_CONNECT_REQ1_NAGLE_ENABLE (0x1<<2)
273 #define L4_KWQ_CONNECT_REQ1_NAGLE_ENABLE_SHIFT 2
274 #define L4_KWQ_CONNECT_REQ1_TIME_STAMP (0x1<<3)
275 #define L4_KWQ_CONNECT_REQ1_TIME_STAMP_SHIFT 3
276 #define L4_KWQ_CONNECT_REQ1_SACK (0x1<<4)
277 #define L4_KWQ_CONNECT_REQ1_SACK_SHIFT 4
278 #define L4_KWQ_CONNECT_REQ1_SEG_SCALING (0x1<<5)
279 #define L4_KWQ_CONNECT_REQ1_SEG_SCALING_SHIFT 5
280 #define L4_KWQ_CONNECT_REQ1_RESERVED2 (0x3<<6)
281 #define L4_KWQ_CONNECT_REQ1_RESERVED2_SHIFT 6
282 #elif defined(__LITTLE_ENDIAN)
284 #define L4_KWQ_CONNECT_REQ1_NO_DELAY_ACK (0x1<<0)
285 #define L4_KWQ_CONNECT_REQ1_NO_DELAY_ACK_SHIFT 0
286 #define L4_KWQ_CONNECT_REQ1_KEEP_ALIVE (0x1<<1)
287 #define L4_KWQ_CONNECT_REQ1_KEEP_ALIVE_SHIFT 1
288 #define L4_KWQ_CONNECT_REQ1_NAGLE_ENABLE (0x1<<2)
289 #define L4_KWQ_CONNECT_REQ1_NAGLE_ENABLE_SHIFT 2
290 #define L4_KWQ_CONNECT_REQ1_TIME_STAMP (0x1<<3)
291 #define L4_KWQ_CONNECT_REQ1_TIME_STAMP_SHIFT 3
292 #define L4_KWQ_CONNECT_REQ1_SACK (0x1<<4)
293 #define L4_KWQ_CONNECT_REQ1_SACK_SHIFT 4
294 #define L4_KWQ_CONNECT_REQ1_SEG_SCALING (0x1<<5)
295 #define L4_KWQ_CONNECT_REQ1_SEG_SCALING_SHIFT 5
296 #define L4_KWQ_CONNECT_REQ1_RESERVED2 (0x3<<6)
297 #define L4_KWQ_CONNECT_REQ1_RESERVED2_SHIFT 6
305 * The second ( optional )request to be passed in order to establish
306 * connection in option2 - for IPv6 only
308 struct l4_kwq_connect_req2
{
309 #if defined(__BIG_ENDIAN)
311 #define L4_KWQ_CONNECT_REQ2_RESERVED1 (0xF<<0)
312 #define L4_KWQ_CONNECT_REQ2_RESERVED1_SHIFT 0
313 #define L4_KWQ_CONNECT_REQ2_LAYER_CODE (0x7<<4)
314 #define L4_KWQ_CONNECT_REQ2_LAYER_CODE_SHIFT 4
315 #define L4_KWQ_CONNECT_REQ2_LINKED_WITH_NEXT (0x1<<7)
316 #define L4_KWQ_CONNECT_REQ2_LINKED_WITH_NEXT_SHIFT 7
320 #elif defined(__LITTLE_ENDIAN)
325 #define L4_KWQ_CONNECT_REQ2_RESERVED1 (0xF<<0)
326 #define L4_KWQ_CONNECT_REQ2_RESERVED1_SHIFT 0
327 #define L4_KWQ_CONNECT_REQ2_LAYER_CODE (0x7<<4)
328 #define L4_KWQ_CONNECT_REQ2_LAYER_CODE_SHIFT 4
329 #define L4_KWQ_CONNECT_REQ2_LINKED_WITH_NEXT (0x1<<7)
330 #define L4_KWQ_CONNECT_REQ2_LINKED_WITH_NEXT_SHIFT 7
343 * The third ( and last )request to be passed in order to establish
344 * connection in option2
346 struct l4_kwq_connect_req3
{
347 #if defined(__BIG_ENDIAN)
349 #define L4_KWQ_CONNECT_REQ3_RESERVED1 (0xF<<0)
350 #define L4_KWQ_CONNECT_REQ3_RESERVED1_SHIFT 0
351 #define L4_KWQ_CONNECT_REQ3_LAYER_CODE (0x7<<4)
352 #define L4_KWQ_CONNECT_REQ3_LAYER_CODE_SHIFT 4
353 #define L4_KWQ_CONNECT_REQ3_LINKED_WITH_NEXT (0x1<<7)
354 #define L4_KWQ_CONNECT_REQ3_LINKED_WITH_NEXT_SHIFT 7
357 #elif defined(__LITTLE_ENDIAN)
361 #define L4_KWQ_CONNECT_REQ3_RESERVED1 (0xF<<0)
362 #define L4_KWQ_CONNECT_REQ3_RESERVED1_SHIFT 0
363 #define L4_KWQ_CONNECT_REQ3_LAYER_CODE (0x7<<4)
364 #define L4_KWQ_CONNECT_REQ3_LAYER_CODE_SHIFT 4
365 #define L4_KWQ_CONNECT_REQ3_LINKED_WITH_NEXT (0x1<<7)
366 #define L4_KWQ_CONNECT_REQ3_LINKED_WITH_NEXT_SHIFT 7
370 #if defined(__BIG_ENDIAN)
374 u8 ka_max_probe_count
;
375 #elif defined(__LITTLE_ENDIAN)
376 u8 ka_max_probe_count
;
381 #if defined(__BIG_ENDIAN)
384 #elif defined(__LITTLE_ENDIAN)
395 * a KWQE request to offload a PG connection
397 struct l4_kwq_offload_pg
{
398 #if defined(__BIG_ENDIAN)
400 #define L4_KWQ_OFFLOAD_PG_RESERVED1 (0xF<<0)
401 #define L4_KWQ_OFFLOAD_PG_RESERVED1_SHIFT 0
402 #define L4_KWQ_OFFLOAD_PG_LAYER_CODE (0x7<<4)
403 #define L4_KWQ_OFFLOAD_PG_LAYER_CODE_SHIFT 4
404 #define L4_KWQ_OFFLOAD_PG_LINKED_WITH_NEXT (0x1<<7)
405 #define L4_KWQ_OFFLOAD_PG_LINKED_WITH_NEXT_SHIFT 7
408 #elif defined(__LITTLE_ENDIAN)
412 #define L4_KWQ_OFFLOAD_PG_RESERVED1 (0xF<<0)
413 #define L4_KWQ_OFFLOAD_PG_RESERVED1_SHIFT 0
414 #define L4_KWQ_OFFLOAD_PG_LAYER_CODE (0x7<<4)
415 #define L4_KWQ_OFFLOAD_PG_LAYER_CODE_SHIFT 4
416 #define L4_KWQ_OFFLOAD_PG_LINKED_WITH_NEXT (0x1<<7)
417 #define L4_KWQ_OFFLOAD_PG_LINKED_WITH_NEXT_SHIFT 7
419 #if defined(__BIG_ENDIAN)
422 #define L4_KWQ_OFFLOAD_PG_SNAP_ENCAP (0x1<<0)
423 #define L4_KWQ_OFFLOAD_PG_SNAP_ENCAP_SHIFT 0
424 #define L4_KWQ_OFFLOAD_PG_VLAN_TAGGING (0x1<<1)
425 #define L4_KWQ_OFFLOAD_PG_VLAN_TAGGING_SHIFT 1
426 #define L4_KWQ_OFFLOAD_PG_RESERVED2 (0x3F<<2)
427 #define L4_KWQ_OFFLOAD_PG_RESERVED2_SHIFT 2
430 #elif defined(__LITTLE_ENDIAN)
434 #define L4_KWQ_OFFLOAD_PG_SNAP_ENCAP (0x1<<0)
435 #define L4_KWQ_OFFLOAD_PG_SNAP_ENCAP_SHIFT 0
436 #define L4_KWQ_OFFLOAD_PG_VLAN_TAGGING (0x1<<1)
437 #define L4_KWQ_OFFLOAD_PG_VLAN_TAGGING_SHIFT 1
438 #define L4_KWQ_OFFLOAD_PG_RESERVED2 (0x3F<<2)
439 #define L4_KWQ_OFFLOAD_PG_RESERVED2_SHIFT 2
442 #if defined(__BIG_ENDIAN)
447 #elif defined(__LITTLE_ENDIAN)
453 #if defined(__BIG_ENDIAN)
458 #elif defined(__LITTLE_ENDIAN)
464 #if defined(__BIG_ENDIAN)
468 #elif defined(__LITTLE_ENDIAN)
473 #if defined(__BIG_ENDIAN)
476 #elif defined(__LITTLE_ENDIAN)
480 #if defined(__BIG_ENDIAN)
483 #elif defined(__LITTLE_ENDIAN)
492 * Abortively close the connection request
494 struct l4_kwq_reset_req
{
495 #if defined(__BIG_ENDIAN)
497 #define L4_KWQ_RESET_REQ_RESERVED1 (0xF<<0)
498 #define L4_KWQ_RESET_REQ_RESERVED1_SHIFT 0
499 #define L4_KWQ_RESET_REQ_LAYER_CODE (0x7<<4)
500 #define L4_KWQ_RESET_REQ_LAYER_CODE_SHIFT 4
501 #define L4_KWQ_RESET_REQ_LINKED_WITH_NEXT (0x1<<7)
502 #define L4_KWQ_RESET_REQ_LINKED_WITH_NEXT_SHIFT 7
505 #elif defined(__LITTLE_ENDIAN)
509 #define L4_KWQ_RESET_REQ_RESERVED1 (0xF<<0)
510 #define L4_KWQ_RESET_REQ_RESERVED1_SHIFT 0
511 #define L4_KWQ_RESET_REQ_LAYER_CODE (0x7<<4)
512 #define L4_KWQ_RESET_REQ_LAYER_CODE_SHIFT 4
513 #define L4_KWQ_RESET_REQ_LINKED_WITH_NEXT (0x1<<7)
514 #define L4_KWQ_RESET_REQ_LINKED_WITH_NEXT_SHIFT 7
522 * a KWQE request to update a PG connection
524 struct l4_kwq_update_pg
{
525 #if defined(__BIG_ENDIAN)
527 #define L4_KWQ_UPDATE_PG_RESERVED1 (0xF<<0)
528 #define L4_KWQ_UPDATE_PG_RESERVED1_SHIFT 0
529 #define L4_KWQ_UPDATE_PG_LAYER_CODE (0x7<<4)
530 #define L4_KWQ_UPDATE_PG_LAYER_CODE_SHIFT 4
531 #define L4_KWQ_UPDATE_PG_LINKED_WITH_NEXT (0x1<<7)
532 #define L4_KWQ_UPDATE_PG_LINKED_WITH_NEXT_SHIFT 7
535 #elif defined(__LITTLE_ENDIAN)
539 #define L4_KWQ_UPDATE_PG_RESERVED1 (0xF<<0)
540 #define L4_KWQ_UPDATE_PG_RESERVED1_SHIFT 0
541 #define L4_KWQ_UPDATE_PG_LAYER_CODE (0x7<<4)
542 #define L4_KWQ_UPDATE_PG_LAYER_CODE_SHIFT 4
543 #define L4_KWQ_UPDATE_PG_LINKED_WITH_NEXT (0x1<<7)
544 #define L4_KWQ_UPDATE_PG_LINKED_WITH_NEXT_SHIFT 7
548 #if defined(__BIG_ENDIAN)
550 #define L4_KWQ_UPDATE_PG_VALIDS_IPID_COUNT (0x1<<0)
551 #define L4_KWQ_UPDATE_PG_VALIDS_IPID_COUNT_SHIFT 0
552 #define L4_KWQ_UPDATE_PG_VALIDS_DA (0x1<<1)
553 #define L4_KWQ_UPDATE_PG_VALIDS_DA_SHIFT 1
554 #define L4_KWQ_UPDATE_PG_RESERVERD2 (0x3F<<2)
555 #define L4_KWQ_UPDATE_PG_RESERVERD2_SHIFT 2
558 #elif defined(__LITTLE_ENDIAN)
562 #define L4_KWQ_UPDATE_PG_VALIDS_IPID_COUNT (0x1<<0)
563 #define L4_KWQ_UPDATE_PG_VALIDS_IPID_COUNT_SHIFT 0
564 #define L4_KWQ_UPDATE_PG_VALIDS_DA (0x1<<1)
565 #define L4_KWQ_UPDATE_PG_VALIDS_DA_SHIFT 1
566 #define L4_KWQ_UPDATE_PG_RESERVERD2 (0x3F<<2)
567 #define L4_KWQ_UPDATE_PG_RESERVERD2_SHIFT 2
569 #if defined(__BIG_ENDIAN)
573 #elif defined(__LITTLE_ENDIAN)
578 #if defined(__BIG_ENDIAN)
583 #elif defined(__LITTLE_ENDIAN)
595 * a KWQE request to upload a PG or L4 context
597 struct l4_kwq_upload
{
598 #if defined(__BIG_ENDIAN)
600 #define L4_KWQ_UPLOAD_RESERVED1 (0xF<<0)
601 #define L4_KWQ_UPLOAD_RESERVED1_SHIFT 0
602 #define L4_KWQ_UPLOAD_LAYER_CODE (0x7<<4)
603 #define L4_KWQ_UPLOAD_LAYER_CODE_SHIFT 4
604 #define L4_KWQ_UPLOAD_LINKED_WITH_NEXT (0x1<<7)
605 #define L4_KWQ_UPLOAD_LINKED_WITH_NEXT_SHIFT 7
608 #elif defined(__LITTLE_ENDIAN)
612 #define L4_KWQ_UPLOAD_RESERVED1 (0xF<<0)
613 #define L4_KWQ_UPLOAD_RESERVED1_SHIFT 0
614 #define L4_KWQ_UPLOAD_LAYER_CODE (0x7<<4)
615 #define L4_KWQ_UPLOAD_LAYER_CODE_SHIFT 4
616 #define L4_KWQ_UPLOAD_LINKED_WITH_NEXT (0x1<<7)
617 #define L4_KWQ_UPLOAD_LINKED_WITH_NEXT_SHIFT 7
628 * The iscsi aggregative context of Cstorm
630 struct cstorm_iscsi_ag_context
{
632 #define CSTORM_ISCSI_AG_CONTEXT_STATE (0xFF<<0)
633 #define CSTORM_ISCSI_AG_CONTEXT_STATE_SHIFT 0
634 #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<8)
635 #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 8
636 #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<9)
637 #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 9
638 #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<10)
639 #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 10
640 #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<11)
641 #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 11
642 #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_SE_CF_EN (0x1<<12)
643 #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_SE_CF_EN_SHIFT 12
644 #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_INV_CF_EN (0x1<<13)
645 #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_INV_CF_EN_SHIFT 13
646 #define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF (0x3<<14)
647 #define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF_SHIFT 14
648 #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED66 (0x3<<16)
649 #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED66_SHIFT 16
650 #define __CSTORM_ISCSI_AG_CONTEXT_FIN_RECEIVED_CF_EN (0x1<<18)
651 #define __CSTORM_ISCSI_AG_CONTEXT_FIN_RECEIVED_CF_EN_SHIFT 18
652 #define __CSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN (0x1<<19)
653 #define __CSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN_SHIFT 19
654 #define __CSTORM_ISCSI_AG_CONTEXT_AUX2_CF_EN (0x1<<20)
655 #define __CSTORM_ISCSI_AG_CONTEXT_AUX2_CF_EN_SHIFT 20
656 #define __CSTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN (0x1<<21)
657 #define __CSTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN_SHIFT 21
658 #define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF_EN (0x1<<22)
659 #define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF_EN_SHIFT 22
660 #define __CSTORM_ISCSI_AG_CONTEXT_REL_SEQ_RULE (0x7<<23)
661 #define __CSTORM_ISCSI_AG_CONTEXT_REL_SEQ_RULE_SHIFT 23
662 #define CSTORM_ISCSI_AG_CONTEXT_HQ_PROD_RULE (0x3<<26)
663 #define CSTORM_ISCSI_AG_CONTEXT_HQ_PROD_RULE_SHIFT 26
664 #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED52 (0x3<<28)
665 #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED52_SHIFT 28
666 #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED53 (0x3<<30)
667 #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED53_SHIFT 30
668 #if defined(__BIG_ENDIAN)
672 #elif defined(__LITTLE_ENDIAN)
679 #if defined(__BIG_ENDIAN)
682 #elif defined(__LITTLE_ENDIAN)
686 #if defined(__BIG_ENDIAN)
691 #elif defined(__LITTLE_ENDIAN)
697 #if defined(__BIG_ENDIAN)
700 #elif defined(__LITTLE_ENDIAN)
705 #if defined(__BIG_ENDIAN)
708 #elif defined(__LITTLE_ENDIAN)
712 #if defined(__BIG_ENDIAN)
715 #elif defined(__LITTLE_ENDIAN)
722 * The fcoe extra aggregative context section of Tstorm
724 struct tstorm_fcoe_extra_ag_context_section
{
726 #if defined(__BIG_ENDIAN)
730 #elif defined(__LITTLE_ENDIAN)
735 #if defined(__BIG_ENDIAN)
739 #elif defined(__LITTLE_ENDIAN)
750 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_FIN_SENT_FLAG (0x1<<0)
751 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT 0
752 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG (0x1<<1)
753 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG_SHIFT 1
754 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF (0x3<<2)
755 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF_SHIFT 2
756 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF (0x3<<4)
757 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF_SHIFT 4
758 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF_EN (0x1<<6)
759 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF_EN_SHIFT 6
760 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF_EN (0x1<<7)
761 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF_EN_SHIFT 7
762 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN (0x1<<8)
763 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN_SHIFT 8
764 #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LCQ_SND_EN (0x1<<9)
765 #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LCQ_SND_EN_SHIFT 9
766 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<10)
767 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 10
768 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_FLAG (0x1<<11)
769 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_FLAG_SHIFT 11
770 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF_EN (0x1<<12)
771 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF_EN_SHIFT 12
772 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF_EN (0x1<<13)
773 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF_EN_SHIFT 13
774 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF (0x3<<14)
775 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF_SHIFT 14
776 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF (0x3<<16)
777 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF_SHIFT 16
778 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_BLOCKED (0x1<<18)
779 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_BLOCKED_SHIFT 18
780 #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX10_CF_EN (0x1<<19)
781 #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT 19
782 #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX11_CF_EN (0x1<<20)
783 #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX11_CF_EN_SHIFT 20
784 #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX12_CF_EN (0x1<<21)
785 #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX12_CF_EN_SHIFT 21
786 #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED1 (0x3<<22)
787 #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED1_SHIFT 22
788 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ (0xF<<24)
789 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ_SHIFT 24
790 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ (0xF<<28)
791 #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ_SHIFT 28
798 * The fcoe aggregative context of Tstorm
800 struct tstorm_fcoe_ag_context
{
801 #if defined(__BIG_ENDIAN)
804 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
805 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
806 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
807 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
808 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
809 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
810 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
811 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
812 #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF (0x3<<4)
813 #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_SHIFT 4
814 #define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG (0x1<<6)
815 #define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG_SHIFT 6
816 #define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG (0x1<<7)
817 #define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG_SHIFT 7
819 #elif defined(__LITTLE_ENDIAN)
822 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
823 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
824 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
825 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
826 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
827 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
828 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
829 #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
830 #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF (0x3<<4)
831 #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_SHIFT 4
832 #define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG (0x1<<6)
833 #define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG_SHIFT 6
834 #define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG (0x1<<7)
835 #define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG_SHIFT 7
838 #if defined(__BIG_ENDIAN)
841 #define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG (0x1<<0)
842 #define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG_SHIFT 0
843 #define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG (0x1<<1)
844 #define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG_SHIFT 1
845 #define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF (0x3<<2)
846 #define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF_SHIFT 2
847 #define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF (0x3<<4)
848 #define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF_SHIFT 4
849 #define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF (0x3<<6)
850 #define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF_SHIFT 6
851 #define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF (0x3<<8)
852 #define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF_SHIFT 8
853 #define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG (0x1<<10)
854 #define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG_SHIFT 10
855 #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN (0x1<<11)
856 #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN_SHIFT 11
857 #define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN (0x1<<12)
858 #define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN_SHIFT 12
859 #define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN (0x1<<13)
860 #define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN_SHIFT 13
861 #define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN (0x1<<14)
862 #define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN_SHIFT 14
863 #define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN (0x1<<15)
864 #define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN_SHIFT 15
865 #elif defined(__LITTLE_ENDIAN)
867 #define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG (0x1<<0)
868 #define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG_SHIFT 0
869 #define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG (0x1<<1)
870 #define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG_SHIFT 1
871 #define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF (0x3<<2)
872 #define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF_SHIFT 2
873 #define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF (0x3<<4)
874 #define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF_SHIFT 4
875 #define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF (0x3<<6)
876 #define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF_SHIFT 6
877 #define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF (0x3<<8)
878 #define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF_SHIFT 8
879 #define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG (0x1<<10)
880 #define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG_SHIFT 10
881 #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN (0x1<<11)
882 #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN_SHIFT 11
883 #define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN (0x1<<12)
884 #define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN_SHIFT 12
885 #define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN (0x1<<13)
886 #define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN_SHIFT 13
887 #define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN (0x1<<14)
888 #define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN_SHIFT 14
889 #define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN (0x1<<15)
890 #define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN_SHIFT 15
893 struct tstorm_fcoe_extra_ag_context_section __extra_section
;
899 * The tcp aggregative context section of Tstorm
901 struct tstorm_tcp_tcp_ag_context_section
{
903 #if defined(__BIG_ENDIAN)
907 #elif defined(__LITTLE_ENDIAN)
912 #if defined(__BIG_ENDIAN)
916 #elif defined(__LITTLE_ENDIAN)
927 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_FIN_SENT_FLAG (0x1<<0)
928 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT 0
929 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG (0x1<<1)
930 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG_SHIFT 1
931 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF (0x3<<2)
932 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_SHIFT 2
933 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF (0x3<<4)
934 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_SHIFT 4
935 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_EN (0x1<<6)
936 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_EN_SHIFT 6
937 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_EN (0x1<<7)
938 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_EN_SHIFT 7
939 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN (0x1<<8)
940 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN_SHIFT 8
941 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_SND_NXT_EN (0x1<<9)
942 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_SND_NXT_EN_SHIFT 9
943 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<10)
944 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 10
945 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_FLAG (0x1<<11)
946 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_FLAG_SHIFT 11
947 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF_EN (0x1<<12)
948 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF_EN_SHIFT 12
949 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF_EN (0x1<<13)
950 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF_EN_SHIFT 13
951 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF (0x3<<14)
952 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF_SHIFT 14
953 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF (0x3<<16)
954 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF_SHIFT 16
955 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_BLOCKED (0x1<<18)
956 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_BLOCKED_SHIFT 18
957 #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN (0x1<<19)
958 #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT 19
959 #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF_EN (0x1<<20)
960 #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF_EN_SHIFT 20
961 #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF_EN (0x1<<21)
962 #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF_EN_SHIFT 21
963 #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED1 (0x3<<22)
964 #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED1_SHIFT 22
965 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ (0xF<<24)
966 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ_SHIFT 24
967 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ (0xF<<28)
968 #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ_SHIFT 28
975 * The iscsi aggregative context of Tstorm
977 struct tstorm_iscsi_ag_context
{
978 #if defined(__BIG_ENDIAN)
981 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
982 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
983 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
984 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
985 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
986 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
987 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
988 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
989 #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF (0x3<<4)
990 #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_SHIFT 4
991 #define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG (0x1<<6)
992 #define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG_SHIFT 6
993 #define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG (0x1<<7)
994 #define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG_SHIFT 7
996 #elif defined(__LITTLE_ENDIAN)
999 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
1000 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
1001 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
1002 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
1003 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
1004 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
1005 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
1006 #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
1007 #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF (0x3<<4)
1008 #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_SHIFT 4
1009 #define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG (0x1<<6)
1010 #define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG_SHIFT 6
1011 #define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG (0x1<<7)
1012 #define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG_SHIFT 7
1015 #if defined(__BIG_ENDIAN)
1018 #define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG (0x1<<0)
1019 #define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG_SHIFT 0
1020 #define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG (0x1<<1)
1021 #define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG_SHIFT 1
1022 #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF (0x3<<2)
1023 #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_SHIFT 2
1024 #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF (0x3<<4)
1025 #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_SHIFT 4
1026 #define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF (0x3<<6)
1027 #define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_SHIFT 6
1028 #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF (0x3<<8)
1029 #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_SHIFT 8
1030 #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG (0x1<<10)
1031 #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG_SHIFT 10
1032 #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN (0x1<<11)
1033 #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT 11
1034 #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN (0x1<<12)
1035 #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN_SHIFT 12
1036 #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN (0x1<<13)
1037 #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN_SHIFT 13
1038 #define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN (0x1<<14)
1039 #define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN_SHIFT 14
1040 #define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN (0x1<<15)
1041 #define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN_SHIFT 15
1042 #elif defined(__LITTLE_ENDIAN)
1044 #define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG (0x1<<0)
1045 #define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG_SHIFT 0
1046 #define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG (0x1<<1)
1047 #define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG_SHIFT 1
1048 #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF (0x3<<2)
1049 #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_SHIFT 2
1050 #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF (0x3<<4)
1051 #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_SHIFT 4
1052 #define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF (0x3<<6)
1053 #define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_SHIFT 6
1054 #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF (0x3<<8)
1055 #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_SHIFT 8
1056 #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG (0x1<<10)
1057 #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG_SHIFT 10
1058 #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN (0x1<<11)
1059 #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT 11
1060 #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN (0x1<<12)
1061 #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN_SHIFT 12
1062 #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN (0x1<<13)
1063 #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN_SHIFT 13
1064 #define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN (0x1<<14)
1065 #define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN_SHIFT 14
1066 #define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN (0x1<<15)
1067 #define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN_SHIFT 15
1070 struct tstorm_tcp_tcp_ag_context_section tcp
;
1076 * The fcoe aggregative context of Ustorm
1078 struct ustorm_fcoe_ag_context
{
1079 #if defined(__BIG_ENDIAN)
1080 u8 __aux_counter_flags
;
1082 #define USTORM_FCOE_AG_CONTEXT_TX_CF (0x3<<0)
1083 #define USTORM_FCOE_AG_CONTEXT_TX_CF_SHIFT 0
1084 #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF (0x3<<2)
1085 #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_SHIFT 2
1086 #define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE (0x7<<4)
1087 #define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE_SHIFT 4
1088 #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK (0x1<<7)
1089 #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK_SHIFT 7
1091 #define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
1092 #define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
1093 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
1094 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
1095 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
1096 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
1097 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
1098 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
1099 #define USTORM_FCOE_AG_CONTEXT_INV_CF (0x3<<4)
1100 #define USTORM_FCOE_AG_CONTEXT_INV_CF_SHIFT 4
1101 #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF (0x3<<6)
1102 #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_SHIFT 6
1104 #elif defined(__LITTLE_ENDIAN)
1107 #define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
1108 #define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
1109 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
1110 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
1111 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
1112 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
1113 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
1114 #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
1115 #define USTORM_FCOE_AG_CONTEXT_INV_CF (0x3<<4)
1116 #define USTORM_FCOE_AG_CONTEXT_INV_CF_SHIFT 4
1117 #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF (0x3<<6)
1118 #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_SHIFT 6
1120 #define USTORM_FCOE_AG_CONTEXT_TX_CF (0x3<<0)
1121 #define USTORM_FCOE_AG_CONTEXT_TX_CF_SHIFT 0
1122 #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF (0x3<<2)
1123 #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_SHIFT 2
1124 #define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE (0x7<<4)
1125 #define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE_SHIFT 4
1126 #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK (0x1<<7)
1127 #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK_SHIFT 7
1128 u8 __aux_counter_flags
;
1130 #if defined(__BIG_ENDIAN)
1134 #elif defined(__LITTLE_ENDIAN)
1140 #if defined(__BIG_ENDIAN)
1144 #elif defined(__LITTLE_ENDIAN)
1149 u32 expired_task_id
;
1151 #if defined(__BIG_ENDIAN)
1154 #elif defined(__LITTLE_ENDIAN)
1158 #if defined(__BIG_ENDIAN)
1161 #define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE (0x7<<0)
1162 #define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE_SHIFT 0
1163 #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE (0x7<<3)
1164 #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE_SHIFT 3
1165 #define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG (0x1<<6)
1166 #define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG_SHIFT 6
1167 #define __USTORM_FCOE_AG_CONTEXT_RESERVED1 (0x1<<7)
1168 #define __USTORM_FCOE_AG_CONTEXT_RESERVED1_SHIFT 7
1169 u8 decision_rule_enable_bits
;
1170 #define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN (0x1<<0)
1171 #define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN_SHIFT 0
1172 #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN (0x1<<1)
1173 #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN_SHIFT 1
1174 #define USTORM_FCOE_AG_CONTEXT_TX_CF_EN (0x1<<2)
1175 #define USTORM_FCOE_AG_CONTEXT_TX_CF_EN_SHIFT 2
1176 #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN (0x1<<3)
1177 #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN_SHIFT 3
1178 #define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN (0x1<<4)
1179 #define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT 4
1180 #define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN (0x1<<5)
1181 #define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN_SHIFT 5
1182 #define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN (0x1<<6)
1183 #define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN_SHIFT 6
1184 #define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN (0x1<<7)
1185 #define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT 7
1186 #elif defined(__LITTLE_ENDIAN)
1187 u8 decision_rule_enable_bits
;
1188 #define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN (0x1<<0)
1189 #define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN_SHIFT 0
1190 #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN (0x1<<1)
1191 #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN_SHIFT 1
1192 #define USTORM_FCOE_AG_CONTEXT_TX_CF_EN (0x1<<2)
1193 #define USTORM_FCOE_AG_CONTEXT_TX_CF_EN_SHIFT 2
1194 #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN (0x1<<3)
1195 #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN_SHIFT 3
1196 #define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN (0x1<<4)
1197 #define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT 4
1198 #define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN (0x1<<5)
1199 #define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN_SHIFT 5
1200 #define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN (0x1<<6)
1201 #define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN_SHIFT 6
1202 #define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN (0x1<<7)
1203 #define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT 7
1205 #define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE (0x7<<0)
1206 #define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE_SHIFT 0
1207 #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE (0x7<<3)
1208 #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE_SHIFT 3
1209 #define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG (0x1<<6)
1210 #define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG_SHIFT 6
1211 #define __USTORM_FCOE_AG_CONTEXT_RESERVED1 (0x1<<7)
1212 #define __USTORM_FCOE_AG_CONTEXT_RESERVED1_SHIFT 7
1219 * The iscsi aggregative context of Ustorm
1221 struct ustorm_iscsi_ag_context
{
1222 #if defined(__BIG_ENDIAN)
1223 u8 __aux_counter_flags
;
1225 #define USTORM_ISCSI_AG_CONTEXT_TX_CF (0x3<<0)
1226 #define USTORM_ISCSI_AG_CONTEXT_TX_CF_SHIFT 0
1227 #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF (0x3<<2)
1228 #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_SHIFT 2
1229 #define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE (0x7<<4)
1230 #define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE_SHIFT 4
1231 #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK (0x1<<7)
1232 #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK_SHIFT 7
1234 #define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
1235 #define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
1236 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
1237 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
1238 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
1239 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
1240 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
1241 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
1242 #define USTORM_ISCSI_AG_CONTEXT_INV_CF (0x3<<4)
1243 #define USTORM_ISCSI_AG_CONTEXT_INV_CF_SHIFT 4
1244 #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF (0x3<<6)
1245 #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_SHIFT 6
1247 #elif defined(__LITTLE_ENDIAN)
1250 #define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
1251 #define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
1252 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
1253 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
1254 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
1255 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
1256 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
1257 #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
1258 #define USTORM_ISCSI_AG_CONTEXT_INV_CF (0x3<<4)
1259 #define USTORM_ISCSI_AG_CONTEXT_INV_CF_SHIFT 4
1260 #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF (0x3<<6)
1261 #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_SHIFT 6
1263 #define USTORM_ISCSI_AG_CONTEXT_TX_CF (0x3<<0)
1264 #define USTORM_ISCSI_AG_CONTEXT_TX_CF_SHIFT 0
1265 #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF (0x3<<2)
1266 #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_SHIFT 2
1267 #define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE (0x7<<4)
1268 #define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE_SHIFT 4
1269 #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK (0x1<<7)
1270 #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK_SHIFT 7
1271 u8 __aux_counter_flags
;
1273 #if defined(__BIG_ENDIAN)
1276 u16 __cq_local_comp_itt_val
;
1277 #elif defined(__LITTLE_ENDIAN)
1278 u16 __cq_local_comp_itt_val
;
1283 #if defined(__BIG_ENDIAN)
1287 #elif defined(__LITTLE_ENDIAN)
1294 #if defined(__BIG_ENDIAN)
1297 #elif defined(__LITTLE_ENDIAN)
1301 #if defined(__BIG_ENDIAN)
1304 #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE (0x7<<0)
1305 #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE_SHIFT 0
1306 #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE (0x7<<3)
1307 #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE_SHIFT 3
1308 #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG (0x1<<6)
1309 #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG_SHIFT 6
1310 #define __USTORM_ISCSI_AG_CONTEXT_RESERVED1 (0x1<<7)
1311 #define __USTORM_ISCSI_AG_CONTEXT_RESERVED1_SHIFT 7
1312 u8 decision_rule_enable_bits
;
1313 #define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN (0x1<<0)
1314 #define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN_SHIFT 0
1315 #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN (0x1<<1)
1316 #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN_SHIFT 1
1317 #define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN (0x1<<2)
1318 #define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN_SHIFT 2
1319 #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN (0x1<<3)
1320 #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN_SHIFT 3
1321 #define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN (0x1<<4)
1322 #define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN_SHIFT 4
1323 #define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN (0x1<<5)
1324 #define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT 5
1325 #define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN (0x1<<6)
1326 #define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN_SHIFT 6
1327 #define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN (0x1<<7)
1328 #define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT 7
1329 #elif defined(__LITTLE_ENDIAN)
1330 u8 decision_rule_enable_bits
;
1331 #define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN (0x1<<0)
1332 #define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN_SHIFT 0
1333 #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN (0x1<<1)
1334 #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN_SHIFT 1
1335 #define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN (0x1<<2)
1336 #define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN_SHIFT 2
1337 #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN (0x1<<3)
1338 #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN_SHIFT 3
1339 #define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN (0x1<<4)
1340 #define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN_SHIFT 4
1341 #define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN (0x1<<5)
1342 #define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT 5
1343 #define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN (0x1<<6)
1344 #define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN_SHIFT 6
1345 #define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN (0x1<<7)
1346 #define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT 7
1348 #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE (0x7<<0)
1349 #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE_SHIFT 0
1350 #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE (0x7<<3)
1351 #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE_SHIFT 3
1352 #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG (0x1<<6)
1353 #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG_SHIFT 6
1354 #define __USTORM_ISCSI_AG_CONTEXT_RESERVED1 (0x1<<7)
1355 #define __USTORM_ISCSI_AG_CONTEXT_RESERVED1_SHIFT 7
1362 * The fcoe aggregative context section of Xstorm
1364 struct xstorm_fcoe_extra_ag_context_section
{
1365 #if defined(__BIG_ENDIAN)
1367 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51 (0x3<<0)
1368 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51_SHIFT 0
1369 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED (0x3<<2)
1370 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT 2
1371 #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF (0x3<<4)
1372 #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT 4
1373 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN (0x1<<6)
1374 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN_SHIFT 6
1375 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG (0x1<<7)
1376 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG_SHIFT 7
1377 u8 __reserved_da_cnt
;
1379 #elif defined(__LITTLE_ENDIAN)
1381 u8 __reserved_da_cnt
;
1383 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51 (0x3<<0)
1384 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51_SHIFT 0
1385 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED (0x3<<2)
1386 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT 2
1387 #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF (0x3<<4)
1388 #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT 4
1389 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN (0x1<<6)
1390 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN_SHIFT 6
1391 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG (0x1<<7)
1392 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG_SHIFT 7
1398 #if defined(__BIG_ENDIAN)
1402 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57 (0x1<<0)
1403 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57_SHIFT 0
1404 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58 (0x1<<1)
1405 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58_SHIFT 1
1406 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59 (0x1<<2)
1407 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59_SHIFT 2
1408 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG (0x1<<3)
1409 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT 3
1410 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG (0x1<<4)
1411 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT 4
1412 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60 (0x1<<5)
1413 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60_SHIFT 5
1414 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN (0x1<<6)
1415 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN_SHIFT 6
1416 #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN (0x1<<7)
1417 #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT 7
1418 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN (0x1<<8)
1419 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN_SHIFT 8
1420 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<9)
1421 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 9
1422 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF (0x3<<10)
1423 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT 10
1424 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF (0x3<<12)
1425 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT 12
1426 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF (0x3<<14)
1427 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT 14
1428 #elif defined(__LITTLE_ENDIAN)
1430 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57 (0x1<<0)
1431 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57_SHIFT 0
1432 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58 (0x1<<1)
1433 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58_SHIFT 1
1434 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59 (0x1<<2)
1435 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59_SHIFT 2
1436 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG (0x1<<3)
1437 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT 3
1438 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG (0x1<<4)
1439 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT 4
1440 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60 (0x1<<5)
1441 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60_SHIFT 5
1442 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN (0x1<<6)
1443 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN_SHIFT 6
1444 #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN (0x1<<7)
1445 #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT 7
1446 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN (0x1<<8)
1447 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN_SHIFT 8
1448 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<9)
1449 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 9
1450 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF (0x3<<10)
1451 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT 10
1452 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF (0x3<<12)
1453 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT 12
1454 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF (0x3<<14)
1455 #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT 14
1459 u32 __sq_base_addr_lo
;
1460 u32 __sq_base_addr_hi
;
1461 u32 __xfrq_base_addr_lo
;
1462 u32 __xfrq_base_addr_hi
;
1463 #if defined(__BIG_ENDIAN)
1466 #elif defined(__LITTLE_ENDIAN)
1470 #if defined(__BIG_ENDIAN)
1474 u8 __reserved_force_pure_ack_cnt
;
1475 #elif defined(__LITTLE_ENDIAN)
1476 u8 __reserved_force_pure_ack_cnt
;
1481 u32 __tcp_agg_vars6
;
1482 #if defined(__BIG_ENDIAN)
1484 u16 __tcp_agg_vars7
;
1485 #elif defined(__LITTLE_ENDIAN)
1486 u16 __tcp_agg_vars7
;
1491 #if defined(__BIG_ENDIAN)
1495 #elif defined(__LITTLE_ENDIAN)
1503 * The fcoe aggregative context of Xstorm
1505 struct xstorm_fcoe_ag_context
{
1506 #if defined(__BIG_ENDIAN)
1509 #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
1510 #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
1511 #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
1512 #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
1513 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED51 (0x1<<2)
1514 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED51_SHIFT 2
1515 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED52 (0x1<<3)
1516 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED52_SHIFT 3
1517 #define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
1518 #define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
1519 #define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN (0x1<<5)
1520 #define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN_SHIFT 5
1521 #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
1522 #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
1523 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN (0x1<<7)
1524 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN_SHIFT 7
1526 #elif defined(__LITTLE_ENDIAN)
1529 #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
1530 #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
1531 #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
1532 #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
1533 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED51 (0x1<<2)
1534 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED51_SHIFT 2
1535 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED52 (0x1<<3)
1536 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED52_SHIFT 3
1537 #define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
1538 #define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
1539 #define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN (0x1<<5)
1540 #define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN_SHIFT 5
1541 #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
1542 #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
1543 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN (0x1<<7)
1544 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN_SHIFT 7
1547 #if defined(__BIG_ENDIAN)
1551 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
1552 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
1553 #define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF (0x3<<6)
1554 #define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF_SHIFT 6
1556 #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF (0x3<<0)
1557 #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_SHIFT 0
1558 #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
1559 #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
1560 #define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG (0x1<<3)
1561 #define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG_SHIFT 3
1562 #define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG (0x1<<4)
1563 #define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG_SHIFT 4
1564 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
1565 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1_SHIFT 5
1566 #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN (0x1<<7)
1567 #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT 7
1568 #elif defined(__LITTLE_ENDIAN)
1570 #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF (0x3<<0)
1571 #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_SHIFT 0
1572 #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
1573 #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
1574 #define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG (0x1<<3)
1575 #define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG_SHIFT 3
1576 #define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG (0x1<<4)
1577 #define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG_SHIFT 4
1578 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
1579 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1_SHIFT 5
1580 #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN (0x1<<7)
1581 #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT 7
1583 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
1584 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
1585 #define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF (0x3<<6)
1586 #define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF_SHIFT 6
1591 #if defined(__BIG_ENDIAN)
1593 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
1594 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5_SHIFT 0
1595 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
1596 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
1597 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
1598 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
1599 #define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE (0x3<<14)
1600 #define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE_SHIFT 14
1602 #elif defined(__LITTLE_ENDIAN)
1605 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
1606 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5_SHIFT 0
1607 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
1608 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
1609 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
1610 #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
1611 #define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE (0x3<<14)
1612 #define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE_SHIFT 14
1614 struct xstorm_fcoe_extra_ag_context_section __extra_section
;
1615 #if defined(__BIG_ENDIAN)
1617 #define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
1618 #define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
1619 #define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG (0x1<<3)
1620 #define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG_SHIFT 3
1621 #define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF (0x3<<4)
1622 #define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF_SHIFT 4
1623 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
1624 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3_SHIFT 6
1625 #define XSTORM_FCOE_AG_CONTEXT_AUX1_CF (0x3<<8)
1626 #define XSTORM_FCOE_AG_CONTEXT_AUX1_CF_SHIFT 8
1627 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED62 (0x1<<10)
1628 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED62_SHIFT 10
1629 #define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
1630 #define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
1631 #define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG (0x1<<12)
1632 #define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG_SHIFT 12
1633 #define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG (0x1<<13)
1634 #define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG_SHIFT 13
1635 #define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG (0x1<<14)
1636 #define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG_SHIFT 14
1637 #define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG (0x1<<15)
1638 #define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG_SHIFT 15
1641 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
1642 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6_SHIFT 0
1643 #define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE (0x7<<3)
1644 #define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE_SHIFT 3
1645 #define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE (0x3<<6)
1646 #define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE_SHIFT 6
1647 #elif defined(__LITTLE_ENDIAN)
1649 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
1650 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6_SHIFT 0
1651 #define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE (0x7<<3)
1652 #define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE_SHIFT 3
1653 #define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE (0x3<<6)
1654 #define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE_SHIFT 6
1657 #define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
1658 #define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
1659 #define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG (0x1<<3)
1660 #define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG_SHIFT 3
1661 #define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF (0x3<<4)
1662 #define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF_SHIFT 4
1663 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
1664 #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3_SHIFT 6
1665 #define XSTORM_FCOE_AG_CONTEXT_AUX1_CF (0x3<<8)
1666 #define XSTORM_FCOE_AG_CONTEXT_AUX1_CF_SHIFT 8
1667 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED62 (0x1<<10)
1668 #define __XSTORM_FCOE_AG_CONTEXT_RESERVED62_SHIFT 10
1669 #define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
1670 #define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
1671 #define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG (0x1<<12)
1672 #define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG_SHIFT 12
1673 #define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG (0x1<<13)
1674 #define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG_SHIFT 13
1675 #define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG (0x1<<14)
1676 #define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG_SHIFT 14
1677 #define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG (0x1<<15)
1678 #define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG_SHIFT 15
1680 #if defined(__BIG_ENDIAN)
1683 #elif defined(__LITTLE_ENDIAN)
1687 #if defined(__BIG_ENDIAN)
1691 #elif defined(__LITTLE_ENDIAN)
1696 #if defined(__BIG_ENDIAN)
1699 #elif defined(__LITTLE_ENDIAN)
1704 #define XSTORM_FCOE_AG_CONTEXT_AGG_MISC2 (0xFFFFFF<<0)
1705 #define XSTORM_FCOE_AG_CONTEXT_AGG_MISC2_SHIFT 0
1706 #define XSTORM_FCOE_AG_CONTEXT_AGG_MISC3 (0xFF<<24)
1707 #define XSTORM_FCOE_AG_CONTEXT_AGG_MISC3_SHIFT 24
1708 #if defined(__BIG_ENDIAN)
1711 #elif defined(__LITTLE_ENDIAN)
1715 #if defined(__BIG_ENDIAN)
1720 #elif defined(__LITTLE_ENDIAN)
1726 #if defined(__BIG_ENDIAN)
1729 #elif defined(__LITTLE_ENDIAN)
1734 u32 confq_pbl_base_lo
;
1735 u32 confq_pbl_base_hi
;
1741 * The tcp aggregative context section of Xstorm
1743 struct xstorm_tcp_tcp_ag_context_section
{
1744 #if defined(__BIG_ENDIAN)
1746 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF (0x3<<0)
1747 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF_SHIFT 0
1748 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED (0x3<<2)
1749 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT 2
1750 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF (0x3<<4)
1751 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT 4
1752 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN (0x1<<6)
1753 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN_SHIFT 6
1754 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG (0x1<<7)
1755 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG_SHIFT 7
1758 #elif defined(__LITTLE_ENDIAN)
1762 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF (0x3<<0)
1763 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF_SHIFT 0
1764 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED (0x3<<2)
1765 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT 2
1766 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF (0x3<<4)
1767 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT 4
1768 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN (0x1<<6)
1769 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN_SHIFT 6
1770 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG (0x1<<7)
1771 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG_SHIFT 7
1777 #if defined(__BIG_ENDIAN)
1781 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG (0x1<<0)
1782 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_SHIFT 0
1783 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED (0x1<<1)
1784 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED_SHIFT 1
1785 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE (0x1<<2)
1786 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE_SHIFT 2
1787 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG (0x1<<3)
1788 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT 3
1789 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG (0x1<<4)
1790 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT 4
1791 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE (0x1<<5)
1792 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE_SHIFT 5
1793 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN (0x1<<6)
1794 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN_SHIFT 6
1795 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN (0x1<<7)
1796 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT 7
1797 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN (0x1<<8)
1798 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN_SHIFT 8
1799 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<9)
1800 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 9
1801 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF (0x3<<10)
1802 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT 10
1803 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF (0x3<<12)
1804 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT 12
1805 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF (0x3<<14)
1806 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT 14
1807 #elif defined(__LITTLE_ENDIAN)
1809 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG (0x1<<0)
1810 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_SHIFT 0
1811 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED (0x1<<1)
1812 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED_SHIFT 1
1813 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE (0x1<<2)
1814 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE_SHIFT 2
1815 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG (0x1<<3)
1816 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT 3
1817 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG (0x1<<4)
1818 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT 4
1819 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE (0x1<<5)
1820 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE_SHIFT 5
1821 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN (0x1<<6)
1822 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN_SHIFT 6
1823 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN (0x1<<7)
1824 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT 7
1825 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN (0x1<<8)
1826 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN_SHIFT 8
1827 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<9)
1828 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 9
1829 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF (0x3<<10)
1830 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT 10
1831 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF (0x3<<12)
1832 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT 12
1833 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF (0x3<<14)
1834 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT 14
1842 #if defined(__BIG_ENDIAN)
1845 #elif defined(__LITTLE_ENDIAN)
1849 #if defined(__BIG_ENDIAN)
1853 u8 __force_pure_ack_cnt
;
1854 #elif defined(__LITTLE_ENDIAN)
1855 u8 __force_pure_ack_cnt
;
1861 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_CF_EN (0x1<<0)
1862 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_CF_EN_SHIFT 0
1863 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_EN (0x1<<1)
1864 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_EN_SHIFT 1
1865 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF_EN (0x1<<2)
1866 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF_EN_SHIFT 2
1867 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN (0x1<<3)
1868 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT 3
1869 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX6_FLAG (0x1<<4)
1870 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX6_FLAG_SHIFT 4
1871 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX7_FLAG (0x1<<5)
1872 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX7_FLAG_SHIFT 5
1873 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX5_CF (0x3<<6)
1874 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX5_CF_SHIFT 6
1875 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF (0x3<<8)
1876 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF_SHIFT 8
1877 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF (0x3<<10)
1878 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_SHIFT 10
1879 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF (0x3<<12)
1880 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF_SHIFT 12
1881 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF (0x3<<14)
1882 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF_SHIFT 14
1883 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX13_CF (0x3<<16)
1884 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX13_CF_SHIFT 16
1885 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX14_CF (0x3<<18)
1886 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX14_CF_SHIFT 18
1887 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX15_CF (0x3<<20)
1888 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX15_CF_SHIFT 20
1889 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX16_CF (0x3<<22)
1890 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX16_CF_SHIFT 22
1891 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX17_CF (0x3<<24)
1892 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX17_CF_SHIFT 24
1893 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ECE_FLAG (0x1<<26)
1894 #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ECE_FLAG_SHIFT 26
1895 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED71 (0x1<<27)
1896 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED71_SHIFT 27
1897 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_FORCE_PURE_ACK_CNT_DIRTY (0x1<<28)
1898 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_FORCE_PURE_ACK_CNT_DIRTY_SHIFT 28
1899 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TCP_AUTO_STOP_FLAG (0x1<<29)
1900 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TCP_AUTO_STOP_FLAG_SHIFT 29
1901 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DO_TS_UPDATE_FLAG (0x1<<30)
1902 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DO_TS_UPDATE_FLAG_SHIFT 30
1903 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CANCEL_RETRANSMIT_FLAG (0x1<<31)
1904 #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CANCEL_RETRANSMIT_FLAG_SHIFT 31
1905 #if defined(__BIG_ENDIAN)
1907 u16 __tcp_agg_vars7
;
1908 #elif defined(__LITTLE_ENDIAN)
1909 u16 __tcp_agg_vars7
;
1914 #if defined(__BIG_ENDIAN)
1918 #elif defined(__LITTLE_ENDIAN)
1926 * The iscsi aggregative context of Xstorm
1928 struct xstorm_iscsi_ag_context
{
1929 #if defined(__BIG_ENDIAN)
1932 #define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
1933 #define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
1934 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
1935 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
1936 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
1937 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
1938 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
1939 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
1940 #define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
1941 #define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
1942 #define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN (0x1<<5)
1943 #define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN_SHIFT 5
1944 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
1945 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
1946 #define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN (0x1<<7)
1947 #define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT 7
1949 #elif defined(__LITTLE_ENDIAN)
1952 #define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
1953 #define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
1954 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
1955 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
1956 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
1957 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
1958 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
1959 #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
1960 #define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
1961 #define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
1962 #define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN (0x1<<5)
1963 #define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN_SHIFT 5
1964 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
1965 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
1966 #define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN (0x1<<7)
1967 #define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT 7
1970 #if defined(__BIG_ENDIAN)
1974 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
1975 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
1976 #define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF (0x3<<6)
1977 #define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF_SHIFT 6
1979 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF (0x3<<0)
1980 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_SHIFT 0
1981 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
1982 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
1983 #define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG (0x1<<3)
1984 #define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG_SHIFT 3
1985 #define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG (0x1<<4)
1986 #define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG_SHIFT 4
1987 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
1988 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1_SHIFT 5
1989 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN (0x1<<7)
1990 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT 7
1991 #elif defined(__LITTLE_ENDIAN)
1993 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF (0x3<<0)
1994 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_SHIFT 0
1995 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
1996 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
1997 #define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG (0x1<<3)
1998 #define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG_SHIFT 3
1999 #define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG (0x1<<4)
2000 #define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG_SHIFT 4
2001 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
2002 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1_SHIFT 5
2003 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN (0x1<<7)
2004 #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT 7
2006 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
2007 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
2008 #define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF (0x3<<6)
2009 #define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF_SHIFT 6
2014 #if defined(__BIG_ENDIAN)
2016 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
2017 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5_SHIFT 0
2018 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
2019 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
2020 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
2021 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
2022 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2 (0x3<<14)
2023 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2_SHIFT 14
2025 #elif defined(__LITTLE_ENDIAN)
2028 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
2029 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5_SHIFT 0
2030 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
2031 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
2032 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
2033 #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
2034 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2 (0x3<<14)
2035 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2_SHIFT 14
2037 struct xstorm_tcp_tcp_ag_context_section tcp
;
2038 #if defined(__BIG_ENDIAN)
2040 #define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
2041 #define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
2042 #define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG (0x1<<3)
2043 #define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG_SHIFT 3
2044 #define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF (0x3<<4)
2045 #define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF_SHIFT 4
2046 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
2047 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3_SHIFT 6
2048 #define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF (0x3<<8)
2049 #define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_SHIFT 8
2050 #define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK (0x1<<10)
2051 #define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK_SHIFT 10
2052 #define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
2053 #define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
2054 #define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG (0x1<<12)
2055 #define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG_SHIFT 12
2056 #define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG (0x1<<13)
2057 #define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG_SHIFT 13
2058 #define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG (0x1<<14)
2059 #define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG_SHIFT 14
2060 #define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN (0x1<<15)
2061 #define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN_SHIFT 15
2064 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
2065 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6_SHIFT 0
2066 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7 (0x7<<3)
2067 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7_SHIFT 3
2068 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4 (0x3<<6)
2069 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4_SHIFT 6
2070 #elif defined(__LITTLE_ENDIAN)
2072 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
2073 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6_SHIFT 0
2074 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7 (0x7<<3)
2075 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7_SHIFT 3
2076 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4 (0x3<<6)
2077 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4_SHIFT 6
2080 #define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
2081 #define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
2082 #define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG (0x1<<3)
2083 #define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG_SHIFT 3
2084 #define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF (0x3<<4)
2085 #define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF_SHIFT 4
2086 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
2087 #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3_SHIFT 6
2088 #define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF (0x3<<8)
2089 #define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_SHIFT 8
2090 #define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK (0x1<<10)
2091 #define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK_SHIFT 10
2092 #define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
2093 #define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
2094 #define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG (0x1<<12)
2095 #define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG_SHIFT 12
2096 #define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG (0x1<<13)
2097 #define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG_SHIFT 13
2098 #define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG (0x1<<14)
2099 #define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG_SHIFT 14
2100 #define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN (0x1<<15)
2101 #define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN_SHIFT 15
2103 #if defined(__BIG_ENDIAN)
2106 #elif defined(__LITTLE_ENDIAN)
2110 #if defined(__BIG_ENDIAN)
2114 #elif defined(__LITTLE_ENDIAN)
2119 #if defined(__BIG_ENDIAN)
2122 #elif defined(__LITTLE_ENDIAN)
2127 #define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC2 (0xFFFFFF<<0)
2128 #define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC2_SHIFT 0
2129 #define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC3 (0xFF<<24)
2130 #define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC3_SHIFT 24
2131 #if defined(__BIG_ENDIAN)
2134 #elif defined(__LITTLE_ENDIAN)
2138 #if defined(__BIG_ENDIAN)
2143 #elif defined(__LITTLE_ENDIAN)
2149 #if defined(__BIG_ENDIAN)
2152 #elif defined(__LITTLE_ENDIAN)
2156 u32 hq_cons_tcp_seq
;
2163 * The L5cm aggregative context of XStorm
2165 struct xstorm_l5cm_ag_context
{
2166 #if defined(__BIG_ENDIAN)
2169 #define __XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
2170 #define __XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
2171 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
2172 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
2173 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
2174 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
2175 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
2176 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
2177 #define __XSTORM_L5CM_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
2178 #define __XSTORM_L5CM_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
2179 #define XSTORM_L5CM_AG_CONTEXT_NAGLE_EN (0x1<<5)
2180 #define XSTORM_L5CM_AG_CONTEXT_NAGLE_EN_SHIFT 5
2181 #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
2182 #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
2183 #define __XSTORM_L5CM_AG_CONTEXT_UNA_GT_NXT_EN (0x1<<7)
2184 #define __XSTORM_L5CM_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT 7
2186 #elif defined(__LITTLE_ENDIAN)
2189 #define __XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
2190 #define __XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
2191 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
2192 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
2193 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
2194 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
2195 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
2196 #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
2197 #define __XSTORM_L5CM_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
2198 #define __XSTORM_L5CM_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
2199 #define XSTORM_L5CM_AG_CONTEXT_NAGLE_EN (0x1<<5)
2200 #define XSTORM_L5CM_AG_CONTEXT_NAGLE_EN_SHIFT 5
2201 #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
2202 #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
2203 #define __XSTORM_L5CM_AG_CONTEXT_UNA_GT_NXT_EN (0x1<<7)
2204 #define __XSTORM_L5CM_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT 7
2207 #if defined(__BIG_ENDIAN)
2211 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
2212 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
2213 #define __XSTORM_L5CM_AG_CONTEXT_RX_TS_EN_CF (0x3<<6)
2214 #define __XSTORM_L5CM_AG_CONTEXT_RX_TS_EN_CF_SHIFT 6
2216 #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF (0x3<<0)
2217 #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_SHIFT 0
2218 #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
2219 #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
2220 #define __XSTORM_L5CM_AG_CONTEXT_AUX8_FLAG (0x1<<3)
2221 #define __XSTORM_L5CM_AG_CONTEXT_AUX8_FLAG_SHIFT 3
2222 #define __XSTORM_L5CM_AG_CONTEXT_AUX9_FLAG (0x1<<4)
2223 #define __XSTORM_L5CM_AG_CONTEXT_AUX9_FLAG_SHIFT 4
2224 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
2225 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE1_SHIFT 5
2226 #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_EN (0x1<<7)
2227 #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_EN_SHIFT 7
2228 #elif defined(__LITTLE_ENDIAN)
2230 #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF (0x3<<0)
2231 #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_SHIFT 0
2232 #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
2233 #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
2234 #define __XSTORM_L5CM_AG_CONTEXT_AUX8_FLAG (0x1<<3)
2235 #define __XSTORM_L5CM_AG_CONTEXT_AUX8_FLAG_SHIFT 3
2236 #define __XSTORM_L5CM_AG_CONTEXT_AUX9_FLAG (0x1<<4)
2237 #define __XSTORM_L5CM_AG_CONTEXT_AUX9_FLAG_SHIFT 4
2238 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
2239 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE1_SHIFT 5
2240 #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_EN (0x1<<7)
2241 #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_EN_SHIFT 7
2243 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
2244 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
2245 #define __XSTORM_L5CM_AG_CONTEXT_RX_TS_EN_CF (0x3<<6)
2246 #define __XSTORM_L5CM_AG_CONTEXT_RX_TS_EN_CF_SHIFT 6
2251 #if defined(__BIG_ENDIAN)
2253 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
2254 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE5_SHIFT 0
2255 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
2256 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
2257 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
2258 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
2259 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE2 (0x3<<14)
2260 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE2_SHIFT 14
2262 #elif defined(__LITTLE_ENDIAN)
2265 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
2266 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE5_SHIFT 0
2267 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
2268 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
2269 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
2270 #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
2271 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE2 (0x3<<14)
2272 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE2_SHIFT 14
2274 struct xstorm_tcp_tcp_ag_context_section tcp
;
2275 #if defined(__BIG_ENDIAN)
2277 #define __XSTORM_L5CM_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
2278 #define __XSTORM_L5CM_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
2279 #define __XSTORM_L5CM_AG_CONTEXT_AUX13_FLAG (0x1<<3)
2280 #define __XSTORM_L5CM_AG_CONTEXT_AUX13_FLAG_SHIFT 3
2281 #define __XSTORM_L5CM_AG_CONTEXT_STORMS_SYNC_CF (0x3<<4)
2282 #define __XSTORM_L5CM_AG_CONTEXT_STORMS_SYNC_CF_SHIFT 4
2283 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
2284 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE3_SHIFT 6
2285 #define XSTORM_L5CM_AG_CONTEXT_AUX1_CF (0x3<<8)
2286 #define XSTORM_L5CM_AG_CONTEXT_AUX1_CF_SHIFT 8
2287 #define __XSTORM_L5CM_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK (0x1<<10)
2288 #define __XSTORM_L5CM_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK_SHIFT 10
2289 #define __XSTORM_L5CM_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
2290 #define __XSTORM_L5CM_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
2291 #define __XSTORM_L5CM_AG_CONTEXT_AUX10_FLAG (0x1<<12)
2292 #define __XSTORM_L5CM_AG_CONTEXT_AUX10_FLAG_SHIFT 12
2293 #define __XSTORM_L5CM_AG_CONTEXT_AUX11_FLAG (0x1<<13)
2294 #define __XSTORM_L5CM_AG_CONTEXT_AUX11_FLAG_SHIFT 13
2295 #define __XSTORM_L5CM_AG_CONTEXT_AUX12_FLAG (0x1<<14)
2296 #define __XSTORM_L5CM_AG_CONTEXT_AUX12_FLAG_SHIFT 14
2297 #define __XSTORM_L5CM_AG_CONTEXT_RX_WND_SCL_EN (0x1<<15)
2298 #define __XSTORM_L5CM_AG_CONTEXT_RX_WND_SCL_EN_SHIFT 15
2301 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
2302 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE6_SHIFT 0
2303 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE7 (0x7<<3)
2304 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE7_SHIFT 3
2305 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE4 (0x3<<6)
2306 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE4_SHIFT 6
2307 #elif defined(__LITTLE_ENDIAN)
2309 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
2310 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE6_SHIFT 0
2311 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE7 (0x7<<3)
2312 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE7_SHIFT 3
2313 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE4 (0x3<<6)
2314 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE4_SHIFT 6
2317 #define __XSTORM_L5CM_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
2318 #define __XSTORM_L5CM_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
2319 #define __XSTORM_L5CM_AG_CONTEXT_AUX13_FLAG (0x1<<3)
2320 #define __XSTORM_L5CM_AG_CONTEXT_AUX13_FLAG_SHIFT 3
2321 #define __XSTORM_L5CM_AG_CONTEXT_STORMS_SYNC_CF (0x3<<4)
2322 #define __XSTORM_L5CM_AG_CONTEXT_STORMS_SYNC_CF_SHIFT 4
2323 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
2324 #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE3_SHIFT 6
2325 #define XSTORM_L5CM_AG_CONTEXT_AUX1_CF (0x3<<8)
2326 #define XSTORM_L5CM_AG_CONTEXT_AUX1_CF_SHIFT 8
2327 #define __XSTORM_L5CM_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK (0x1<<10)
2328 #define __XSTORM_L5CM_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK_SHIFT 10
2329 #define __XSTORM_L5CM_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
2330 #define __XSTORM_L5CM_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
2331 #define __XSTORM_L5CM_AG_CONTEXT_AUX10_FLAG (0x1<<12)
2332 #define __XSTORM_L5CM_AG_CONTEXT_AUX10_FLAG_SHIFT 12
2333 #define __XSTORM_L5CM_AG_CONTEXT_AUX11_FLAG (0x1<<13)
2334 #define __XSTORM_L5CM_AG_CONTEXT_AUX11_FLAG_SHIFT 13
2335 #define __XSTORM_L5CM_AG_CONTEXT_AUX12_FLAG (0x1<<14)
2336 #define __XSTORM_L5CM_AG_CONTEXT_AUX12_FLAG_SHIFT 14
2337 #define __XSTORM_L5CM_AG_CONTEXT_RX_WND_SCL_EN (0x1<<15)
2338 #define __XSTORM_L5CM_AG_CONTEXT_RX_WND_SCL_EN_SHIFT 15
2340 #if defined(__BIG_ENDIAN)
2343 #elif defined(__LITTLE_ENDIAN)
2347 #if defined(__BIG_ENDIAN)
2351 #elif defined(__LITTLE_ENDIAN)
2356 #if defined(__BIG_ENDIAN)
2359 #elif defined(__LITTLE_ENDIAN)
2364 #define XSTORM_L5CM_AG_CONTEXT_AGG_MISC2 (0xFFFFFF<<0)
2365 #define XSTORM_L5CM_AG_CONTEXT_AGG_MISC2_SHIFT 0
2366 #define XSTORM_L5CM_AG_CONTEXT_AGG_MISC3 (0xFF<<24)
2367 #define XSTORM_L5CM_AG_CONTEXT_AGG_MISC3_SHIFT 24
2368 #if defined(__BIG_ENDIAN)
2371 #elif defined(__LITTLE_ENDIAN)
2375 #if defined(__BIG_ENDIAN)
2380 #elif defined(__LITTLE_ENDIAN)
2386 #if defined(__BIG_ENDIAN)
2389 #elif defined(__LITTLE_ENDIAN)
2399 * ABTS info $$KEEP_ENDIANNESS$$
2401 struct fcoe_abts_info
{
2402 __le16 aborted_task_id
;
2409 * Fixed size structure in order to plant it in Union structure
2410 * $$KEEP_ENDIANNESS$$
2412 struct fcoe_abts_rsp_union
{
2415 __le32 abts_rsp_payload
[7];
2420 * 4 regs size $$KEEP_ENDIANNESS$$
2422 struct fcoe_bd_ctx
{
2433 * FCoE cached sges context $$KEEP_ENDIANNESS$$
2435 struct fcoe_cached_sge_ctx
{
2436 struct regpair cur_buf_addr
;
2438 __le16 second_buf_rem
;
2439 struct regpair second_buf_addr
;
2444 * Cleanup info $$KEEP_ENDIANNESS$$
2446 struct fcoe_cleanup_info
{
2447 __le16 cleaned_task_id
;
2448 __le16 rolled_tx_seq_cnt
;
2449 __le32 rolled_tx_data_offset
;
2454 * Fcp RSP flags $$KEEP_ENDIANNESS$$
2456 struct fcoe_fcp_rsp_flags
{
2458 #define FCOE_FCP_RSP_FLAGS_FCP_RSP_LEN_VALID (0x1<<0)
2459 #define FCOE_FCP_RSP_FLAGS_FCP_RSP_LEN_VALID_SHIFT 0
2460 #define FCOE_FCP_RSP_FLAGS_FCP_SNS_LEN_VALID (0x1<<1)
2461 #define FCOE_FCP_RSP_FLAGS_FCP_SNS_LEN_VALID_SHIFT 1
2462 #define FCOE_FCP_RSP_FLAGS_FCP_RESID_OVER (0x1<<2)
2463 #define FCOE_FCP_RSP_FLAGS_FCP_RESID_OVER_SHIFT 2
2464 #define FCOE_FCP_RSP_FLAGS_FCP_RESID_UNDER (0x1<<3)
2465 #define FCOE_FCP_RSP_FLAGS_FCP_RESID_UNDER_SHIFT 3
2466 #define FCOE_FCP_RSP_FLAGS_FCP_CONF_REQ (0x1<<4)
2467 #define FCOE_FCP_RSP_FLAGS_FCP_CONF_REQ_SHIFT 4
2468 #define FCOE_FCP_RSP_FLAGS_FCP_BIDI_FLAGS (0x7<<5)
2469 #define FCOE_FCP_RSP_FLAGS_FCP_BIDI_FLAGS_SHIFT 5
2473 * Fcp RSP payload $$KEEP_ENDIANNESS$$
2475 struct fcoe_fcp_rsp_payload
{
2476 struct regpair reserved0
;
2478 u8 scsi_status_code
;
2479 struct fcoe_fcp_rsp_flags fcp_flags
;
2480 __le16 retry_delay_timer
;
2486 * Fixed size structure in order to plant it in Union structure
2487 * $$KEEP_ENDIANNESS$$
2489 struct fcoe_fcp_rsp_union
{
2490 struct fcoe_fcp_rsp_payload payload
;
2491 struct regpair reserved0
;
2495 * FC header $$KEEP_ENDIANNESS$$
2497 struct fcoe_fc_hdr
{
2513 * FC header union $$KEEP_ENDIANNESS$$
2515 struct fcoe_mp_rsp_union
{
2516 struct fcoe_fc_hdr fc_hdr
;
2517 __le32 mp_payload_len
;
2522 * Completion information $$KEEP_ENDIANNESS$$
2524 union fcoe_comp_flow_info
{
2525 struct fcoe_fcp_rsp_union fcp_rsp
;
2526 struct fcoe_abts_rsp_union abts_rsp
;
2527 struct fcoe_mp_rsp_union mp_rsp
;
2533 * External ABTS info $$KEEP_ENDIANNESS$$
2535 struct fcoe_ext_abts_info
{
2537 struct fcoe_abts_info ctx
;
2542 * External cleanup info $$KEEP_ENDIANNESS$$
2544 struct fcoe_ext_cleanup_info
{
2546 struct fcoe_cleanup_info ctx
;
2551 * Fcoe FW Tx sequence context $$KEEP_ENDIANNESS$$
2553 struct fcoe_fw_tx_seq_ctx
{
2560 * Fcoe external FW Tx sequence context $$KEEP_ENDIANNESS$$
2562 struct fcoe_ext_fw_tx_seq_ctx
{
2564 struct fcoe_fw_tx_seq_ctx ctx
;
2569 * FCoE multiple sges context $$KEEP_ENDIANNESS$$
2571 struct fcoe_mul_sges_ctx
{
2572 struct regpair cur_sge_addr
;
2579 * FCoE external multiple sges context $$KEEP_ENDIANNESS$$
2581 struct fcoe_ext_mul_sges_ctx
{
2582 struct fcoe_mul_sges_ctx mul_sgl
;
2583 struct regpair rsrv0
;
2588 * FCP CMD payload $$KEEP_ENDIANNESS$$
2590 struct fcoe_fcp_cmd_payload
{
2599 * Fcp xfr rdy payload $$KEEP_ENDIANNESS$$
2601 struct fcoe_fcp_xfr_rdy_payload
{
2608 * FC frame $$KEEP_ENDIANNESS$$
2610 struct fcoe_fc_frame
{
2611 struct fcoe_fc_hdr fc_hdr
;
2612 __le32 reserved0
[2];
2619 * FCoE KCQ CQE parameters $$KEEP_ENDIANNESS$$
2621 union fcoe_kcqe_params
{
2622 __le32 reserved0
[4];
2626 * FCoE KCQ CQE $$KEEP_ENDIANNESS$$
2629 __le32 fcoe_conn_id
;
2630 __le32 completion_status
;
2631 __le32 fcoe_conn_context_id
;
2632 union fcoe_kcqe_params params
;
2636 #define FCOE_KCQE_RESERVED0 (0x7<<0)
2637 #define FCOE_KCQE_RESERVED0_SHIFT 0
2638 #define FCOE_KCQE_RAMROD_COMPLETION (0x1<<3)
2639 #define FCOE_KCQE_RAMROD_COMPLETION_SHIFT 3
2640 #define FCOE_KCQE_LAYER_CODE (0x7<<4)
2641 #define FCOE_KCQE_LAYER_CODE_SHIFT 4
2642 #define FCOE_KCQE_LINKED_WITH_NEXT (0x1<<7)
2643 #define FCOE_KCQE_LINKED_WITH_NEXT_SHIFT 7
2649 * FCoE KWQE header $$KEEP_ENDIANNESS$$
2651 struct fcoe_kwqe_header
{
2654 #define FCOE_KWQE_HEADER_RESERVED0 (0xF<<0)
2655 #define FCOE_KWQE_HEADER_RESERVED0_SHIFT 0
2656 #define FCOE_KWQE_HEADER_LAYER_CODE (0x7<<4)
2657 #define FCOE_KWQE_HEADER_LAYER_CODE_SHIFT 4
2658 #define FCOE_KWQE_HEADER_RESERVED1 (0x1<<7)
2659 #define FCOE_KWQE_HEADER_RESERVED1_SHIFT 7
2663 * FCoE firmware init request 1 $$KEEP_ENDIANNESS$$
2665 struct fcoe_kwqe_init1
{
2667 struct fcoe_kwqe_header hdr
;
2668 __le32 task_list_pbl_addr_lo
;
2669 __le32 task_list_pbl_addr_hi
;
2670 __le32 dummy_buffer_addr_lo
;
2671 __le32 dummy_buffer_addr_hi
;
2674 __le16 rq_buffer_log_size
;
2677 u8 num_sessions_log
;
2679 #define FCOE_KWQE_INIT1_LOG_PAGE_SIZE (0xF<<0)
2680 #define FCOE_KWQE_INIT1_LOG_PAGE_SIZE_SHIFT 0
2681 #define FCOE_KWQE_INIT1_LOG_CACHED_PBES_PER_FUNC (0x7<<4)
2682 #define FCOE_KWQE_INIT1_LOG_CACHED_PBES_PER_FUNC_SHIFT 4
2683 #define FCOE_KWQE_INIT1_RESERVED1 (0x1<<7)
2684 #define FCOE_KWQE_INIT1_RESERVED1_SHIFT 7
2688 * FCoE firmware init request 2 $$KEEP_ENDIANNESS$$
2690 struct fcoe_kwqe_init2
{
2691 u8 hsi_major_version
;
2692 u8 hsi_minor_version
;
2693 struct fcoe_kwqe_header hdr
;
2694 __le32 hash_tbl_pbl_addr_lo
;
2695 __le32 hash_tbl_pbl_addr_hi
;
2696 __le32 t2_hash_tbl_addr_lo
;
2697 __le32 t2_hash_tbl_addr_hi
;
2698 __le32 t2_ptr_hash_tbl_addr_lo
;
2699 __le32 t2_ptr_hash_tbl_addr_hi
;
2700 __le32 free_list_count
;
2704 * FCoE firmware init request 3 $$KEEP_ENDIANNESS$$
2706 struct fcoe_kwqe_init3
{
2708 struct fcoe_kwqe_header hdr
;
2709 __le32 error_bit_map_lo
;
2710 __le32 error_bit_map_hi
;
2713 __le32 reserved2
[4];
2717 * FCoE connection offload request 1 $$KEEP_ENDIANNESS$$
2719 struct fcoe_kwqe_conn_offload1
{
2720 __le16 fcoe_conn_id
;
2721 struct fcoe_kwqe_header hdr
;
2724 __le32 rq_pbl_addr_lo
;
2725 __le32 rq_pbl_addr_hi
;
2726 __le32 rq_first_pbe_addr_lo
;
2727 __le32 rq_first_pbe_addr_hi
;
2733 * FCoE connection offload request 2 $$KEEP_ENDIANNESS$$
2735 struct fcoe_kwqe_conn_offload2
{
2736 __le16 tx_max_fc_pay_len
;
2737 struct fcoe_kwqe_header hdr
;
2740 __le32 xferq_addr_lo
;
2741 __le32 xferq_addr_hi
;
2742 __le32 conn_db_addr_lo
;
2743 __le32 conn_db_addr_hi
;
2748 * FCoE connection offload request 3 $$KEEP_ENDIANNESS$$
2750 struct fcoe_kwqe_conn_offload3
{
2752 #define FCOE_KWQE_CONN_OFFLOAD3_VLAN_ID (0xFFF<<0)
2753 #define FCOE_KWQE_CONN_OFFLOAD3_VLAN_ID_SHIFT 0
2754 #define FCOE_KWQE_CONN_OFFLOAD3_CFI (0x1<<12)
2755 #define FCOE_KWQE_CONN_OFFLOAD3_CFI_SHIFT 12
2756 #define FCOE_KWQE_CONN_OFFLOAD3_PRIORITY (0x7<<13)
2757 #define FCOE_KWQE_CONN_OFFLOAD3_PRIORITY_SHIFT 13
2758 struct fcoe_kwqe_header hdr
;
2760 u8 tx_max_conc_seqs_c3
;
2763 #define FCOE_KWQE_CONN_OFFLOAD3_B_MUL_N_PORT_IDS (0x1<<0)
2764 #define FCOE_KWQE_CONN_OFFLOAD3_B_MUL_N_PORT_IDS_SHIFT 0
2765 #define FCOE_KWQE_CONN_OFFLOAD3_B_E_D_TOV_RES (0x1<<1)
2766 #define FCOE_KWQE_CONN_OFFLOAD3_B_E_D_TOV_RES_SHIFT 1
2767 #define FCOE_KWQE_CONN_OFFLOAD3_B_CONT_INCR_SEQ_CNT (0x1<<2)
2768 #define FCOE_KWQE_CONN_OFFLOAD3_B_CONT_INCR_SEQ_CNT_SHIFT 2
2769 #define FCOE_KWQE_CONN_OFFLOAD3_B_CONF_REQ (0x1<<3)
2770 #define FCOE_KWQE_CONN_OFFLOAD3_B_CONF_REQ_SHIFT 3
2771 #define FCOE_KWQE_CONN_OFFLOAD3_B_REC_VALID (0x1<<4)
2772 #define FCOE_KWQE_CONN_OFFLOAD3_B_REC_VALID_SHIFT 4
2773 #define FCOE_KWQE_CONN_OFFLOAD3_B_C2_VALID (0x1<<5)
2774 #define FCOE_KWQE_CONN_OFFLOAD3_B_C2_VALID_SHIFT 5
2775 #define FCOE_KWQE_CONN_OFFLOAD3_B_ACK_0 (0x1<<6)
2776 #define FCOE_KWQE_CONN_OFFLOAD3_B_ACK_0_SHIFT 6
2777 #define FCOE_KWQE_CONN_OFFLOAD3_B_VLAN_FLAG (0x1<<7)
2778 #define FCOE_KWQE_CONN_OFFLOAD3_B_VLAN_FLAG_SHIFT 7
2780 __le32 confq_first_pbe_addr_lo
;
2781 __le32 confq_first_pbe_addr_hi
;
2782 __le16 tx_total_conc_seqs
;
2783 __le16 rx_max_fc_pay_len
;
2784 __le16 rx_total_conc_seqs
;
2785 u8 rx_max_conc_seqs_c3
;
2786 u8 rx_open_seqs_exch_c3
;
2790 * FCoE connection offload request 4 $$KEEP_ENDIANNESS$$
2792 struct fcoe_kwqe_conn_offload4
{
2793 u8 e_d_tov_timer_val
;
2795 struct fcoe_kwqe_header hdr
;
2796 u8 src_mac_addr_lo
[2];
2797 u8 src_mac_addr_mid
[2];
2798 u8 src_mac_addr_hi
[2];
2799 u8 dst_mac_addr_hi
[2];
2800 u8 dst_mac_addr_lo
[2];
2801 u8 dst_mac_addr_mid
[2];
2804 __le32 confq_pbl_base_addr_lo
;
2805 __le32 confq_pbl_base_addr_hi
;
2809 * FCoE connection enable request $$KEEP_ENDIANNESS$$
2811 struct fcoe_kwqe_conn_enable_disable
{
2813 struct fcoe_kwqe_header hdr
;
2814 u8 src_mac_addr_lo
[2];
2815 u8 src_mac_addr_mid
[2];
2816 u8 src_mac_addr_hi
[2];
2818 #define FCOE_KWQE_CONN_ENABLE_DISABLE_VLAN_ID (0xFFF<<0)
2819 #define FCOE_KWQE_CONN_ENABLE_DISABLE_VLAN_ID_SHIFT 0
2820 #define FCOE_KWQE_CONN_ENABLE_DISABLE_CFI (0x1<<12)
2821 #define FCOE_KWQE_CONN_ENABLE_DISABLE_CFI_SHIFT 12
2822 #define FCOE_KWQE_CONN_ENABLE_DISABLE_PRIORITY (0x7<<13)
2823 #define FCOE_KWQE_CONN_ENABLE_DISABLE_PRIORITY_SHIFT 13
2824 u8 dst_mac_addr_lo
[2];
2825 u8 dst_mac_addr_mid
[2];
2826 u8 dst_mac_addr_hi
[2];
2838 * FCoE connection destroy request $$KEEP_ENDIANNESS$$
2840 struct fcoe_kwqe_conn_destroy
{
2842 struct fcoe_kwqe_header hdr
;
2845 __le32 reserved1
[5];
2849 * FCoe destroy request $$KEEP_ENDIANNESS$$
2851 struct fcoe_kwqe_destroy
{
2853 struct fcoe_kwqe_header hdr
;
2854 __le32 reserved1
[7];
2858 * FCoe statistics request $$KEEP_ENDIANNESS$$
2860 struct fcoe_kwqe_stat
{
2862 struct fcoe_kwqe_header hdr
;
2863 __le32 stat_params_addr_lo
;
2864 __le32 stat_params_addr_hi
;
2865 __le32 reserved1
[5];
2869 * FCoE KWQ WQE $$KEEP_ENDIANNESS$$
2872 struct fcoe_kwqe_init1 init1
;
2873 struct fcoe_kwqe_init2 init2
;
2874 struct fcoe_kwqe_init3 init3
;
2875 struct fcoe_kwqe_conn_offload1 conn_offload1
;
2876 struct fcoe_kwqe_conn_offload2 conn_offload2
;
2877 struct fcoe_kwqe_conn_offload3 conn_offload3
;
2878 struct fcoe_kwqe_conn_offload4 conn_offload4
;
2879 struct fcoe_kwqe_conn_enable_disable conn_enable_disable
;
2880 struct fcoe_kwqe_conn_destroy conn_destroy
;
2881 struct fcoe_kwqe_destroy destroy
;
2882 struct fcoe_kwqe_stat statistics
;
2901 * TX SGL context $$KEEP_ENDIANNESS$$
2903 union fcoe_sgl_union_ctx
{
2904 struct fcoe_cached_sge_ctx cached_sge
;
2905 struct fcoe_ext_mul_sges_ctx sgl
;
2910 * Data-In/ELS/BLS information $$KEEP_ENDIANNESS$$
2912 struct fcoe_read_flow_info
{
2913 union fcoe_sgl_union_ctx sgl_ctx
;
2919 * Fcoe stat context $$KEEP_ENDIANNESS$$
2921 struct fcoe_s_stat_ctx
{
2923 #define FCOE_S_STAT_CTX_ACTIVE (0x1<<0)
2924 #define FCOE_S_STAT_CTX_ACTIVE_SHIFT 0
2925 #define FCOE_S_STAT_CTX_ACK_ABORT_SEQ_COND (0x1<<1)
2926 #define FCOE_S_STAT_CTX_ACK_ABORT_SEQ_COND_SHIFT 1
2927 #define FCOE_S_STAT_CTX_ABTS_PERFORMED (0x1<<2)
2928 #define FCOE_S_STAT_CTX_ABTS_PERFORMED_SHIFT 2
2929 #define FCOE_S_STAT_CTX_SEQ_TIMEOUT (0x1<<3)
2930 #define FCOE_S_STAT_CTX_SEQ_TIMEOUT_SHIFT 3
2931 #define FCOE_S_STAT_CTX_P_RJT (0x1<<4)
2932 #define FCOE_S_STAT_CTX_P_RJT_SHIFT 4
2933 #define FCOE_S_STAT_CTX_ACK_EOFT (0x1<<5)
2934 #define FCOE_S_STAT_CTX_ACK_EOFT_SHIFT 5
2935 #define FCOE_S_STAT_CTX_RSRV1 (0x3<<6)
2936 #define FCOE_S_STAT_CTX_RSRV1_SHIFT 6
2940 * Fcoe rx seq context $$KEEP_ENDIANNESS$$
2942 struct fcoe_rx_seq_ctx
{
2944 struct fcoe_s_stat_ctx s_stat
;
2952 * Fcoe rx_wr union context $$KEEP_ENDIANNESS$$
2954 union fcoe_rx_wr_union_ctx
{
2955 struct fcoe_read_flow_info read_info
;
2956 union fcoe_comp_flow_info comp_info
;
2963 * FCoE SQ element $$KEEP_ENDIANNESS$$
2967 #define FCOE_SQE_TASK_ID (0x7FFF<<0)
2968 #define FCOE_SQE_TASK_ID_SHIFT 0
2969 #define FCOE_SQE_TOGGLE_BIT (0x1<<15)
2970 #define FCOE_SQE_TOGGLE_BIT_SHIFT 15
2976 * 14 regs $$KEEP_ENDIANNESS$$
2978 struct fcoe_tce_tx_only
{
2979 union fcoe_sgl_union_ctx sgl_ctx
;
2984 * 32 bytes (8 regs) used for TX only purposes $$KEEP_ENDIANNESS$$
2986 union fcoe_tx_wr_rx_rd_union_ctx
{
2987 struct fcoe_fc_frame tx_frame
;
2988 struct fcoe_fcp_cmd_payload fcp_cmd
;
2989 struct fcoe_ext_cleanup_info cleanup
;
2990 struct fcoe_ext_abts_info abts
;
2991 struct fcoe_ext_fw_tx_seq_ctx tx_seq
;
2996 * tce_tx_wr_rx_rd_const $$KEEP_ENDIANNESS$$
2998 struct fcoe_tce_tx_wr_rx_rd_const
{
3000 #define FCOE_TCE_TX_WR_RX_RD_CONST_TASK_TYPE (0x7<<0)
3001 #define FCOE_TCE_TX_WR_RX_RD_CONST_TASK_TYPE_SHIFT 0
3002 #define FCOE_TCE_TX_WR_RX_RD_CONST_DEV_TYPE (0x1<<3)
3003 #define FCOE_TCE_TX_WR_RX_RD_CONST_DEV_TYPE_SHIFT 3
3004 #define FCOE_TCE_TX_WR_RX_RD_CONST_CLASS_TYPE (0x1<<4)
3005 #define FCOE_TCE_TX_WR_RX_RD_CONST_CLASS_TYPE_SHIFT 4
3006 #define FCOE_TCE_TX_WR_RX_RD_CONST_CACHED_SGE (0x3<<5)
3007 #define FCOE_TCE_TX_WR_RX_RD_CONST_CACHED_SGE_SHIFT 5
3008 #define FCOE_TCE_TX_WR_RX_RD_CONST_SUPPORT_REC_TOV (0x1<<7)
3009 #define FCOE_TCE_TX_WR_RX_RD_CONST_SUPPORT_REC_TOV_SHIFT 7
3011 #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_VALID (0x1<<0)
3012 #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_VALID_SHIFT 0
3013 #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_STATE (0xF<<1)
3014 #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_STATE_SHIFT 1
3015 #define FCOE_TCE_TX_WR_RX_RD_CONST_RSRV1 (0x1<<5)
3016 #define FCOE_TCE_TX_WR_RX_RD_CONST_RSRV1_SHIFT 5
3017 #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_SEQ_INIT (0x1<<6)
3018 #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_SEQ_INIT_SHIFT 6
3019 #define FCOE_TCE_TX_WR_RX_RD_CONST_RSRV2 (0x1<<7)
3020 #define FCOE_TCE_TX_WR_RX_RD_CONST_RSRV2_SHIFT 7
3022 __le32 verify_tx_seq
;
3026 * tce_tx_wr_rx_rd $$KEEP_ENDIANNESS$$
3028 struct fcoe_tce_tx_wr_rx_rd
{
3029 union fcoe_tx_wr_rx_rd_union_ctx union_ctx
;
3030 struct fcoe_tce_tx_wr_rx_rd_const const_ctx
;
3034 * tce_rx_wr_tx_rd_const $$KEEP_ENDIANNESS$$
3036 struct fcoe_tce_rx_wr_tx_rd_const
{
3039 #define FCOE_TCE_RX_WR_TX_RD_CONST_CID (0xFFFFFF<<0)
3040 #define FCOE_TCE_RX_WR_TX_RD_CONST_CID_SHIFT 0
3041 #define FCOE_TCE_RX_WR_TX_RD_CONST_RSRV0 (0xFF<<24)
3042 #define FCOE_TCE_RX_WR_TX_RD_CONST_RSRV0_SHIFT 24
3046 * tce_rx_wr_tx_rd_var $$KEEP_ENDIANNESS$$
3048 struct fcoe_tce_rx_wr_tx_rd_var
{
3050 #define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV1 (0xF<<0)
3051 #define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV1_SHIFT 0
3052 #define FCOE_TCE_RX_WR_TX_RD_VAR_NUM_RQ_WQE (0x7<<4)
3053 #define FCOE_TCE_RX_WR_TX_RD_VAR_NUM_RQ_WQE_SHIFT 4
3054 #define FCOE_TCE_RX_WR_TX_RD_VAR_CONF_REQ (0x1<<7)
3055 #define FCOE_TCE_RX_WR_TX_RD_VAR_CONF_REQ_SHIFT 7
3056 #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_STATE (0xF<<8)
3057 #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_STATE_SHIFT 8
3058 #define FCOE_TCE_RX_WR_TX_RD_VAR_EXP_FIRST_FRAME (0x1<<12)
3059 #define FCOE_TCE_RX_WR_TX_RD_VAR_EXP_FIRST_FRAME_SHIFT 12
3060 #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_SEQ_INIT (0x1<<13)
3061 #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_SEQ_INIT_SHIFT 13
3062 #define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV2 (0x1<<14)
3063 #define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV2_SHIFT 14
3064 #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_VALID (0x1<<15)
3065 #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_VALID_SHIFT 15
3067 struct fcoe_fcp_xfr_rdy_payload fcp_xfr_rdy
;
3071 * tce_rx_wr_tx_rd $$KEEP_ENDIANNESS$$
3073 struct fcoe_tce_rx_wr_tx_rd
{
3074 struct fcoe_tce_rx_wr_tx_rd_const const_ctx
;
3075 struct fcoe_tce_rx_wr_tx_rd_var var_ctx
;
3079 * tce_rx_only $$KEEP_ENDIANNESS$$
3081 struct fcoe_tce_rx_only
{
3082 struct fcoe_rx_seq_ctx rx_seq_ctx
;
3083 union fcoe_rx_wr_union_ctx union_ctx
;
3087 * task_ctx_entry $$KEEP_ENDIANNESS$$
3089 struct fcoe_task_ctx_entry
{
3090 struct fcoe_tce_tx_only txwr_only
;
3091 struct fcoe_tce_tx_wr_rx_rd txwr_rxrd
;
3092 struct fcoe_tce_rx_wr_tx_rd rxwr_txrd
;
3093 struct fcoe_tce_rx_only rxwr_only
;
3106 * FCoE XFRQ element $$KEEP_ENDIANNESS$$
3110 #define FCOE_XFRQE_TASK_ID (0x7FFF<<0)
3111 #define FCOE_XFRQE_TASK_ID_SHIFT 0
3112 #define FCOE_XFRQE_TOGGLE_BIT (0x1<<15)
3113 #define FCOE_XFRQE_TOGGLE_BIT_SHIFT 15
3118 * Cached SGEs $$KEEP_ENDIANNESS$$
3120 struct common_fcoe_sgl
{
3121 struct fcoe_bd_ctx sge
[3];
3126 * FCoE SQ\XFRQ element
3128 struct fcoe_cached_wqe
{
3129 struct fcoe_sqe sqe
;
3130 struct fcoe_xfrqe xfrqe
;
3135 * FCoE connection enable\disable params passed by driver to FW in FCoE enable
3136 * ramrod $$KEEP_ENDIANNESS$$
3138 struct fcoe_conn_enable_disable_ramrod_params
{
3139 struct fcoe_kwqe_conn_enable_disable enable_disable_kwqe
;
3144 * FCoE connection offload params passed by driver to FW in FCoE offload ramrod
3145 * $$KEEP_ENDIANNESS$$
3147 struct fcoe_conn_offload_ramrod_params
{
3148 struct fcoe_kwqe_conn_offload1 offload_kwqe1
;
3149 struct fcoe_kwqe_conn_offload2 offload_kwqe2
;
3150 struct fcoe_kwqe_conn_offload3 offload_kwqe3
;
3151 struct fcoe_kwqe_conn_offload4 offload_kwqe4
;
3155 struct ustorm_fcoe_mng_ctx
{
3156 #if defined(__BIG_ENDIAN)
3157 u8 mid_seq_proc_flag
;
3160 u8 en_cached_tce_flag
;
3161 #elif defined(__LITTLE_ENDIAN)
3162 u8 en_cached_tce_flag
;
3165 u8 mid_seq_proc_flag
;
3167 #if defined(__BIG_ENDIAN)
3169 u8 cached_conn_flag
;
3171 #elif defined(__LITTLE_ENDIAN)
3173 u8 cached_conn_flag
;
3176 #if defined(__BIG_ENDIAN)
3177 u16 dma_tce_ram_addr
;
3179 #elif defined(__LITTLE_ENDIAN)
3181 u16 dma_tce_ram_addr
;
3183 #if defined(__BIG_ENDIAN)
3186 #elif defined(__LITTLE_ENDIAN)
3190 struct regpair task_addr
;
3194 * Parameters initialized during offloaded according to FLOGI/PLOGI/PRLI and
3195 * used in FCoE context section
3197 struct ustorm_fcoe_params
{
3198 #if defined(__BIG_ENDIAN)
3201 #define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS (0x1<<0)
3202 #define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS_SHIFT 0
3203 #define USTORM_FCOE_PARAMS_B_E_D_TOV_RES (0x1<<1)
3204 #define USTORM_FCOE_PARAMS_B_E_D_TOV_RES_SHIFT 1
3205 #define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT (0x1<<2)
3206 #define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT_SHIFT 2
3207 #define USTORM_FCOE_PARAMS_B_CONF_REQ (0x1<<3)
3208 #define USTORM_FCOE_PARAMS_B_CONF_REQ_SHIFT 3
3209 #define USTORM_FCOE_PARAMS_B_REC_VALID (0x1<<4)
3210 #define USTORM_FCOE_PARAMS_B_REC_VALID_SHIFT 4
3211 #define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT (0x1<<5)
3212 #define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT_SHIFT 5
3213 #define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT (0x1<<6)
3214 #define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT_SHIFT 6
3215 #define USTORM_FCOE_PARAMS_RSRV0 (0x1FF<<7)
3216 #define USTORM_FCOE_PARAMS_RSRV0_SHIFT 7
3217 #elif defined(__LITTLE_ENDIAN)
3219 #define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS (0x1<<0)
3220 #define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS_SHIFT 0
3221 #define USTORM_FCOE_PARAMS_B_E_D_TOV_RES (0x1<<1)
3222 #define USTORM_FCOE_PARAMS_B_E_D_TOV_RES_SHIFT 1
3223 #define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT (0x1<<2)
3224 #define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT_SHIFT 2
3225 #define USTORM_FCOE_PARAMS_B_CONF_REQ (0x1<<3)
3226 #define USTORM_FCOE_PARAMS_B_CONF_REQ_SHIFT 3
3227 #define USTORM_FCOE_PARAMS_B_REC_VALID (0x1<<4)
3228 #define USTORM_FCOE_PARAMS_B_REC_VALID_SHIFT 4
3229 #define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT (0x1<<5)
3230 #define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT_SHIFT 5
3231 #define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT (0x1<<6)
3232 #define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT_SHIFT 6
3233 #define USTORM_FCOE_PARAMS_RSRV0 (0x1FF<<7)
3234 #define USTORM_FCOE_PARAMS_RSRV0_SHIFT 7
3237 #if defined(__BIG_ENDIAN)
3242 #elif defined(__LITTLE_ENDIAN)
3248 #if defined(__BIG_ENDIAN)
3249 u16 rx_total_conc_seqs
;
3250 u16 rx_max_fc_pay_len
;
3251 #elif defined(__LITTLE_ENDIAN)
3252 u16 rx_max_fc_pay_len
;
3253 u16 rx_total_conc_seqs
;
3255 #if defined(__BIG_ENDIAN)
3256 u8 task_pbe_idx_off
;
3257 u8 task_in_page_log_size
;
3258 u16 rx_max_conc_seqs
;
3259 #elif defined(__LITTLE_ENDIAN)
3260 u16 rx_max_conc_seqs
;
3261 u8 task_in_page_log_size
;
3262 u8 task_pbe_idx_off
;
3267 * FCoE 16-bits index structure
3269 struct fcoe_idx16_fields
{
3271 #define FCOE_IDX16_FIELDS_IDX (0x7FFF<<0)
3272 #define FCOE_IDX16_FIELDS_IDX_SHIFT 0
3273 #define FCOE_IDX16_FIELDS_MSB (0x1<<15)
3274 #define FCOE_IDX16_FIELDS_MSB_SHIFT 15
3278 * FCoE 16-bits index union
3280 union fcoe_idx16_field_union
{
3281 struct fcoe_idx16_fields fields
;
3286 * Parameters required for placement according to SGL
3288 struct ustorm_fcoe_data_place_mng
{
3289 #if defined(__BIG_ENDIAN)
3293 #elif defined(__LITTLE_ENDIAN)
3301 * Parameters required for placement according to SGL
3303 struct ustorm_fcoe_data_place
{
3304 struct ustorm_fcoe_data_place_mng cached_mng
;
3305 struct fcoe_bd_ctx cached_sge
[2];
3309 * TX processing shall write and RX processing shall read from this section
3311 union fcoe_u_tce_tx_wr_rx_rd_union
{
3312 struct fcoe_abts_info abts
;
3313 struct fcoe_cleanup_info cleanup
;
3314 struct fcoe_fw_tx_seq_ctx tx_seq_ctx
;
3319 * TX processing shall write and RX processing shall read from this section
3321 struct fcoe_u_tce_tx_wr_rx_rd
{
3322 union fcoe_u_tce_tx_wr_rx_rd_union union_ctx
;
3323 struct fcoe_tce_tx_wr_rx_rd_const const_ctx
;
3326 struct ustorm_fcoe_tce
{
3327 struct fcoe_u_tce_tx_wr_rx_rd txwr_rxrd
;
3328 struct fcoe_tce_rx_wr_tx_rd rxwr_txrd
;
3329 struct fcoe_tce_rx_only rxwr
;
3332 struct ustorm_fcoe_cache_ctx
{
3334 struct ustorm_fcoe_data_place data_place
;
3335 struct ustorm_fcoe_tce tce
;
3339 * Ustorm FCoE Storm Context
3341 struct ustorm_fcoe_st_context
{
3342 struct ustorm_fcoe_mng_ctx mng_ctx
;
3343 struct ustorm_fcoe_params fcoe_params
;
3344 struct regpair cq_base_addr
;
3345 struct regpair rq_pbl_base
;
3346 struct regpair rq_cur_page_addr
;
3347 struct regpair confq_pbl_base_addr
;
3348 struct regpair conn_db_base
;
3349 struct regpair xfrq_base_addr
;
3350 struct regpair lcq_base_addr
;
3351 #if defined(__BIG_ENDIAN)
3352 union fcoe_idx16_field_union rq_cons
;
3353 union fcoe_idx16_field_union rq_prod
;
3354 #elif defined(__LITTLE_ENDIAN)
3355 union fcoe_idx16_field_union rq_prod
;
3356 union fcoe_idx16_field_union rq_cons
;
3358 #if defined(__BIG_ENDIAN)
3361 #elif defined(__LITTLE_ENDIAN)
3365 #if defined(__BIG_ENDIAN)
3367 u16 hc_cram_address
;
3368 #elif defined(__LITTLE_ENDIAN)
3369 u16 hc_cram_address
;
3372 #if defined(__BIG_ENDIAN)
3373 u16 sq_xfrq_lcq_confq_size
;
3375 #elif defined(__LITTLE_ENDIAN)
3377 u16 sq_xfrq_lcq_confq_size
;
3379 #if defined(__BIG_ENDIAN)
3384 #elif defined(__LITTLE_ENDIAN)
3390 #if defined(__BIG_ENDIAN)
3392 u16 pbf_ack_ram_addr
;
3393 #elif defined(__LITTLE_ENDIAN)
3394 u16 pbf_ack_ram_addr
;
3397 struct ustorm_fcoe_cache_ctx cache_ctx
;
3401 * The FCoE non-aggregative context of Tstorm
3403 struct tstorm_fcoe_st_context
{
3404 struct regpair reserved0
;
3405 struct regpair reserved1
;
3409 * Ethernet context section
3411 struct xstorm_fcoe_eth_context_section
{
3412 #if defined(__BIG_ENDIAN)
3417 #elif defined(__LITTLE_ENDIAN)
3423 #if defined(__BIG_ENDIAN)
3428 #elif defined(__LITTLE_ENDIAN)
3434 #if defined(__BIG_ENDIAN)
3435 u16 reserved_vlan_type
;
3437 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID (0xFFF<<0)
3438 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT 0
3439 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI (0x1<<12)
3440 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI_SHIFT 12
3441 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY (0x7<<13)
3442 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY_SHIFT 13
3443 #elif defined(__LITTLE_ENDIAN)
3445 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID (0xFFF<<0)
3446 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT 0
3447 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI (0x1<<12)
3448 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI_SHIFT 12
3449 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY (0x7<<13)
3450 #define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY_SHIFT 13
3451 u16 reserved_vlan_type
;
3453 #if defined(__BIG_ENDIAN)
3458 #elif defined(__LITTLE_ENDIAN)
3467 * Flags used in FCoE context section - 1 byte
3469 struct xstorm_fcoe_context_flags
{
3471 #define XSTORM_FCOE_CONTEXT_FLAGS_B_PROC_Q (0x3<<0)
3472 #define XSTORM_FCOE_CONTEXT_FLAGS_B_PROC_Q_SHIFT 0
3473 #define XSTORM_FCOE_CONTEXT_FLAGS_B_MID_SEQ (0x1<<2)
3474 #define XSTORM_FCOE_CONTEXT_FLAGS_B_MID_SEQ_SHIFT 2
3475 #define XSTORM_FCOE_CONTEXT_FLAGS_B_BLOCK_SQ (0x1<<3)
3476 #define XSTORM_FCOE_CONTEXT_FLAGS_B_BLOCK_SQ_SHIFT 3
3477 #define XSTORM_FCOE_CONTEXT_FLAGS_B_REC_SUPPORT (0x1<<4)
3478 #define XSTORM_FCOE_CONTEXT_FLAGS_B_REC_SUPPORT_SHIFT 4
3479 #define XSTORM_FCOE_CONTEXT_FLAGS_B_SQ_TOGGLE (0x1<<5)
3480 #define XSTORM_FCOE_CONTEXT_FLAGS_B_SQ_TOGGLE_SHIFT 5
3481 #define XSTORM_FCOE_CONTEXT_FLAGS_B_XFRQ_TOGGLE (0x1<<6)
3482 #define XSTORM_FCOE_CONTEXT_FLAGS_B_XFRQ_TOGGLE_SHIFT 6
3483 #define XSTORM_FCOE_CONTEXT_FLAGS_B_VNTAG_VLAN (0x1<<7)
3484 #define XSTORM_FCOE_CONTEXT_FLAGS_B_VNTAG_VLAN_SHIFT 7
3487 struct xstorm_fcoe_tce
{
3488 struct fcoe_tce_tx_only txwr
;
3489 struct fcoe_tce_tx_wr_rx_rd txwr_rxrd
;
3493 * FCP_DATA parameters required for transmission
3495 struct xstorm_fcoe_fcp_data
{
3497 #if defined(__BIG_ENDIAN)
3501 #elif defined(__LITTLE_ENDIAN)
3508 #if defined(__BIG_ENDIAN)
3509 u16 num_of_pending_tasks
;
3511 #elif defined(__LITTLE_ENDIAN)
3513 u16 num_of_pending_tasks
;
3517 #if defined(__BIG_ENDIAN)
3518 u16 task_pbe_idx_off
;
3520 #elif defined(__LITTLE_ENDIAN)
3522 u16 task_pbe_idx_off
;
3526 #if defined(__BIG_ENDIAN)
3529 #elif defined(__LITTLE_ENDIAN)
3536 * vlan configuration
3538 struct xstorm_fcoe_vlan_conf
{
3540 #define XSTORM_FCOE_VLAN_CONF_PRIORITY (0x7<<0)
3541 #define XSTORM_FCOE_VLAN_CONF_PRIORITY_SHIFT 0
3542 #define XSTORM_FCOE_VLAN_CONF_INNER_VLAN_FLAG (0x1<<3)
3543 #define XSTORM_FCOE_VLAN_CONF_INNER_VLAN_FLAG_SHIFT 3
3544 #define XSTORM_FCOE_VLAN_CONF_RESERVED (0xF<<4)
3545 #define XSTORM_FCOE_VLAN_CONF_RESERVED_SHIFT 4
3549 * FCoE 16-bits vlan structure
3551 struct fcoe_vlan_fields
{
3553 #define FCOE_VLAN_FIELDS_VID (0xFFF<<0)
3554 #define FCOE_VLAN_FIELDS_VID_SHIFT 0
3555 #define FCOE_VLAN_FIELDS_CLI (0x1<<12)
3556 #define FCOE_VLAN_FIELDS_CLI_SHIFT 12
3557 #define FCOE_VLAN_FIELDS_PRI (0x7<<13)
3558 #define FCOE_VLAN_FIELDS_PRI_SHIFT 13
3562 * FCoE 16-bits vlan union
3564 union fcoe_vlan_field_union
{
3565 struct fcoe_vlan_fields fields
;
3570 * FCoE 16-bits vlan, vif union
3572 union fcoe_vlan_vif_field_union
{
3573 union fcoe_vlan_field_union vlan
;
3578 * FCoE context section
3580 struct xstorm_fcoe_context_section
{
3581 #if defined(__BIG_ENDIAN)
3584 #elif defined(__LITTLE_ENDIAN)
3588 #if defined(__BIG_ENDIAN)
3591 #elif defined(__LITTLE_ENDIAN)
3595 #if defined(__BIG_ENDIAN)
3596 u16 sq_xfrq_lcq_confq_size
;
3597 u16 tx_max_fc_pay_len
;
3598 #elif defined(__LITTLE_ENDIAN)
3599 u16 tx_max_fc_pay_len
;
3600 u16 sq_xfrq_lcq_confq_size
;
3603 #if defined(__BIG_ENDIAN)
3607 struct xstorm_fcoe_context_flags tx_flags
;
3608 #elif defined(__LITTLE_ENDIAN)
3609 struct xstorm_fcoe_context_flags tx_flags
;
3614 #if defined(__BIG_ENDIAN)
3618 #elif defined(__LITTLE_ENDIAN)
3623 struct regpair confq_curr_page_addr
;
3624 struct fcoe_cached_wqe cached_wqe
[8];
3625 struct regpair lcq_base_addr
;
3626 struct xstorm_fcoe_tce tce
;
3627 struct xstorm_fcoe_fcp_data fcp_data
;
3628 #if defined(__BIG_ENDIAN)
3629 u8 tx_max_conc_seqs_c3
;
3632 u8 data_pb_cmd_size
;
3633 #elif defined(__LITTLE_ENDIAN)
3634 u8 data_pb_cmd_size
;
3637 u8 tx_max_conc_seqs_c3
;
3639 #if defined(__BIG_ENDIAN)
3640 u16 fcoe_tx_stat_params_ram_addr
;
3641 u16 fcoe_tx_fc_seq_ram_addr
;
3642 #elif defined(__LITTLE_ENDIAN)
3643 u16 fcoe_tx_fc_seq_ram_addr
;
3644 u16 fcoe_tx_stat_params_ram_addr
;
3646 #if defined(__BIG_ENDIAN)
3647 u8 fcp_cmd_line_credit
;
3650 #elif defined(__LITTLE_ENDIAN)
3653 u8 fcp_cmd_line_credit
;
3655 #if defined(__BIG_ENDIAN)
3656 union fcoe_vlan_vif_field_union multi_func_val
;
3658 struct xstorm_fcoe_vlan_conf orig_vlan_conf
;
3659 #elif defined(__LITTLE_ENDIAN)
3660 struct xstorm_fcoe_vlan_conf orig_vlan_conf
;
3662 union fcoe_vlan_vif_field_union multi_func_val
;
3664 #if defined(__BIG_ENDIAN)
3665 u16 fcp_cmd_frame_size
;
3667 #elif defined(__LITTLE_ENDIAN)
3669 u16 fcp_cmd_frame_size
;
3671 #if defined(__BIG_ENDIAN)
3676 #elif defined(__LITTLE_ENDIAN)
3686 * Xstorm FCoE Storm Context
3688 struct xstorm_fcoe_st_context
{
3689 struct xstorm_fcoe_eth_context_section eth
;
3690 struct xstorm_fcoe_context_section fcoe
;
3694 * Fcoe connection context
3696 struct fcoe_context
{
3697 struct ustorm_fcoe_st_context ustorm_st_context
;
3698 struct tstorm_fcoe_st_context tstorm_st_context
;
3699 struct xstorm_fcoe_ag_context xstorm_ag_context
;
3700 struct tstorm_fcoe_ag_context tstorm_ag_context
;
3701 struct ustorm_fcoe_ag_context ustorm_ag_context
;
3702 struct timers_block_context timers_context
;
3703 struct xstorm_fcoe_st_context xstorm_st_context
;
3707 * FCoE init params passed by driver to FW in FCoE init ramrod
3708 * $$KEEP_ENDIANNESS$$
3710 struct fcoe_init_ramrod_params
{
3711 struct fcoe_kwqe_init1 init_kwqe1
;
3712 struct fcoe_kwqe_init2 init_kwqe2
;
3713 struct fcoe_kwqe_init3 init_kwqe3
;
3714 struct regpair eq_pbl_base
;
3725 * FCoE statistics params buffer passed by driver to FW in FCoE statistics
3726 * ramrod $$KEEP_ENDIANNESS$$
3728 struct fcoe_stat_ramrod_params
{
3729 struct fcoe_kwqe_stat stat_kwqe
;
3733 * CQ DB CQ producer and pending completion counter
3735 struct iscsi_cq_db_prod_pnd_cmpltn_cnt
{
3736 #if defined(__BIG_ENDIAN)
3739 #elif defined(__LITTLE_ENDIAN)
3746 * CQ DB pending completion ITT array
3748 struct iscsi_cq_db_prod_pnd_cmpltn_cnt_arr
{
3749 struct iscsi_cq_db_prod_pnd_cmpltn_cnt prod_pend_comp
[8];
3753 * Cstorm CQ sequence to notify array, updated by driver
3755 struct iscsi_cq_db_sqn_2_notify_arr
{
3760 * Cstorm iSCSI Storm Context
3762 struct cstorm_iscsi_st_context
{
3763 struct iscsi_cq_db_prod_pnd_cmpltn_cnt_arr cq_c_prod_pend_comp_ctr_arr
;
3764 struct iscsi_cq_db_sqn_2_notify_arr cq_c_prod_sqn_arr
;
3765 struct iscsi_cq_db_sqn_2_notify_arr cq_c_sqn_2_notify_arr
;
3766 struct regpair hq_pbl_base
;
3767 struct regpair hq_curr_pbe
;
3768 struct regpair task_pbl_base
;
3769 struct regpair cq_db_base
;
3770 #if defined(__BIG_ENDIAN)
3773 #elif defined(__LITTLE_ENDIAN)
3777 u32 hq_bd_data_segment_len
;
3778 u32 hq_bd_buffer_offset
;
3779 #if defined(__BIG_ENDIAN)
3781 u8 cq_proc_en_bit_map
;
3782 u8 cq_pend_comp_itt_valid_bit_map
;
3784 #elif defined(__LITTLE_ENDIAN)
3786 u8 cq_pend_comp_itt_valid_bit_map
;
3787 u8 cq_proc_en_bit_map
;
3791 #if defined(__BIG_ENDIAN)
3793 #define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN (0x1<<0)
3794 #define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN_SHIFT 0
3795 #define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN (0x1<<1)
3796 #define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN_SHIFT 1
3797 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID (0x1<<2)
3798 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID_SHIFT 2
3799 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG (0x1<<3)
3800 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG_SHIFT 3
3801 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK (0x1<<4)
3802 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK_SHIFT 4
3803 #define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV (0x7FF<<5)
3804 #define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV_SHIFT 5
3806 #elif defined(__LITTLE_ENDIAN)
3809 #define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN (0x1<<0)
3810 #define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN_SHIFT 0
3811 #define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN (0x1<<1)
3812 #define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN_SHIFT 1
3813 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID (0x1<<2)
3814 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID_SHIFT 2
3815 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG (0x1<<3)
3816 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG_SHIFT 3
3817 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK (0x1<<4)
3818 #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK_SHIFT 4
3819 #define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV (0x7FF<<5)
3820 #define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV_SHIFT 5
3822 struct regpair rsrv1
;
3827 * SCSI read/write SQ WQE
3829 struct iscsi_cmd_pdu_hdr_little_endian
{
3830 #if defined(__BIG_ENDIAN)
3833 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES (0x7<<0)
3834 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES_SHIFT 0
3835 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1 (0x3<<3)
3836 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 3
3837 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG (0x1<<5)
3838 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG_SHIFT 5
3839 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG (0x1<<6)
3840 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG_SHIFT 6
3841 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG (0x1<<7)
3842 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT 7
3844 #elif defined(__LITTLE_ENDIAN)
3847 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES (0x7<<0)
3848 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES_SHIFT 0
3849 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1 (0x3<<3)
3850 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 3
3851 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG (0x1<<5)
3852 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG_SHIFT 5
3853 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG (0x1<<6)
3854 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG_SHIFT 6
3855 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG (0x1<<7)
3856 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT 7
3860 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
3861 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
3862 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
3863 #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
3866 u32 expected_data_transfer_length
;
3869 u32 scsi_command_block
[4];
3874 * Buffer per connection, used in Tstorm
3876 struct iscsi_conn_buf
{
3877 struct regpair reserved
[8];
3882 * iSCSI context region, used only in iSCSI
3884 struct ustorm_iscsi_rq_db
{
3885 struct regpair pbl_base
;
3886 struct regpair curr_pbe
;
3890 * iSCSI context region, used only in iSCSI
3892 struct ustorm_iscsi_r2tq_db
{
3893 struct regpair pbl_base
;
3894 struct regpair curr_pbe
;
3898 * iSCSI context region, used only in iSCSI
3900 struct ustorm_iscsi_cq_db
{
3901 #if defined(__BIG_ENDIAN)
3904 #elif defined(__LITTLE_ENDIAN)
3908 struct regpair curr_pbe
;
3912 * iSCSI context region, used only in iSCSI
3915 struct ustorm_iscsi_rq_db rq
;
3916 struct ustorm_iscsi_r2tq_db r2tq
;
3917 struct ustorm_iscsi_cq_db cq
[8];
3918 #if defined(__BIG_ENDIAN)
3921 #elif defined(__LITTLE_ENDIAN)
3925 struct regpair cq_pbl_base
;
3929 * iSCSI context region, used only in iSCSI
3931 struct ustorm_iscsi_placement_db
{
3934 u32 local_sge_0_address_hi
;
3935 u32 local_sge_0_address_lo
;
3936 #if defined(__BIG_ENDIAN)
3937 u16 curr_sge_offset
;
3938 u16 local_sge_0_size
;
3939 #elif defined(__LITTLE_ENDIAN)
3940 u16 local_sge_0_size
;
3941 u16 curr_sge_offset
;
3943 u32 local_sge_1_address_hi
;
3944 u32 local_sge_1_address_lo
;
3945 #if defined(__BIG_ENDIAN)
3948 u16 local_sge_1_size
;
3949 #elif defined(__LITTLE_ENDIAN)
3950 u16 local_sge_1_size
;
3954 #if defined(__BIG_ENDIAN)
3956 u8 local_sge_index_2b
;
3958 #elif defined(__LITTLE_ENDIAN)
3960 u8 local_sge_index_2b
;
3964 u32 place_db_bitfield_1
;
3965 #define USTORM_ISCSI_PLACEMENT_DB_REM_PDU_PAYLOAD (0xFFFFFF<<0)
3966 #define USTORM_ISCSI_PLACEMENT_DB_REM_PDU_PAYLOAD_SHIFT 0
3967 #define USTORM_ISCSI_PLACEMENT_DB_CQ_ID (0xFF<<24)
3968 #define USTORM_ISCSI_PLACEMENT_DB_CQ_ID_SHIFT 24
3969 u32 place_db_bitfield_2
;
3970 #define USTORM_ISCSI_PLACEMENT_DB_BYTES_2_TRUNCATE (0xFFFFFF<<0)
3971 #define USTORM_ISCSI_PLACEMENT_DB_BYTES_2_TRUNCATE_SHIFT 0
3972 #define USTORM_ISCSI_PLACEMENT_DB_HOST_SGE_INDEX (0xFF<<24)
3973 #define USTORM_ISCSI_PLACEMENT_DB_HOST_SGE_INDEX_SHIFT 24
3975 #define USTORM_ISCSI_PLACEMENT_DB_REM_SGE_SIZE (0xFFFFFF<<0)
3976 #define USTORM_ISCSI_PLACEMENT_DB_REM_SGE_SIZE_SHIFT 0
3977 #define USTORM_ISCSI_PLACEMENT_DB_EXP_DIGEST_3B (0xFF<<24)
3978 #define USTORM_ISCSI_PLACEMENT_DB_EXP_DIGEST_3B_SHIFT 24
3982 * Ustorm iSCSI Storm Context
3984 struct ustorm_iscsi_st_context
{
3987 struct rings_db ring
;
3988 struct regpair task_pbl_base
;
3989 struct regpair tce_phy_addr
;
3990 struct ustorm_iscsi_placement_db place_db
;
3993 #if defined(__BIG_ENDIAN)
3996 #elif defined(__LITTLE_ENDIAN)
4001 #if defined(__BIG_ENDIAN)
4002 u8 hdr_second_byte_union
;
4004 #define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU (0x1<<0)
4005 #define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU_SHIFT 0
4006 #define USTORM_ISCSI_ST_CONTEXT_BFENCECQE (0x1<<1)
4007 #define USTORM_ISCSI_ST_CONTEXT_BFENCECQE_SHIFT 1
4008 #define USTORM_ISCSI_ST_CONTEXT_BRESETCRC (0x1<<2)
4009 #define USTORM_ISCSI_ST_CONTEXT_BRESETCRC_SHIFT 2
4010 #define USTORM_ISCSI_ST_CONTEXT_RESERVED1 (0x1F<<3)
4011 #define USTORM_ISCSI_ST_CONTEXT_RESERVED1_SHIFT 3
4012 u8 task_pdu_cache_index
;
4013 u8 task_pbe_cache_index
;
4014 #elif defined(__LITTLE_ENDIAN)
4015 u8 task_pbe_cache_index
;
4016 u8 task_pdu_cache_index
;
4018 #define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU (0x1<<0)
4019 #define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU_SHIFT 0
4020 #define USTORM_ISCSI_ST_CONTEXT_BFENCECQE (0x1<<1)
4021 #define USTORM_ISCSI_ST_CONTEXT_BFENCECQE_SHIFT 1
4022 #define USTORM_ISCSI_ST_CONTEXT_BRESETCRC (0x1<<2)
4023 #define USTORM_ISCSI_ST_CONTEXT_BRESETCRC_SHIFT 2
4024 #define USTORM_ISCSI_ST_CONTEXT_RESERVED1 (0x1F<<3)
4025 #define USTORM_ISCSI_ST_CONTEXT_RESERVED1_SHIFT 3
4026 u8 hdr_second_byte_union
;
4028 #if defined(__BIG_ENDIAN)
4032 #elif defined(__LITTLE_ENDIAN)
4038 #if defined(__BIG_ENDIAN)
4042 #elif defined(__LITTLE_ENDIAN)
4048 #define USTORM_ISCSI_ST_CONTEXT_MAX_RECV_PDU_LENGTH (0xFFFFFF<<0)
4049 #define USTORM_ISCSI_ST_CONTEXT_MAX_RECV_PDU_LENGTH_SHIFT 0
4050 #define USTORM_ISCSI_ST_CONTEXT_MAX_OUTSTANDING_R2TS (0xFF<<24)
4051 #define USTORM_ISCSI_ST_CONTEXT_MAX_OUTSTANDING_R2TS_SHIFT 24
4052 u32 negotiated_rx_and_flags
;
4053 #define USTORM_ISCSI_ST_CONTEXT_MAX_BURST_LENGTH (0xFFFFFF<<0)
4054 #define USTORM_ISCSI_ST_CONTEXT_MAX_BURST_LENGTH_SHIFT 0
4055 #define USTORM_ISCSI_ST_CONTEXT_B_CQE_POSTED_OR_HEADER_CACHED (0x1<<24)
4056 #define USTORM_ISCSI_ST_CONTEXT_B_CQE_POSTED_OR_HEADER_CACHED_SHIFT 24
4057 #define USTORM_ISCSI_ST_CONTEXT_B_HDR_DIGEST_EN (0x1<<25)
4058 #define USTORM_ISCSI_ST_CONTEXT_B_HDR_DIGEST_EN_SHIFT 25
4059 #define USTORM_ISCSI_ST_CONTEXT_B_DATA_DIGEST_EN (0x1<<26)
4060 #define USTORM_ISCSI_ST_CONTEXT_B_DATA_DIGEST_EN_SHIFT 26
4061 #define USTORM_ISCSI_ST_CONTEXT_B_PROTOCOL_ERROR (0x1<<27)
4062 #define USTORM_ISCSI_ST_CONTEXT_B_PROTOCOL_ERROR_SHIFT 27
4063 #define USTORM_ISCSI_ST_CONTEXT_B_TASK_VALID (0x1<<28)
4064 #define USTORM_ISCSI_ST_CONTEXT_B_TASK_VALID_SHIFT 28
4065 #define USTORM_ISCSI_ST_CONTEXT_TASK_TYPE (0x3<<29)
4066 #define USTORM_ISCSI_ST_CONTEXT_TASK_TYPE_SHIFT 29
4067 #define USTORM_ISCSI_ST_CONTEXT_B_ALL_DATA_ACKED (0x1<<31)
4068 #define USTORM_ISCSI_ST_CONTEXT_B_ALL_DATA_ACKED_SHIFT 31
4072 * TCP context region, shared in TOE, RDMA and ISCSI
4074 struct tstorm_tcp_st_context_section
{
4076 #define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_SRTT (0xFFFFFF<<0)
4077 #define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_SRTT_SHIFT 0
4078 #define TSTORM_TCP_ST_CONTEXT_SECTION_PAWS_INVALID (0x1<<24)
4079 #define TSTORM_TCP_ST_CONTEXT_SECTION_PAWS_INVALID_SHIFT 24
4080 #define TSTORM_TCP_ST_CONTEXT_SECTION_TIMESTAMP_EXISTS (0x1<<25)
4081 #define TSTORM_TCP_ST_CONTEXT_SECTION_TIMESTAMP_EXISTS_SHIFT 25
4082 #define TSTORM_TCP_ST_CONTEXT_SECTION_RESERVED0 (0x1<<26)
4083 #define TSTORM_TCP_ST_CONTEXT_SECTION_RESERVED0_SHIFT 26
4084 #define TSTORM_TCP_ST_CONTEXT_SECTION_STOP_RX_PAYLOAD (0x1<<27)
4085 #define TSTORM_TCP_ST_CONTEXT_SECTION_STOP_RX_PAYLOAD_SHIFT 27
4086 #define TSTORM_TCP_ST_CONTEXT_SECTION_KA_ENABLED (0x1<<28)
4087 #define TSTORM_TCP_ST_CONTEXT_SECTION_KA_ENABLED_SHIFT 28
4088 #define TSTORM_TCP_ST_CONTEXT_SECTION_FIRST_RTO_ESTIMATE (0x1<<29)
4089 #define TSTORM_TCP_ST_CONTEXT_SECTION_FIRST_RTO_ESTIMATE_SHIFT 29
4090 #define TSTORM_TCP_ST_CONTEXT_SECTION_MAX_SEG_RETRANSMIT_EN (0x1<<30)
4091 #define TSTORM_TCP_ST_CONTEXT_SECTION_MAX_SEG_RETRANSMIT_EN_SHIFT 30
4092 #define TSTORM_TCP_ST_CONTEXT_SECTION_LAST_ISLE_HAS_FIN (0x1<<31)
4093 #define TSTORM_TCP_ST_CONTEXT_SECTION_LAST_ISLE_HAS_FIN_SHIFT 31
4095 #define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_VARIATION (0xFFFFFF<<0)
4096 #define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_VARIATION_SHIFT 0
4097 #define TSTORM_TCP_ST_CONTEXT_SECTION_DA_EN (0x1<<24)
4098 #define TSTORM_TCP_ST_CONTEXT_SECTION_DA_EN_SHIFT 24
4099 #define TSTORM_TCP_ST_CONTEXT_SECTION_DA_COUNTER_EN (0x1<<25)
4100 #define TSTORM_TCP_ST_CONTEXT_SECTION_DA_COUNTER_EN_SHIFT 25
4101 #define __TSTORM_TCP_ST_CONTEXT_SECTION_KA_PROBE_SENT (0x1<<26)
4102 #define __TSTORM_TCP_ST_CONTEXT_SECTION_KA_PROBE_SENT_SHIFT 26
4103 #define __TSTORM_TCP_ST_CONTEXT_SECTION_PERSIST_PROBE_SENT (0x1<<27)
4104 #define __TSTORM_TCP_ST_CONTEXT_SECTION_PERSIST_PROBE_SENT_SHIFT 27
4105 #define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L2_STATSTICS (0x1<<28)
4106 #define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L2_STATSTICS_SHIFT 28
4107 #define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L4_STATSTICS (0x1<<29)
4108 #define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L4_STATSTICS_SHIFT 29
4109 #define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_RST_ATTACK (0x1<<30)
4110 #define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_RST_ATTACK_SHIFT 30
4111 #define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_SYN_ATTACK (0x1<<31)
4112 #define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_SYN_ATTACK_SHIFT 31
4113 #if defined(__BIG_ENDIAN)
4117 #elif defined(__LITTLE_ENDIAN)
4123 u32 timestamp_recent
;
4124 u32 timestamp_recent_time
;
4129 u32 expected_rel_seq
;
4131 #if defined(__BIG_ENDIAN)
4132 u8 retransmit_count
;
4133 u8 ka_max_probe_count
;
4134 u8 persist_probe_count
;
4136 #elif defined(__LITTLE_ENDIAN)
4138 u8 persist_probe_count
;
4139 u8 ka_max_probe_count
;
4140 u8 retransmit_count
;
4142 #if defined(__BIG_ENDIAN)
4143 u8 statistics_counter_id
;
4144 u8 ooo_support_mode
;
4147 #elif defined(__LITTLE_ENDIAN)
4150 u8 ooo_support_mode
;
4151 u8 statistics_counter_id
;
4153 u32 retransmit_start_time
;
4158 #if defined(__BIG_ENDIAN)
4159 u16 second_isle_address
;
4161 #elif defined(__LITTLE_ENDIAN)
4163 u16 second_isle_address
;
4165 #if defined(__BIG_ENDIAN)
4166 u8 max_isles_ever_happened
;
4168 u16 last_isle_address
;
4169 #elif defined(__LITTLE_ENDIAN)
4170 u16 last_isle_address
;
4172 u8 max_isles_ever_happened
;
4175 #if defined(__BIG_ENDIAN)
4176 u16 lsb_mac_address
;
4178 #elif defined(__LITTLE_ENDIAN)
4180 u16 lsb_mac_address
;
4182 #if defined(__BIG_ENDIAN)
4183 u16 msb_mac_address
;
4184 u16 mid_mac_address
;
4185 #elif defined(__LITTLE_ENDIAN)
4186 u16 mid_mac_address
;
4187 u16 msb_mac_address
;
4189 u32 rightmost_received_seq
;
4193 * Termination variables
4195 struct iscsi_term_vars
{
4197 #define ISCSI_TERM_VARS_TCP_STATE (0xF<<0)
4198 #define ISCSI_TERM_VARS_TCP_STATE_SHIFT 0
4199 #define ISCSI_TERM_VARS_FIN_RECEIVED_SBIT (0x1<<4)
4200 #define ISCSI_TERM_VARS_FIN_RECEIVED_SBIT_SHIFT 4
4201 #define ISCSI_TERM_VARS_ACK_ON_FIN_RECEIVED_SBIT (0x1<<5)
4202 #define ISCSI_TERM_VARS_ACK_ON_FIN_RECEIVED_SBIT_SHIFT 5
4203 #define ISCSI_TERM_VARS_TERM_ON_CHIP (0x1<<6)
4204 #define ISCSI_TERM_VARS_TERM_ON_CHIP_SHIFT 6
4205 #define ISCSI_TERM_VARS_RSRV (0x1<<7)
4206 #define ISCSI_TERM_VARS_RSRV_SHIFT 7
4210 * iSCSI context region, used only in iSCSI
4212 struct tstorm_iscsi_st_context_section
{
4215 #if defined(__BIG_ENDIAN)
4218 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN (0x1<<0)
4219 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN_SHIFT 0
4220 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN (0x1<<1)
4221 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN_SHIFT 1
4222 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER (0x1<<2)
4223 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER_SHIFT 2
4224 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE (0x1<<3)
4225 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE_SHIFT 3
4226 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS (0x1<<4)
4227 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS_SHIFT 4
4228 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN (0x3<<5)
4229 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN_SHIFT 5
4230 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0 (0x1<<7)
4231 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0_SHIFT 7
4232 u8 hdr_bytes_2_fetch
;
4233 #elif defined(__LITTLE_ENDIAN)
4234 u8 hdr_bytes_2_fetch
;
4236 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN (0x1<<0)
4237 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN_SHIFT 0
4238 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN (0x1<<1)
4239 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN_SHIFT 1
4240 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER (0x1<<2)
4241 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER_SHIFT 2
4242 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE (0x1<<3)
4243 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE_SHIFT 3
4244 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS (0x1<<4)
4245 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS_SHIFT 4
4246 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN (0x3<<5)
4247 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN_SHIFT 5
4248 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0 (0x1<<7)
4249 #define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0_SHIFT 7
4252 struct regpair rq_db_phy_addr
;
4253 #if defined(__BIG_ENDIAN)
4254 struct iscsi_term_vars term_vars
;
4257 #elif defined(__LITTLE_ENDIAN)
4260 struct iscsi_term_vars term_vars
;
4266 * The iSCSI non-aggregative context of Tstorm
4268 struct tstorm_iscsi_st_context
{
4269 struct tstorm_tcp_st_context_section tcp
;
4270 struct tstorm_iscsi_st_context_section iscsi
;
4274 * Ethernet context section, shared in TOE, RDMA and ISCSI
4276 struct xstorm_eth_context_section
{
4277 #if defined(__BIG_ENDIAN)
4282 #elif defined(__LITTLE_ENDIAN)
4288 #if defined(__BIG_ENDIAN)
4293 #elif defined(__LITTLE_ENDIAN)
4299 #if defined(__BIG_ENDIAN)
4300 u16 reserved_vlan_type
;
4302 #define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID (0xFFF<<0)
4303 #define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT 0
4304 #define XSTORM_ETH_CONTEXT_SECTION_CFI (0x1<<12)
4305 #define XSTORM_ETH_CONTEXT_SECTION_CFI_SHIFT 12
4306 #define XSTORM_ETH_CONTEXT_SECTION_PRIORITY (0x7<<13)
4307 #define XSTORM_ETH_CONTEXT_SECTION_PRIORITY_SHIFT 13
4308 #elif defined(__LITTLE_ENDIAN)
4310 #define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID (0xFFF<<0)
4311 #define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT 0
4312 #define XSTORM_ETH_CONTEXT_SECTION_CFI (0x1<<12)
4313 #define XSTORM_ETH_CONTEXT_SECTION_CFI_SHIFT 12
4314 #define XSTORM_ETH_CONTEXT_SECTION_PRIORITY (0x7<<13)
4315 #define XSTORM_ETH_CONTEXT_SECTION_PRIORITY_SHIFT 13
4316 u16 reserved_vlan_type
;
4318 #if defined(__BIG_ENDIAN)
4323 #elif defined(__LITTLE_ENDIAN)
4332 * IpV4 context section, shared in TOE, RDMA and ISCSI
4334 struct xstorm_ip_v4_context_section
{
4335 #if defined(__BIG_ENDIAN)
4336 u16 __pbf_hdr_cmd_rsvd_id
;
4337 u16 __pbf_hdr_cmd_rsvd_flags_offset
;
4338 #elif defined(__LITTLE_ENDIAN)
4339 u16 __pbf_hdr_cmd_rsvd_flags_offset
;
4340 u16 __pbf_hdr_cmd_rsvd_id
;
4342 #if defined(__BIG_ENDIAN)
4343 u8 __pbf_hdr_cmd_rsvd_ver_ihl
;
4345 u16 __pbf_hdr_cmd_rsvd_length
;
4346 #elif defined(__LITTLE_ENDIAN)
4347 u16 __pbf_hdr_cmd_rsvd_length
;
4349 u8 __pbf_hdr_cmd_rsvd_ver_ihl
;
4352 #if defined(__BIG_ENDIAN)
4354 u8 __pbf_hdr_cmd_rsvd_protocol
;
4355 u16 __pbf_hdr_cmd_rsvd_csum
;
4356 #elif defined(__LITTLE_ENDIAN)
4357 u16 __pbf_hdr_cmd_rsvd_csum
;
4358 u8 __pbf_hdr_cmd_rsvd_protocol
;
4361 u32 __pbf_hdr_cmd_rsvd_1
;
4366 * context section, shared in TOE, RDMA and ISCSI
4368 struct xstorm_padded_ip_v4_context_section
{
4369 struct xstorm_ip_v4_context_section ip_v4
;
4374 * IpV6 context section, shared in TOE, RDMA and ISCSI
4376 struct xstorm_ip_v6_context_section
{
4377 #if defined(__BIG_ENDIAN)
4378 u16 pbf_hdr_cmd_rsvd_payload_len
;
4379 u8 pbf_hdr_cmd_rsvd_nxt_hdr
;
4381 #elif defined(__LITTLE_ENDIAN)
4383 u8 pbf_hdr_cmd_rsvd_nxt_hdr
;
4384 u16 pbf_hdr_cmd_rsvd_payload_len
;
4386 u32 priority_flow_label
;
4387 #define XSTORM_IP_V6_CONTEXT_SECTION_FLOW_LABEL (0xFFFFF<<0)
4388 #define XSTORM_IP_V6_CONTEXT_SECTION_FLOW_LABEL_SHIFT 0
4389 #define XSTORM_IP_V6_CONTEXT_SECTION_TRAFFIC_CLASS (0xFF<<20)
4390 #define XSTORM_IP_V6_CONTEXT_SECTION_TRAFFIC_CLASS_SHIFT 20
4391 #define XSTORM_IP_V6_CONTEXT_SECTION_PBF_HDR_CMD_RSVD_VER (0xF<<28)
4392 #define XSTORM_IP_V6_CONTEXT_SECTION_PBF_HDR_CMD_RSVD_VER_SHIFT 28
4393 u32 ip_local_addr_lo_hi
;
4394 u32 ip_local_addr_lo_lo
;
4395 u32 ip_local_addr_hi_hi
;
4396 u32 ip_local_addr_hi_lo
;
4397 u32 ip_remote_addr_lo_hi
;
4398 u32 ip_remote_addr_lo_lo
;
4399 u32 ip_remote_addr_hi_hi
;
4400 u32 ip_remote_addr_hi_lo
;
4403 union xstorm_ip_context_section_types
{
4404 struct xstorm_padded_ip_v4_context_section padded_ip_v4
;
4405 struct xstorm_ip_v6_context_section ip_v6
;
4409 * TCP context section, shared in TOE, RDMA and ISCSI
4411 struct xstorm_tcp_context_section
{
4413 #if defined(__BIG_ENDIAN)
4416 #elif defined(__LITTLE_ENDIAN)
4420 #if defined(__BIG_ENDIAN)
4421 u8 original_nagle_1b
;
4424 #define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE (0xFF<<0)
4425 #define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE_SHIFT 0
4426 #define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT (0x1<<8)
4427 #define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT_SHIFT 8
4428 #define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED (0x1<<9)
4429 #define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED_SHIFT 9
4430 #define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED (0x1<<10)
4431 #define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED_SHIFT 10
4432 #define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV (0x1<<11)
4433 #define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV_SHIFT 11
4434 #define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG (0x1<<12)
4435 #define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT 12
4436 #define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED (0x1<<13)
4437 #define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED_SHIFT 13
4438 #define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER (0x3<<14)
4439 #define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER_SHIFT 14
4440 #elif defined(__LITTLE_ENDIAN)
4442 #define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE (0xFF<<0)
4443 #define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE_SHIFT 0
4444 #define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT (0x1<<8)
4445 #define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT_SHIFT 8
4446 #define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED (0x1<<9)
4447 #define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED_SHIFT 9
4448 #define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED (0x1<<10)
4449 #define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED_SHIFT 10
4450 #define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV (0x1<<11)
4451 #define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV_SHIFT 11
4452 #define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG (0x1<<12)
4453 #define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT 12
4454 #define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED (0x1<<13)
4455 #define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED_SHIFT 13
4456 #define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER (0x3<<14)
4457 #define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER_SHIFT 14
4459 u8 original_nagle_1b
;
4461 #if defined(__BIG_ENDIAN)
4463 u16 window_scaling_factor
;
4464 #elif defined(__LITTLE_ENDIAN)
4465 u16 window_scaling_factor
;
4468 #if defined(__BIG_ENDIAN)
4470 u8 statistics_counter_id
;
4471 u8 statistics_params
;
4472 #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS (0x1<<0)
4473 #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS_SHIFT 0
4474 #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS (0x1<<1)
4475 #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS_SHIFT 1
4476 #define XSTORM_TCP_CONTEXT_SECTION_RESERVED (0x3F<<2)
4477 #define XSTORM_TCP_CONTEXT_SECTION_RESERVED_SHIFT 2
4478 #elif defined(__LITTLE_ENDIAN)
4479 u8 statistics_params
;
4480 #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS (0x1<<0)
4481 #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS_SHIFT 0
4482 #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS (0x1<<1)
4483 #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS_SHIFT 1
4484 #define XSTORM_TCP_CONTEXT_SECTION_RESERVED (0x3F<<2)
4485 #define XSTORM_TCP_CONTEXT_SECTION_RESERVED_SHIFT 2
4486 u8 statistics_counter_id
;
4490 u32 __next_timer_expir
;
4494 * Common context section, shared in TOE, RDMA and ISCSI
4496 struct xstorm_common_context_section
{
4497 struct xstorm_eth_context_section ethernet
;
4498 union xstorm_ip_context_section_types ip_union
;
4499 struct xstorm_tcp_context_section tcp
;
4500 #if defined(__BIG_ENDIAN)
4503 #define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED (0x1<<0)
4504 #define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED_SHIFT 0
4505 #define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT (0x7<<1)
4506 #define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT_SHIFT 1
4507 #define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE (0x1<<4)
4508 #define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE_SHIFT 4
4509 #define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY (0x7<<5)
4510 #define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY_SHIFT 5
4513 #elif defined(__LITTLE_ENDIAN)
4517 #define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED (0x1<<0)
4518 #define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED_SHIFT 0
4519 #define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT (0x7<<1)
4520 #define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT_SHIFT 1
4521 #define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE (0x1<<4)
4522 #define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE_SHIFT 4
4523 #define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY (0x7<<5)
4524 #define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY_SHIFT 5
4530 * Flags used in ISCSI context section
4532 struct xstorm_iscsi_context_flags
{
4534 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_IMMEDIATE_DATA (0x1<<0)
4535 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_IMMEDIATE_DATA_SHIFT 0
4536 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_INITIAL_R2T (0x1<<1)
4537 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_INITIAL_R2T_SHIFT 1
4538 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_HEADER_DIGEST (0x1<<2)
4539 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_HEADER_DIGEST_SHIFT 2
4540 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_DATA_DIGEST (0x1<<3)
4541 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_DATA_DIGEST_SHIFT 3
4542 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_HQ_BD_WRITTEN (0x1<<4)
4543 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_HQ_BD_WRITTEN_SHIFT 4
4544 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_LAST_OP_SQ (0x1<<5)
4545 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_LAST_OP_SQ_SHIFT 5
4546 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_UPDATE_SND_NXT (0x1<<6)
4547 #define XSTORM_ISCSI_CONTEXT_FLAGS_B_UPDATE_SND_NXT_SHIFT 6
4548 #define XSTORM_ISCSI_CONTEXT_FLAGS_RESERVED4 (0x1<<7)
4549 #define XSTORM_ISCSI_CONTEXT_FLAGS_RESERVED4_SHIFT 7
4552 struct iscsi_task_context_entry_x
{
4553 u32 data_out_buffer_offset
;
4558 struct iscsi_task_context_entry_xuc_x_write_only
{
4562 struct iscsi_task_context_entry_xuc_xu_write_both
{
4565 #if defined(__BIG_ENDIAN)
4569 #elif defined(__LITTLE_ENDIAN)
4577 * iSCSI context section
4579 struct xstorm_iscsi_context_section
{
4580 u32 first_burst_length
;
4581 u32 max_send_pdu_length
;
4582 struct regpair sq_pbl_base
;
4583 struct regpair sq_curr_pbe
;
4584 struct regpair hq_pbl_base
;
4585 struct regpair hq_curr_pbe_base
;
4586 struct regpair r2tq_pbl_base
;
4587 struct regpair r2tq_curr_pbe_base
;
4588 struct regpair task_pbl_base
;
4589 #if defined(__BIG_ENDIAN)
4591 struct xstorm_iscsi_context_flags flags
;
4592 u8 task_pbl_cache_idx
;
4593 #elif defined(__LITTLE_ENDIAN)
4594 u8 task_pbl_cache_idx
;
4595 struct xstorm_iscsi_context_flags flags
;
4598 u32 seq_more_2_send
;
4599 u32 pdu_more_2_send
;
4600 struct iscsi_task_context_entry_x temp_tce_x
;
4601 struct iscsi_task_context_entry_xuc_x_write_only temp_tce_x_wr
;
4602 struct iscsi_task_context_entry_xuc_xu_write_both temp_tce_xu_wr
;
4604 u32 exp_data_transfer_len_ttt
;
4605 u32 pdu_data_2_rxmit
;
4606 u32 rxmit_bytes_2_dr
;
4607 #if defined(__BIG_ENDIAN)
4608 u16 rxmit_sge_offset
;
4610 #elif defined(__LITTLE_ENDIAN)
4612 u16 rxmit_sge_offset
;
4614 #if defined(__BIG_ENDIAN)
4617 #define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD (0x1<<0)
4618 #define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD_SHIFT 0
4619 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR (0x1<<1)
4620 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR_SHIFT 1
4621 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU (0x1<<2)
4622 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU_SHIFT 2
4623 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR (0x1<<3)
4624 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR_SHIFT 3
4625 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR (0x1<<4)
4626 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR_SHIFT 4
4627 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING (0x3<<5)
4628 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING_SHIFT 5
4629 #define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT (0x1<<7)
4630 #define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT_SHIFT 7
4632 #elif defined(__LITTLE_ENDIAN)
4635 #define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD (0x1<<0)
4636 #define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD_SHIFT 0
4637 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR (0x1<<1)
4638 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR_SHIFT 1
4639 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU (0x1<<2)
4640 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU_SHIFT 2
4641 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR (0x1<<3)
4642 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR_SHIFT 3
4643 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR (0x1<<4)
4644 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR_SHIFT 4
4645 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING (0x3<<5)
4646 #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING_SHIFT 5
4647 #define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT (0x1<<7)
4648 #define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT_SHIFT 7
4651 u32 hq_rxmit_tcp_seq
;
4655 * Xstorm iSCSI Storm Context
4657 struct xstorm_iscsi_st_context
{
4658 struct xstorm_common_context_section common
;
4659 struct xstorm_iscsi_context_section iscsi
;
4663 * Iscsi connection context
4665 struct iscsi_context
{
4666 struct ustorm_iscsi_st_context ustorm_st_context
;
4667 struct tstorm_iscsi_st_context tstorm_st_context
;
4668 struct xstorm_iscsi_ag_context xstorm_ag_context
;
4669 struct tstorm_iscsi_ag_context tstorm_ag_context
;
4670 struct cstorm_iscsi_ag_context cstorm_ag_context
;
4671 struct ustorm_iscsi_ag_context ustorm_ag_context
;
4672 struct timers_block_context timers_context
;
4673 struct regpair upb_context
;
4674 struct xstorm_iscsi_st_context xstorm_st_context
;
4675 struct regpair xpb_context
;
4676 struct cstorm_iscsi_st_context cstorm_st_context
;
4681 * PDU header of an iSCSI DATA-OUT
4683 struct iscsi_data_pdu_hdr_little_endian
{
4684 #if defined(__BIG_ENDIAN)
4687 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1 (0x7F<<0)
4688 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
4689 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG (0x1<<7)
4690 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT 7
4692 #elif defined(__LITTLE_ENDIAN)
4695 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1 (0x7F<<0)
4696 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
4697 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG (0x1<<7)
4698 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT 7
4702 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
4703 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
4704 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
4705 #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
4719 * PDU header of an iSCSI login request
4721 struct iscsi_login_req_hdr_little_endian
{
4722 #if defined(__BIG_ENDIAN)
4725 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG (0x3<<0)
4726 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG_SHIFT 0
4727 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG (0x3<<2)
4728 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG_SHIFT 2
4729 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0 (0x3<<4)
4730 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0_SHIFT 4
4731 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG (0x1<<6)
4732 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT 6
4733 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT (0x1<<7)
4734 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT_SHIFT 7
4737 #elif defined(__LITTLE_ENDIAN)
4741 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG (0x3<<0)
4742 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG_SHIFT 0
4743 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG (0x3<<2)
4744 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG_SHIFT 2
4745 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0 (0x3<<4)
4746 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0_SHIFT 4
4747 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG (0x1<<6)
4748 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT 6
4749 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT (0x1<<7)
4750 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT_SHIFT 7
4754 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
4755 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
4756 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
4757 #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
4759 #if defined(__BIG_ENDIAN)
4762 #elif defined(__LITTLE_ENDIAN)
4767 #if defined(__BIG_ENDIAN)
4770 #elif defined(__LITTLE_ENDIAN)
4780 * PDU header of an iSCSI logout request
4782 struct iscsi_logout_req_hdr_little_endian
{
4783 #if defined(__BIG_ENDIAN)
4786 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE (0x7F<<0)
4787 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE_SHIFT 0
4788 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1 (0x1<<7)
4789 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT 7
4791 #elif defined(__LITTLE_ENDIAN)
4794 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE (0x7F<<0)
4795 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE_SHIFT 0
4796 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1 (0x1<<7)
4797 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT 7
4801 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
4802 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
4803 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
4804 #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
4807 #if defined(__BIG_ENDIAN)
4810 #elif defined(__LITTLE_ENDIAN)
4820 * PDU header of an iSCSI TMF request
4822 struct iscsi_tmf_req_hdr_little_endian
{
4823 #if defined(__BIG_ENDIAN)
4826 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION (0x7F<<0)
4827 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION_SHIFT 0
4828 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1 (0x1<<7)
4829 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT 7
4831 #elif defined(__LITTLE_ENDIAN)
4834 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION (0x7F<<0)
4835 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION_SHIFT 0
4836 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1 (0x1<<7)
4837 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT 7
4841 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
4842 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
4843 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
4844 #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
4847 u32 referenced_task_tag
;
4856 * PDU header of an iSCSI Text request
4858 struct iscsi_text_req_hdr_little_endian
{
4859 #if defined(__BIG_ENDIAN)
4862 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1 (0x3F<<0)
4863 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
4864 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG (0x1<<6)
4865 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT 6
4866 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL (0x1<<7)
4867 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL_SHIFT 7
4869 #elif defined(__LITTLE_ENDIAN)
4872 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1 (0x3F<<0)
4873 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
4874 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG (0x1<<6)
4875 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT 6
4876 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL (0x1<<7)
4877 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL_SHIFT 7
4881 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
4882 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
4883 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
4884 #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
4894 * PDU header of an iSCSI Nop-Out
4896 struct iscsi_nop_out_hdr_little_endian
{
4897 #if defined(__BIG_ENDIAN)
4900 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1 (0x7F<<0)
4901 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
4902 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1 (0x1<<7)
4903 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1_SHIFT 7
4905 #elif defined(__LITTLE_ENDIAN)
4908 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1 (0x7F<<0)
4909 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
4910 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1 (0x1<<7)
4911 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1_SHIFT 7
4915 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
4916 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
4917 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
4918 #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
4928 * iscsi pdu headers in little endian form.
4930 union iscsi_pdu_headers_little_endian
{
4931 u32 fullHeaderSize
[12];
4932 struct iscsi_cmd_pdu_hdr_little_endian command_pdu_hdr
;
4933 struct iscsi_data_pdu_hdr_little_endian data_out_pdu_hdr
;
4934 struct iscsi_login_req_hdr_little_endian login_req_pdu_hdr
;
4935 struct iscsi_logout_req_hdr_little_endian logout_req_pdu_hdr
;
4936 struct iscsi_tmf_req_hdr_little_endian tmf_req_pdu_hdr
;
4937 struct iscsi_text_req_hdr_little_endian text_req_pdu_hdr
;
4938 struct iscsi_nop_out_hdr_little_endian nop_out_pdu_hdr
;
4941 struct iscsi_hq_bd
{
4942 union iscsi_pdu_headers_little_endian pdu_header
;
4943 #if defined(__BIG_ENDIAN)
4946 #elif defined(__LITTLE_ENDIAN)
4952 #if defined(__BIG_ENDIAN)
4956 #elif defined(__LITTLE_ENDIAN)
4965 * CQE data for L2 OOO connection $$KEEP_ENDIANNESS$$
4967 struct iscsi_l2_ooo_data
{
4981 struct iscsi_task_context_entry_xuc_c_write_only
{
4982 u32 total_data_acked
;
4985 struct iscsi_task_context_r2t_table_entry
{
4987 u32 desired_data_len
;
4990 struct iscsi_task_context_entry_xuc_u_write_only
{
4992 struct iscsi_task_context_r2t_table_entry r2t_table
[4];
4993 #if defined(__BIG_ENDIAN)
4997 #elif defined(__LITTLE_ENDIAN)
5004 struct iscsi_task_context_entry_xuc
{
5005 struct iscsi_task_context_entry_xuc_c_write_only write_c
;
5006 u32 exp_data_transfer_len
;
5007 struct iscsi_task_context_entry_xuc_x_write_only write_x
;
5009 struct iscsi_task_context_entry_xuc_xu_write_both write_xu
;
5011 struct iscsi_task_context_entry_xuc_u_write_only write_u
;
5014 struct iscsi_task_context_entry_u
{
5015 u32 exp_r2t_buff_offset
;
5020 struct iscsi_task_context_entry
{
5021 struct iscsi_task_context_entry_x tce_x
;
5022 #if defined(__BIG_ENDIAN)
5025 #elif defined(__LITTLE_ENDIAN)
5029 struct iscsi_task_context_entry_xuc tce_xuc
;
5030 struct iscsi_task_context_entry_u tce_u
;
5041 struct iscsi_task_context_entry_xuc_x_init_only
{
5043 u32 exp_data_transfer_len
;
5075 * l5cm- connection identification params
5077 struct l5cm_conn_addr_params
{
5079 #if defined(__BIG_ENDIAN)
5084 #elif defined(__LITTLE_ENDIAN)
5090 #if defined(__BIG_ENDIAN)
5092 #define L5CM_CONN_ADDR_PARAMS_IP_VERSION (0x1<<0)
5093 #define L5CM_CONN_ADDR_PARAMS_IP_VERSION_SHIFT 0
5094 #define L5CM_CONN_ADDR_PARAMS_RSRV (0x7FFF<<1)
5095 #define L5CM_CONN_ADDR_PARAMS_RSRV_SHIFT 1
5098 #elif defined(__LITTLE_ENDIAN)
5102 #define L5CM_CONN_ADDR_PARAMS_IP_VERSION (0x1<<0)
5103 #define L5CM_CONN_ADDR_PARAMS_IP_VERSION_SHIFT 0
5104 #define L5CM_CONN_ADDR_PARAMS_RSRV (0x7FFF<<1)
5105 #define L5CM_CONN_ADDR_PARAMS_RSRV_SHIFT 1
5107 struct ip_v6_addr local_ip_addr
;
5108 struct ip_v6_addr remote_ip_addr
;
5109 u32 ipv6_flow_label_20b
;
5111 #if defined(__BIG_ENDIAN)
5112 u16 remote_tcp_port
;
5114 #elif defined(__LITTLE_ENDIAN)
5116 u16 remote_tcp_port
;
5121 * l5cm-xstorm connection buffer
5123 struct l5cm_xstorm_conn_buffer
{
5124 #if defined(__BIG_ENDIAN)
5127 #define L5CM_XSTORM_CONN_BUFFER_NAGLE_ENABLE (0x1<<0)
5128 #define L5CM_XSTORM_CONN_BUFFER_NAGLE_ENABLE_SHIFT 0
5129 #define L5CM_XSTORM_CONN_BUFFER_RSRV (0x7FFF<<1)
5130 #define L5CM_XSTORM_CONN_BUFFER_RSRV_SHIFT 1
5131 #elif defined(__LITTLE_ENDIAN)
5133 #define L5CM_XSTORM_CONN_BUFFER_NAGLE_ENABLE (0x1<<0)
5134 #define L5CM_XSTORM_CONN_BUFFER_NAGLE_ENABLE_SHIFT 0
5135 #define L5CM_XSTORM_CONN_BUFFER_RSRV (0x7FFF<<1)
5136 #define L5CM_XSTORM_CONN_BUFFER_RSRV_SHIFT 1
5139 #if defined(__BIG_ENDIAN)
5141 u16 pseudo_header_checksum
;
5142 #elif defined(__LITTLE_ENDIAN)
5143 u16 pseudo_header_checksum
;
5148 struct regpair context_addr
;
5152 * l5cm-tstorm connection buffer
5154 struct l5cm_tstorm_conn_buffer
{
5156 #if defined(__BIG_ENDIAN)
5158 #define L5CM_TSTORM_CONN_BUFFER_DELAYED_ACK_ENABLE (0x1<<0)
5159 #define L5CM_TSTORM_CONN_BUFFER_DELAYED_ACK_ENABLE_SHIFT 0
5160 #define L5CM_TSTORM_CONN_BUFFER_RSRV (0x7FFF<<1)
5161 #define L5CM_TSTORM_CONN_BUFFER_RSRV_SHIFT 1
5162 u8 ka_max_probe_count
;
5164 #elif defined(__LITTLE_ENDIAN)
5166 u8 ka_max_probe_count
;
5168 #define L5CM_TSTORM_CONN_BUFFER_DELAYED_ACK_ENABLE (0x1<<0)
5169 #define L5CM_TSTORM_CONN_BUFFER_DELAYED_ACK_ENABLE_SHIFT 0
5170 #define L5CM_TSTORM_CONN_BUFFER_RSRV (0x7FFF<<1)
5171 #define L5CM_TSTORM_CONN_BUFFER_RSRV_SHIFT 1
5179 * l5cm connection buffer for active side
5181 struct l5cm_active_conn_buffer
{
5182 struct l5cm_conn_addr_params conn_addr_buf
;
5183 struct l5cm_xstorm_conn_buffer xstorm_conn_buffer
;
5184 struct l5cm_tstorm_conn_buffer tstorm_conn_buffer
;
5190 * The l5cm opaque buffer passed in add new connection ramrod passive side
5192 struct l5cm_hash_input_string
{
5194 #if defined(__BIG_ENDIAN)
5197 #elif defined(__LITTLE_ENDIAN)
5201 struct ip_v6_addr __opaque4
;
5202 struct ip_v6_addr __opaque5
;
5209 * syn cookie component
5211 struct l5cm_syn_cookie_comp
{
5216 * data related to listeners of a TCP port
5218 struct l5cm_port_listener_data
{
5220 #define L5CM_PORT_LISTENER_DATA_ENABLE (0x1<<0)
5221 #define L5CM_PORT_LISTENER_DATA_ENABLE_SHIFT 0
5222 #define L5CM_PORT_LISTENER_DATA_IP_INDEX (0xF<<1)
5223 #define L5CM_PORT_LISTENER_DATA_IP_INDEX_SHIFT 1
5224 #define L5CM_PORT_LISTENER_DATA_NET_FILTER (0x1<<5)
5225 #define L5CM_PORT_LISTENER_DATA_NET_FILTER_SHIFT 5
5226 #define L5CM_PORT_LISTENER_DATA_DEFFERED_MODE (0x1<<6)
5227 #define L5CM_PORT_LISTENER_DATA_DEFFERED_MODE_SHIFT 6
5228 #define L5CM_PORT_LISTENER_DATA_MPA_MODE (0x1<<7)
5229 #define L5CM_PORT_LISTENER_DATA_MPA_MODE_SHIFT 7
5233 * Opaque structure passed from U to X when final ack arrives
5235 struct l5cm_opaque_buf
{
5240 struct l5cm_syn_cookie_comp __opaque5
;
5241 #if defined(__BIG_ENDIAN)
5244 struct l5cm_port_listener_data __opaque6
;
5245 #elif defined(__LITTLE_ENDIAN)
5246 struct l5cm_port_listener_data __opaque6
;
5254 * l5cm slow path element
5256 struct l5cm_packet_size
{
5263 * The final-ack union structure in PCS entry after final ack arrived
5265 struct l5cm_pcse_ack
{
5266 struct l5cm_xstorm_conn_buffer tx_socket_params
;
5267 struct l5cm_opaque_buf opaque_buf
;
5268 struct l5cm_tstorm_conn_buffer rx_socket_params
;
5273 * The syn union structure in PCS entry after syn arrived
5275 struct l5cm_pcse_syn
{
5276 struct l5cm_opaque_buf opaque_buf
;
5282 * pcs entry data for passive connections
5284 struct l5cm_pcs_attributes
{
5285 #if defined(__BIG_ENDIAN)
5289 #define L5CM_PCS_ATTRIBUTES_NET_FILTER (0x1<<0)
5290 #define L5CM_PCS_ATTRIBUTES_NET_FILTER_SHIFT 0
5291 #define L5CM_PCS_ATTRIBUTES_CALCULATE_HASH (0x1<<1)
5292 #define L5CM_PCS_ATTRIBUTES_CALCULATE_HASH_SHIFT 1
5293 #define L5CM_PCS_ATTRIBUTES_COMPARE_HASH_RESULT (0x1<<2)
5294 #define L5CM_PCS_ATTRIBUTES_COMPARE_HASH_RESULT_SHIFT 2
5295 #define L5CM_PCS_ATTRIBUTES_QUERY_ULP_ACCEPT (0x1<<3)
5296 #define L5CM_PCS_ATTRIBUTES_QUERY_ULP_ACCEPT_SHIFT 3
5297 #define L5CM_PCS_ATTRIBUTES_FIND_DEST_MAC (0x1<<4)
5298 #define L5CM_PCS_ATTRIBUTES_FIND_DEST_MAC_SHIFT 4
5299 #define L5CM_PCS_ATTRIBUTES_L4_OFFLOAD (0x1<<5)
5300 #define L5CM_PCS_ATTRIBUTES_L4_OFFLOAD_SHIFT 5
5301 #define L5CM_PCS_ATTRIBUTES_FORWARD_PACKET (0x1<<6)
5302 #define L5CM_PCS_ATTRIBUTES_FORWARD_PACKET_SHIFT 6
5303 #define L5CM_PCS_ATTRIBUTES_RSRV (0x1<<7)
5304 #define L5CM_PCS_ATTRIBUTES_RSRV_SHIFT 7
5305 #elif defined(__LITTLE_ENDIAN)
5307 #define L5CM_PCS_ATTRIBUTES_NET_FILTER (0x1<<0)
5308 #define L5CM_PCS_ATTRIBUTES_NET_FILTER_SHIFT 0
5309 #define L5CM_PCS_ATTRIBUTES_CALCULATE_HASH (0x1<<1)
5310 #define L5CM_PCS_ATTRIBUTES_CALCULATE_HASH_SHIFT 1
5311 #define L5CM_PCS_ATTRIBUTES_COMPARE_HASH_RESULT (0x1<<2)
5312 #define L5CM_PCS_ATTRIBUTES_COMPARE_HASH_RESULT_SHIFT 2
5313 #define L5CM_PCS_ATTRIBUTES_QUERY_ULP_ACCEPT (0x1<<3)
5314 #define L5CM_PCS_ATTRIBUTES_QUERY_ULP_ACCEPT_SHIFT 3
5315 #define L5CM_PCS_ATTRIBUTES_FIND_DEST_MAC (0x1<<4)
5316 #define L5CM_PCS_ATTRIBUTES_FIND_DEST_MAC_SHIFT 4
5317 #define L5CM_PCS_ATTRIBUTES_L4_OFFLOAD (0x1<<5)
5318 #define L5CM_PCS_ATTRIBUTES_L4_OFFLOAD_SHIFT 5
5319 #define L5CM_PCS_ATTRIBUTES_FORWARD_PACKET (0x1<<6)
5320 #define L5CM_PCS_ATTRIBUTES_FORWARD_PACKET_SHIFT 6
5321 #define L5CM_PCS_ATTRIBUTES_RSRV (0x1<<7)
5322 #define L5CM_PCS_ATTRIBUTES_RSRV_SHIFT 7
5329 union l5cm_seg_params
{
5330 struct l5cm_pcse_syn syn_seg_params
;
5331 struct l5cm_pcse_ack ack_seg_params
;
5335 * pcs entry data for passive connections
5337 struct l5cm_pcs_hdr
{
5338 struct l5cm_hash_input_string hash_input_string
;
5339 struct l5cm_conn_addr_params conn_addr_buf
;
5342 union l5cm_seg_params seg_params
;
5343 struct l5cm_pcs_attributes att
;
5344 #if defined(__BIG_ENDIAN)
5347 #elif defined(__LITTLE_ENDIAN)
5354 * pcs entry for passive connections
5356 struct l5cm_pcs_entry
{
5357 struct l5cm_pcs_hdr hdr
;
5358 u8 rx_segment
[1516];
5365 * l5cm connection parameters
5367 union l5cm_reduce_param_union
{
5373 * l5cm connection parameters
5375 struct l5cm_reduce_conn
{
5376 union l5cm_reduce_param_union opaque1
;
5381 * l5cm slow path element
5383 union l5cm_specific_data
{
5384 u8 protocol_data
[8];
5385 struct regpair phy_address
;
5386 struct l5cm_packet_size packet_size
;
5387 struct l5cm_reduce_conn reduced_conn
;
5391 * l5 slow path element
5395 union l5cm_specific_data data
;
5402 * Termination variables
5404 struct l5cm_term_vars
{
5406 #define L5CM_TERM_VARS_TCP_STATE (0xF<<0)
5407 #define L5CM_TERM_VARS_TCP_STATE_SHIFT 0
5408 #define L5CM_TERM_VARS_FIN_RECEIVED_SBIT (0x1<<4)
5409 #define L5CM_TERM_VARS_FIN_RECEIVED_SBIT_SHIFT 4
5410 #define L5CM_TERM_VARS_ACK_ON_FIN_RECEIVED_SBIT (0x1<<5)
5411 #define L5CM_TERM_VARS_ACK_ON_FIN_RECEIVED_SBIT_SHIFT 5
5412 #define L5CM_TERM_VARS_TERM_ON_CHIP (0x1<<6)
5413 #define L5CM_TERM_VARS_TERM_ON_CHIP_SHIFT 6
5414 #define L5CM_TERM_VARS_RSRV (0x1<<7)
5415 #define L5CM_TERM_VARS_RSRV_SHIFT 7
5424 struct tstorm_l5cm_tcp_flags
{
5426 #define TSTORM_L5CM_TCP_FLAGS_VLAN_ID (0xFFF<<0)
5427 #define TSTORM_L5CM_TCP_FLAGS_VLAN_ID_SHIFT 0
5428 #define TSTORM_L5CM_TCP_FLAGS_RSRV0 (0x1<<12)
5429 #define TSTORM_L5CM_TCP_FLAGS_RSRV0_SHIFT 12
5430 #define TSTORM_L5CM_TCP_FLAGS_TS_ENABLED (0x1<<13)
5431 #define TSTORM_L5CM_TCP_FLAGS_TS_ENABLED_SHIFT 13
5432 #define TSTORM_L5CM_TCP_FLAGS_RSRV1 (0x3<<14)
5433 #define TSTORM_L5CM_TCP_FLAGS_RSRV1_SHIFT 14
5440 struct xstorm_l5cm_tcp_flags
{
5442 #define XSTORM_L5CM_TCP_FLAGS_ENC_ENABLED (0x1<<0)
5443 #define XSTORM_L5CM_TCP_FLAGS_ENC_ENABLED_SHIFT 0
5444 #define XSTORM_L5CM_TCP_FLAGS_TS_ENABLED (0x1<<1)
5445 #define XSTORM_L5CM_TCP_FLAGS_TS_ENABLED_SHIFT 1
5446 #define XSTORM_L5CM_TCP_FLAGS_WND_SCL_EN (0x1<<2)
5447 #define XSTORM_L5CM_TCP_FLAGS_WND_SCL_EN_SHIFT 2
5448 #define XSTORM_L5CM_TCP_FLAGS_RSRV (0x1F<<3)
5449 #define XSTORM_L5CM_TCP_FLAGS_RSRV_SHIFT 3
5455 * Out-of-order states
5457 enum tcp_ooo_event
{
5458 TCP_EVENT_ADD_PEN
= 0,
5459 TCP_EVENT_ADD_NEW_ISLE
= 1,
5460 TCP_EVENT_ADD_ISLE_RIGHT
= 2,
5461 TCP_EVENT_ADD_ISLE_LEFT
= 3,
5471 enum tcp_tstorm_ooo
{
5472 TCP_TSTORM_OOO_DROP_AND_PROC_ACK
= 0,
5473 TCP_TSTORM_OOO_SEND_PURE_ACK
= 1,
5474 TCP_TSTORM_OOO_SUPPORTED
= 2,
5486 #endif /* __5710_HSI_CNIC_LE__ */