1 /******************************************************************************
3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
5 * Portions of this file are derived from the ipw3945 project.
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 * The full GNU General Public License is included in this distribution in the
21 * file called LICENSE.
23 * Contact Information:
24 * Intel Linux Wireless <ilw@linux.intel.com>
25 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *****************************************************************************/
28 #include <linux/delay.h>
29 #include <linux/device.h>
33 #include "iwl-debug.h"
35 #define IWL_POLL_INTERVAL 10 /* microseconds */
37 static inline void __iwl_set_bit(struct iwl_bus
*bus
, u32 reg
, u32 mask
)
39 iwl_write32(bus
, reg
, iwl_read32(bus
, reg
) | mask
);
42 static inline void __iwl_clear_bit(struct iwl_bus
*bus
, u32 reg
, u32 mask
)
44 iwl_write32(bus
, reg
, iwl_read32(bus
, reg
) & ~mask
);
47 void iwl_set_bit(struct iwl_bus
*bus
, u32 reg
, u32 mask
)
51 spin_lock_irqsave(&bus
->reg_lock
, flags
);
52 __iwl_set_bit(bus
, reg
, mask
);
53 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
56 void iwl_clear_bit(struct iwl_bus
*bus
, u32 reg
, u32 mask
)
60 spin_lock_irqsave(&bus
->reg_lock
, flags
);
61 __iwl_clear_bit(bus
, reg
, mask
);
62 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
65 int iwl_poll_bit(struct iwl_bus
*bus
, u32 addr
,
66 u32 bits
, u32 mask
, int timeout
)
71 if ((iwl_read32(bus
, addr
) & mask
) == (bits
& mask
))
73 udelay(IWL_POLL_INTERVAL
);
74 t
+= IWL_POLL_INTERVAL
;
75 } while (t
< timeout
);
80 int iwl_grab_nic_access_silent(struct iwl_bus
*bus
)
84 lockdep_assert_held(&bus
->reg_lock
);
86 /* this bit wakes up the NIC */
87 __iwl_set_bit(bus
, CSR_GP_CNTRL
, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ
);
90 * These bits say the device is running, and should keep running for
91 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
92 * but they do not indicate that embedded SRAM is restored yet;
93 * 3945 and 4965 have volatile SRAM, and must save/restore contents
94 * to/from host DRAM when sleeping/waking for power-saving.
95 * Each direction takes approximately 1/4 millisecond; with this
96 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
97 * series of register accesses are expected (e.g. reading Event Log),
98 * to keep device from sleeping.
100 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
101 * SRAM is okay/restored. We don't check that here because this call
102 * is just for hardware register access; but GP1 MAC_SLEEP check is a
103 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
105 * 5000 series and later (including 1000 series) have non-volatile SRAM,
106 * and do not save/restore SRAM when power cycling.
108 ret
= iwl_poll_bit(bus
, CSR_GP_CNTRL
,
109 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN
,
110 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY
|
111 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP
), 15000);
113 iwl_write32(bus
, CSR_RESET
, CSR_RESET_REG_FLAG_FORCE_NMI
);
120 int iwl_grab_nic_access(struct iwl_bus
*bus
)
122 int ret
= iwl_grab_nic_access_silent(bus
);
124 u32 val
= iwl_read32(bus
, CSR_GP_CNTRL
);
126 "MAC is in deep sleep!. CSR_GP_CNTRL = 0x%08X\n", val
);
132 void iwl_release_nic_access(struct iwl_bus
*bus
)
134 lockdep_assert_held(&bus
->reg_lock
);
135 __iwl_clear_bit(bus
, CSR_GP_CNTRL
,
136 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ
);
139 u32
iwl_read_direct32(struct iwl_bus
*bus
, u32 reg
)
144 spin_lock_irqsave(&bus
->reg_lock
, flags
);
145 iwl_grab_nic_access(bus
);
146 value
= iwl_read32(bus
, reg
);
147 iwl_release_nic_access(bus
);
148 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
153 void iwl_write_direct32(struct iwl_bus
*bus
, u32 reg
, u32 value
)
157 spin_lock_irqsave(&bus
->reg_lock
, flags
);
158 if (!iwl_grab_nic_access(bus
)) {
159 iwl_write32(bus
, reg
, value
);
160 iwl_release_nic_access(bus
);
162 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
165 int iwl_poll_direct_bit(struct iwl_bus
*bus
, u32 addr
, u32 mask
,
171 if ((iwl_read_direct32(bus
, addr
) & mask
) == mask
)
173 udelay(IWL_POLL_INTERVAL
);
174 t
+= IWL_POLL_INTERVAL
;
175 } while (t
< timeout
);
180 static inline u32
__iwl_read_prph(struct iwl_bus
*bus
, u32 reg
)
182 iwl_write32(bus
, HBUS_TARG_PRPH_RADDR
, reg
| (3 << 24));
184 return iwl_read32(bus
, HBUS_TARG_PRPH_RDAT
);
187 static inline void __iwl_write_prph(struct iwl_bus
*bus
, u32 addr
, u32 val
)
189 iwl_write32(bus
, HBUS_TARG_PRPH_WADDR
,
190 ((addr
& 0x0000FFFF) | (3 << 24)));
192 iwl_write32(bus
, HBUS_TARG_PRPH_WDAT
, val
);
195 u32
iwl_read_prph(struct iwl_bus
*bus
, u32 reg
)
200 spin_lock_irqsave(&bus
->reg_lock
, flags
);
201 iwl_grab_nic_access(bus
);
202 val
= __iwl_read_prph(bus
, reg
);
203 iwl_release_nic_access(bus
);
204 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
208 void iwl_write_prph(struct iwl_bus
*bus
, u32 addr
, u32 val
)
212 spin_lock_irqsave(&bus
->reg_lock
, flags
);
213 if (!iwl_grab_nic_access(bus
)) {
214 __iwl_write_prph(bus
, addr
, val
);
215 iwl_release_nic_access(bus
);
217 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
220 void iwl_set_bits_prph(struct iwl_bus
*bus
, u32 reg
, u32 mask
)
224 spin_lock_irqsave(&bus
->reg_lock
, flags
);
225 iwl_grab_nic_access(bus
);
226 __iwl_write_prph(bus
, reg
, __iwl_read_prph(bus
, reg
) | mask
);
227 iwl_release_nic_access(bus
);
228 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
231 void iwl_set_bits_mask_prph(struct iwl_bus
*bus
, u32 reg
,
236 spin_lock_irqsave(&bus
->reg_lock
, flags
);
237 iwl_grab_nic_access(bus
);
238 __iwl_write_prph(bus
, reg
,
239 (__iwl_read_prph(bus
, reg
) & mask
) | bits
);
240 iwl_release_nic_access(bus
);
241 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
244 void iwl_clear_bits_prph(struct iwl_bus
*bus
, u32 reg
, u32 mask
)
249 spin_lock_irqsave(&bus
->reg_lock
, flags
);
250 iwl_grab_nic_access(bus
);
251 val
= __iwl_read_prph(bus
, reg
);
252 __iwl_write_prph(bus
, reg
, (val
& ~mask
));
253 iwl_release_nic_access(bus
);
254 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
257 void _iwl_read_targ_mem_words(struct iwl_bus
*bus
, u32 addr
,
258 void *buf
, int words
)
264 spin_lock_irqsave(&bus
->reg_lock
, flags
);
265 iwl_grab_nic_access(bus
);
267 iwl_write32(bus
, HBUS_TARG_MEM_RADDR
, addr
);
270 for (offs
= 0; offs
< words
; offs
++)
271 vals
[offs
] = iwl_read32(bus
, HBUS_TARG_MEM_RDAT
);
273 iwl_release_nic_access(bus
);
274 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
277 u32
iwl_read_targ_mem(struct iwl_bus
*bus
, u32 addr
)
281 _iwl_read_targ_mem_words(bus
, addr
, &value
, 1);
286 int _iwl_write_targ_mem_words(struct iwl_bus
*bus
, u32 addr
,
287 void *buf
, int words
)
290 int offs
, result
= 0;
293 spin_lock_irqsave(&bus
->reg_lock
, flags
);
294 if (!iwl_grab_nic_access(bus
)) {
295 iwl_write32(bus
, HBUS_TARG_MEM_WADDR
, addr
);
298 for (offs
= 0; offs
< words
; offs
++)
299 iwl_write32(bus
, HBUS_TARG_MEM_WDAT
, vals
[offs
]);
300 iwl_release_nic_access(bus
);
303 spin_unlock_irqrestore(&bus
->reg_lock
, flags
);
308 int iwl_write_targ_mem(struct iwl_bus
*bus
, u32 addr
, u32 val
)
310 return _iwl_write_targ_mem_words(bus
, addr
, &val
, 1);