2 * Texas Instruments DA8xx/OMAP-L1x "glue layer"
4 * Copyright (c) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
6 * Based on the DaVinci "glue layer" code.
7 * Copyright (C) 2005-2006 by Texas Instruments
9 * This file is part of the Inventra Controller Driver for Linux.
11 * The Inventra Controller Driver for Linux is free software; you
12 * can redistribute it and/or modify it under the terms of the GNU
13 * General Public License version 2 as published by the Free Software
16 * The Inventra Controller Driver for Linux is distributed in
17 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
18 * without even the implied warranty of MERCHANTABILITY or
19 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
20 * License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with The Inventra Controller Driver for Linux ; if not,
24 * write to the Free Software Foundation, Inc., 59 Temple Place,
25 * Suite 330, Boston, MA 02111-1307 USA
29 #include <linux/init.h>
30 #include <linux/module.h>
31 #include <linux/clk.h>
33 #include <linux/platform_device.h>
34 #include <linux/dma-mapping.h>
36 #include <mach/da8xx.h>
39 #include "musb_core.h"
42 * DA8XX specific definitions
45 /* USB 2.0 OTG module registers */
46 #define DA8XX_USB_REVISION_REG 0x00
47 #define DA8XX_USB_CTRL_REG 0x04
48 #define DA8XX_USB_STAT_REG 0x08
49 #define DA8XX_USB_EMULATION_REG 0x0c
50 #define DA8XX_USB_MODE_REG 0x10 /* Transparent, CDC, [Generic] RNDIS */
51 #define DA8XX_USB_AUTOREQ_REG 0x14
52 #define DA8XX_USB_SRP_FIX_TIME_REG 0x18
53 #define DA8XX_USB_TEARDOWN_REG 0x1c
54 #define DA8XX_USB_INTR_SRC_REG 0x20
55 #define DA8XX_USB_INTR_SRC_SET_REG 0x24
56 #define DA8XX_USB_INTR_SRC_CLEAR_REG 0x28
57 #define DA8XX_USB_INTR_MASK_REG 0x2c
58 #define DA8XX_USB_INTR_MASK_SET_REG 0x30
59 #define DA8XX_USB_INTR_MASK_CLEAR_REG 0x34
60 #define DA8XX_USB_INTR_SRC_MASKED_REG 0x38
61 #define DA8XX_USB_END_OF_INTR_REG 0x3c
62 #define DA8XX_USB_GENERIC_RNDIS_EP_SIZE_REG(n) (0x50 + (((n) - 1) << 2))
64 /* Control register bits */
65 #define DA8XX_SOFT_RESET_MASK 1
67 #define DA8XX_USB_TX_EP_MASK 0x1f /* EP0 + 4 Tx EPs */
68 #define DA8XX_USB_RX_EP_MASK 0x1e /* 4 Rx EPs */
70 /* USB interrupt register bits */
71 #define DA8XX_INTR_USB_SHIFT 16
72 #define DA8XX_INTR_USB_MASK (0x1ff << DA8XX_INTR_USB_SHIFT) /* 8 Mentor */
73 /* interrupts and DRVVBUS interrupt */
74 #define DA8XX_INTR_DRVVBUS 0x100
75 #define DA8XX_INTR_RX_SHIFT 8
76 #define DA8XX_INTR_RX_MASK (DA8XX_USB_RX_EP_MASK << DA8XX_INTR_RX_SHIFT)
77 #define DA8XX_INTR_TX_SHIFT 0
78 #define DA8XX_INTR_TX_MASK (DA8XX_USB_TX_EP_MASK << DA8XX_INTR_TX_SHIFT)
80 #define DA8XX_MENTOR_CORE_OFFSET 0x400
82 #define CFGCHIP2 IO_ADDRESS(DA8XX_SYSCFG0_BASE + DA8XX_CFGCHIP2_REG)
86 struct platform_device
*musb
;
91 * REVISIT (PM): we should be able to keep the PHY in low power mode most
92 * of the time (24 MHz oscillator and PLL off, etc.) by setting POWER.D0
93 * and, when in host mode, autosuspending idle root ports... PHY_PLLON
94 * (overriding SUSPENDM?) then likely needs to stay off.
97 static inline void phy_on(void)
99 u32 cfgchip2
= __raw_readl(CFGCHIP2
);
102 * Start the on-chip PHY and its PLL.
104 cfgchip2
&= ~(CFGCHIP2_RESET
| CFGCHIP2_PHYPWRDN
| CFGCHIP2_OTGPWRDN
);
105 cfgchip2
|= CFGCHIP2_PHY_PLLON
;
106 __raw_writel(cfgchip2
, CFGCHIP2
);
108 pr_info("Waiting for USB PHY clock good...\n");
109 while (!(__raw_readl(CFGCHIP2
) & CFGCHIP2_PHYCLKGD
))
113 static inline void phy_off(void)
115 u32 cfgchip2
= __raw_readl(CFGCHIP2
);
118 * Ensure that USB 1.1 reference clock is not being sourced from
119 * USB 2.0 PHY. Otherwise do not power down the PHY.
121 if (!(cfgchip2
& CFGCHIP2_USB1PHYCLKMUX
) &&
122 (cfgchip2
& CFGCHIP2_USB1SUSPENDM
)) {
123 pr_warning("USB 1.1 clocked from USB 2.0 PHY -- "
124 "can't power it down\n");
129 * Power down the on-chip PHY.
131 cfgchip2
|= CFGCHIP2_PHYPWRDN
| CFGCHIP2_OTGPWRDN
;
132 __raw_writel(cfgchip2
, CFGCHIP2
);
136 * Because we don't set CTRL.UINT, it's "important" to:
137 * - not read/write INTRUSB/INTRUSBE (except during
138 * initial setup, as a workaround);
139 * - use INTSET/INTCLR instead.
143 * da8xx_musb_enable - enable interrupts
145 static void da8xx_musb_enable(struct musb
*musb
)
147 void __iomem
*reg_base
= musb
->ctrl_base
;
150 /* Workaround: setup IRQs through both register sets. */
151 mask
= ((musb
->epmask
& DA8XX_USB_TX_EP_MASK
) << DA8XX_INTR_TX_SHIFT
) |
152 ((musb
->epmask
& DA8XX_USB_RX_EP_MASK
) << DA8XX_INTR_RX_SHIFT
) |
154 musb_writel(reg_base
, DA8XX_USB_INTR_MASK_SET_REG
, mask
);
156 /* Force the DRVVBUS IRQ so we can start polling for ID change. */
157 if (is_otg_enabled(musb
))
158 musb_writel(reg_base
, DA8XX_USB_INTR_SRC_SET_REG
,
159 DA8XX_INTR_DRVVBUS
<< DA8XX_INTR_USB_SHIFT
);
163 * da8xx_musb_disable - disable HDRC and flush interrupts
165 static void da8xx_musb_disable(struct musb
*musb
)
167 void __iomem
*reg_base
= musb
->ctrl_base
;
169 musb_writel(reg_base
, DA8XX_USB_INTR_MASK_CLEAR_REG
,
170 DA8XX_INTR_USB_MASK
|
171 DA8XX_INTR_TX_MASK
| DA8XX_INTR_RX_MASK
);
172 musb_writeb(musb
->mregs
, MUSB_DEVCTL
, 0);
173 musb_writel(reg_base
, DA8XX_USB_END_OF_INTR_REG
, 0);
176 #define portstate(stmt) stmt
178 static void da8xx_musb_set_vbus(struct musb
*musb
, int is_on
)
180 WARN_ON(is_on
&& is_peripheral_active(musb
));
183 #define POLL_SECONDS 2
185 static struct timer_list otg_workaround
;
187 static void otg_timer(unsigned long _musb
)
189 struct musb
*musb
= (void *)_musb
;
190 void __iomem
*mregs
= musb
->mregs
;
195 * We poll because DaVinci's won't expose several OTG-critical
196 * status change events (from the transceiver) otherwise.
198 devctl
= musb_readb(mregs
, MUSB_DEVCTL
);
199 dev_dbg(musb
->controller
, "Poll devctl %02x (%s)\n", devctl
,
200 otg_state_string(musb
->xceiv
->state
));
202 spin_lock_irqsave(&musb
->lock
, flags
);
203 switch (musb
->xceiv
->state
) {
204 case OTG_STATE_A_WAIT_BCON
:
205 devctl
&= ~MUSB_DEVCTL_SESSION
;
206 musb_writeb(musb
->mregs
, MUSB_DEVCTL
, devctl
);
208 devctl
= musb_readb(musb
->mregs
, MUSB_DEVCTL
);
209 if (devctl
& MUSB_DEVCTL_BDEVICE
) {
210 musb
->xceiv
->state
= OTG_STATE_B_IDLE
;
213 musb
->xceiv
->state
= OTG_STATE_A_IDLE
;
217 case OTG_STATE_A_WAIT_VFALL
:
219 * Wait till VBUS falls below SessionEnd (~0.2 V); the 1.3
220 * RTL seems to mis-handle session "start" otherwise (or in
221 * our case "recover"), in routine "VBUS was valid by the time
222 * VBUSERR got reported during enumeration" cases.
224 if (devctl
& MUSB_DEVCTL_VBUS
) {
225 mod_timer(&otg_workaround
, jiffies
+ POLL_SECONDS
* HZ
);
228 musb
->xceiv
->state
= OTG_STATE_A_WAIT_VRISE
;
229 musb_writel(musb
->ctrl_base
, DA8XX_USB_INTR_SRC_SET_REG
,
230 MUSB_INTR_VBUSERROR
<< DA8XX_INTR_USB_SHIFT
);
232 case OTG_STATE_B_IDLE
:
233 if (!is_peripheral_enabled(musb
))
237 * There's no ID-changed IRQ, so we have no good way to tell
238 * when to switch to the A-Default state machine (by setting
239 * the DEVCTL.Session bit).
241 * Workaround: whenever we're in B_IDLE, try setting the
242 * session flag every few seconds. If it works, ID was
243 * grounded and we're now in the A-Default state machine.
245 * NOTE: setting the session flag is _supposed_ to trigger
246 * SRP but clearly it doesn't.
248 musb_writeb(mregs
, MUSB_DEVCTL
, devctl
| MUSB_DEVCTL_SESSION
);
249 devctl
= musb_readb(mregs
, MUSB_DEVCTL
);
250 if (devctl
& MUSB_DEVCTL_BDEVICE
)
251 mod_timer(&otg_workaround
, jiffies
+ POLL_SECONDS
* HZ
);
253 musb
->xceiv
->state
= OTG_STATE_A_IDLE
;
258 spin_unlock_irqrestore(&musb
->lock
, flags
);
261 static void da8xx_musb_try_idle(struct musb
*musb
, unsigned long timeout
)
263 static unsigned long last_timer
;
265 if (!is_otg_enabled(musb
))
269 timeout
= jiffies
+ msecs_to_jiffies(3);
271 /* Never idle if active, or when VBUS timeout is not set as host */
272 if (musb
->is_active
|| (musb
->a_wait_bcon
== 0 &&
273 musb
->xceiv
->state
== OTG_STATE_A_WAIT_BCON
)) {
274 dev_dbg(musb
->controller
, "%s active, deleting timer\n",
275 otg_state_string(musb
->xceiv
->state
));
276 del_timer(&otg_workaround
);
277 last_timer
= jiffies
;
281 if (time_after(last_timer
, timeout
) && timer_pending(&otg_workaround
)) {
282 dev_dbg(musb
->controller
, "Longer idle timer already pending, ignoring...\n");
285 last_timer
= timeout
;
287 dev_dbg(musb
->controller
, "%s inactive, starting idle timer for %u ms\n",
288 otg_state_string(musb
->xceiv
->state
),
289 jiffies_to_msecs(timeout
- jiffies
));
290 mod_timer(&otg_workaround
, timeout
);
293 static irqreturn_t
da8xx_musb_interrupt(int irq
, void *hci
)
295 struct musb
*musb
= hci
;
296 void __iomem
*reg_base
= musb
->ctrl_base
;
298 irqreturn_t ret
= IRQ_NONE
;
301 spin_lock_irqsave(&musb
->lock
, flags
);
304 * NOTE: DA8XX shadows the Mentor IRQs. Don't manage them through
305 * the Mentor registers (except for setup), use the TI ones and EOI.
308 /* Acknowledge and handle non-CPPI interrupts */
309 status
= musb_readl(reg_base
, DA8XX_USB_INTR_SRC_MASKED_REG
);
313 musb_writel(reg_base
, DA8XX_USB_INTR_SRC_CLEAR_REG
, status
);
314 dev_dbg(musb
->controller
, "USB IRQ %08x\n", status
);
316 musb
->int_rx
= (status
& DA8XX_INTR_RX_MASK
) >> DA8XX_INTR_RX_SHIFT
;
317 musb
->int_tx
= (status
& DA8XX_INTR_TX_MASK
) >> DA8XX_INTR_TX_SHIFT
;
318 musb
->int_usb
= (status
& DA8XX_INTR_USB_MASK
) >> DA8XX_INTR_USB_SHIFT
;
321 * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
322 * DA8xx's missing ID change IRQ. We need an ID change IRQ to
323 * switch appropriately between halves of the OTG state machine.
324 * Managing DEVCTL.Session per Mentor docs requires that we know its
325 * value but DEVCTL.BDevice is invalid without DEVCTL.Session set.
326 * Also, DRVVBUS pulses for SRP (but not at 5 V)...
328 if (status
& (DA8XX_INTR_DRVVBUS
<< DA8XX_INTR_USB_SHIFT
)) {
329 int drvvbus
= musb_readl(reg_base
, DA8XX_USB_STAT_REG
);
330 void __iomem
*mregs
= musb
->mregs
;
331 u8 devctl
= musb_readb(mregs
, MUSB_DEVCTL
);
334 err
= is_host_enabled(musb
) && (musb
->int_usb
&
335 MUSB_INTR_VBUSERROR
);
338 * The Mentor core doesn't debounce VBUS as needed
339 * to cope with device connect current spikes. This
340 * means it's not uncommon for bus-powered devices
341 * to get VBUS errors during enumeration.
343 * This is a workaround, but newer RTL from Mentor
344 * seems to allow a better one: "re"-starting sessions
345 * without waiting for VBUS to stop registering in
348 musb
->int_usb
&= ~MUSB_INTR_VBUSERROR
;
349 musb
->xceiv
->state
= OTG_STATE_A_WAIT_VFALL
;
350 mod_timer(&otg_workaround
, jiffies
+ POLL_SECONDS
* HZ
);
351 WARNING("VBUS error workaround (delay coming)\n");
352 } else if (is_host_enabled(musb
) && drvvbus
) {
354 musb
->xceiv
->default_a
= 1;
355 musb
->xceiv
->state
= OTG_STATE_A_WAIT_VRISE
;
356 portstate(musb
->port1_status
|= USB_PORT_STAT_POWER
);
357 del_timer(&otg_workaround
);
361 musb
->xceiv
->default_a
= 0;
362 musb
->xceiv
->state
= OTG_STATE_B_IDLE
;
363 portstate(musb
->port1_status
&= ~USB_PORT_STAT_POWER
);
366 dev_dbg(musb
->controller
, "VBUS %s (%s)%s, devctl %02x\n",
367 drvvbus
? "on" : "off",
368 otg_state_string(musb
->xceiv
->state
),
374 if (musb
->int_tx
|| musb
->int_rx
|| musb
->int_usb
)
375 ret
|= musb_interrupt(musb
);
378 /* EOI needs to be written for the IRQ to be re-asserted. */
379 if (ret
== IRQ_HANDLED
|| status
)
380 musb_writel(reg_base
, DA8XX_USB_END_OF_INTR_REG
, 0);
382 /* Poll for ID change */
383 if (is_otg_enabled(musb
) && musb
->xceiv
->state
== OTG_STATE_B_IDLE
)
384 mod_timer(&otg_workaround
, jiffies
+ POLL_SECONDS
* HZ
);
386 spin_unlock_irqrestore(&musb
->lock
, flags
);
391 static int da8xx_musb_set_mode(struct musb
*musb
, u8 musb_mode
)
393 u32 cfgchip2
= __raw_readl(CFGCHIP2
);
395 cfgchip2
&= ~CFGCHIP2_OTGMODE
;
397 case MUSB_HOST
: /* Force VBUS valid, ID = 0 */
398 cfgchip2
|= CFGCHIP2_FORCE_HOST
;
400 case MUSB_PERIPHERAL
: /* Force VBUS valid, ID = 1 */
401 cfgchip2
|= CFGCHIP2_FORCE_DEVICE
;
403 case MUSB_OTG
: /* Don't override the VBUS/ID comparators */
404 cfgchip2
|= CFGCHIP2_NO_OVERRIDE
;
407 dev_dbg(musb
->controller
, "Trying to set unsupported mode %u\n", musb_mode
);
410 __raw_writel(cfgchip2
, CFGCHIP2
);
414 static int da8xx_musb_init(struct musb
*musb
)
416 void __iomem
*reg_base
= musb
->ctrl_base
;
419 musb
->mregs
+= DA8XX_MENTOR_CORE_OFFSET
;
421 /* Returns zero if e.g. not clocked */
422 rev
= musb_readl(reg_base
, DA8XX_USB_REVISION_REG
);
426 usb_nop_xceiv_register();
427 musb
->xceiv
= otg_get_transceiver();
431 if (is_host_enabled(musb
))
432 setup_timer(&otg_workaround
, otg_timer
, (unsigned long)musb
);
434 /* Reset the controller */
435 musb_writel(reg_base
, DA8XX_USB_CTRL_REG
, DA8XX_SOFT_RESET_MASK
);
437 /* Start the on-chip PHY and its PLL. */
442 /* NOTE: IRQs are in mixed mode, not bypass to pure MUSB */
443 pr_debug("DA8xx OTG revision %08x, PHY %03x, control %02x\n",
444 rev
, __raw_readl(CFGCHIP2
),
445 musb_readb(reg_base
, DA8XX_USB_CTRL_REG
));
447 musb
->isr
= da8xx_musb_interrupt
;
453 static int da8xx_musb_exit(struct musb
*musb
)
455 if (is_host_enabled(musb
))
456 del_timer_sync(&otg_workaround
);
460 otg_put_transceiver(musb
->xceiv
);
461 usb_nop_xceiv_unregister();
466 static const struct musb_platform_ops da8xx_ops
= {
467 .init
= da8xx_musb_init
,
468 .exit
= da8xx_musb_exit
,
470 .enable
= da8xx_musb_enable
,
471 .disable
= da8xx_musb_disable
,
473 .set_mode
= da8xx_musb_set_mode
,
474 .try_idle
= da8xx_musb_try_idle
,
476 .set_vbus
= da8xx_musb_set_vbus
,
479 static u64 da8xx_dmamask
= DMA_BIT_MASK(32);
481 static int __init
da8xx_probe(struct platform_device
*pdev
)
483 struct musb_hdrc_platform_data
*pdata
= pdev
->dev
.platform_data
;
484 struct platform_device
*musb
;
485 struct da8xx_glue
*glue
;
491 glue
= kzalloc(sizeof(*glue
), GFP_KERNEL
);
493 dev_err(&pdev
->dev
, "failed to allocate glue context\n");
497 musb
= platform_device_alloc("musb-hdrc", -1);
499 dev_err(&pdev
->dev
, "failed to allocate musb device\n");
503 clk
= clk_get(&pdev
->dev
, "usb20");
505 dev_err(&pdev
->dev
, "failed to get clock\n");
510 ret
= clk_enable(clk
);
512 dev_err(&pdev
->dev
, "failed to enable clock\n");
516 musb
->dev
.parent
= &pdev
->dev
;
517 musb
->dev
.dma_mask
= &da8xx_dmamask
;
518 musb
->dev
.coherent_dma_mask
= da8xx_dmamask
;
520 glue
->dev
= &pdev
->dev
;
524 pdata
->platform_ops
= &da8xx_ops
;
526 platform_set_drvdata(pdev
, glue
);
528 ret
= platform_device_add_resources(musb
, pdev
->resource
,
529 pdev
->num_resources
);
531 dev_err(&pdev
->dev
, "failed to add resources\n");
535 ret
= platform_device_add_data(musb
, pdata
, sizeof(*pdata
));
537 dev_err(&pdev
->dev
, "failed to add platform_data\n");
541 ret
= platform_device_add(musb
);
543 dev_err(&pdev
->dev
, "failed to register musb device\n");
556 platform_device_put(musb
);
565 static int __exit
da8xx_remove(struct platform_device
*pdev
)
567 struct da8xx_glue
*glue
= platform_get_drvdata(pdev
);
569 platform_device_del(glue
->musb
);
570 platform_device_put(glue
->musb
);
571 clk_disable(glue
->clk
);
578 static struct platform_driver da8xx_driver
= {
579 .remove
= __exit_p(da8xx_remove
),
581 .name
= "musb-da8xx",
585 MODULE_DESCRIPTION("DA8xx/OMAP-L1x MUSB Glue Layer");
586 MODULE_AUTHOR("Sergei Shtylyov <sshtylyov@ru.mvista.com>");
587 MODULE_LICENSE("GPL v2");
589 static int __init
da8xx_init(void)
591 return platform_driver_probe(&da8xx_driver
, da8xx_probe
);
593 subsys_initcall(da8xx_init
);
595 static void __exit
da8xx_exit(void)
597 platform_driver_unregister(&da8xx_driver
);
599 module_exit(da8xx_exit
);