Merge tag 'v3.3.7' into 3.3/master
[zen-stable.git] / include / linux / mmc / sdhci.h
blobc750f85177d95cb7b849249ef9a0c007b7687992
1 /*
2 * linux/include/linux/mmc/sdhci.h - Secure Digital Host Controller Interface
4 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
11 #ifndef LINUX_MMC_SDHCI_H
12 #define LINUX_MMC_SDHCI_H
14 #include <linux/scatterlist.h>
15 #include <linux/compiler.h>
16 #include <linux/types.h>
17 #include <linux/io.h>
18 #include <linux/mmc/host.h>
20 struct sdhci_host {
21 /* Data set by hardware interface driver */
22 const char *hw_name; /* Hardware bus name */
24 unsigned int quirks; /* Deviations from spec. */
26 /* Controller doesn't honor resets unless we touch the clock register */
27 #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
28 /* Controller has bad caps bits, but really supports DMA */
29 #define SDHCI_QUIRK_FORCE_DMA (1<<1)
30 /* Controller doesn't like to be reset when there is no card inserted. */
31 #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
32 /* Controller doesn't like clearing the power reg before a change */
33 #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
34 /* Controller has flaky internal state so reset it on each ios change */
35 #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
36 /* Controller has an unusable DMA engine */
37 #define SDHCI_QUIRK_BROKEN_DMA (1<<5)
38 /* Controller has an unusable ADMA engine */
39 #define SDHCI_QUIRK_BROKEN_ADMA (1<<6)
40 /* Controller can only DMA from 32-bit aligned addresses */
41 #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7)
42 /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
43 #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8)
44 /* Controller can only ADMA chunks that are a multiple of 32 bits */
45 #define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9)
46 /* Controller needs to be reset after each request to stay stable */
47 #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10)
48 /* Controller needs voltage and power writes to happen separately */
49 #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11)
50 /* Controller provides an incorrect timeout value for transfers */
51 #define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12)
52 /* Controller has an issue with buffer bits for small transfers */
53 #define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13)
54 /* Controller does not provide transfer-complete interrupt when not busy */
55 #define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14)
56 /* Controller has unreliable card detection */
57 #define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15)
58 /* Controller reports inverted write-protect state */
59 #define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16)
60 /* Controller has nonstandard clock management */
61 #define SDHCI_QUIRK_NONSTANDARD_CLOCK (1<<17)
62 /* Controller does not like fast PIO transfers */
63 #define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18)
64 /* Controller losing signal/interrupt enable states after reset */
65 #define SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET (1<<19)
66 /* Controller has to be forced to use block size of 2048 bytes */
67 #define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20)
68 /* Controller cannot do multi-block transfers */
69 #define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21)
70 /* Controller can only handle 1-bit data transfers */
71 #define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22)
72 /* Controller needs 10ms delay between applying power and clock */
73 #define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23)
74 /* Controller uses SDCLK instead of TMCLK for data timeouts */
75 #define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24)
76 /* Controller reports wrong base clock capability */
77 #define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25)
78 /* Controller cannot support End Attribute in NOP ADMA descriptor */
79 #define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26)
80 /* Controller is missing device caps. Use caps provided by host */
81 #define SDHCI_QUIRK_MISSING_CAPS (1<<27)
82 /* Controller uses Auto CMD12 command to stop the transfer */
83 #define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12 (1<<28)
84 /* Controller doesn't have HISPD bit field in HI-SPEED SD card */
85 #define SDHCI_QUIRK_NO_HISPD_BIT (1<<29)
86 /* Controller treats ADMA descriptors with length 0000h incorrectly */
87 #define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC (1<<30)
88 /* The read-only detection via SDHCI_PRESENT_STATE register is unstable */
89 #define SDHCI_QUIRK_UNSTABLE_RO_DETECT (1<<31)
91 unsigned int quirks2; /* More deviations from spec. */
93 int irq; /* Device IRQ */
94 void __iomem *ioaddr; /* Mapped address */
96 const struct sdhci_ops *ops; /* Low level hw interface */
98 struct regulator *vmmc; /* Power regulator */
100 /* Internal data */
101 struct mmc_host *mmc; /* MMC structure */
102 u64 dma_mask; /* custom DMA mask */
104 #if defined(CONFIG_LEDS_CLASS) || defined(CONFIG_LEDS_CLASS_MODULE)
105 struct led_classdev led; /* LED control */
106 char led_name[32];
107 #endif
109 spinlock_t lock; /* Mutex */
111 int flags; /* Host attributes */
112 #define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */
113 #define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */
114 #define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */
115 #define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */
116 #define SDHCI_SDR50_NEEDS_TUNING (1<<4) /* SDR50 needs tuning */
117 #define SDHCI_NEEDS_RETUNING (1<<5) /* Host needs retuning */
118 #define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */
119 #define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */
120 #define SDHCI_PV_ENABLED (1<<8) /* Preset value enabled */
121 #define SDHCI_SDIO_IRQ_ENABLED (1<<9) /* SDIO irq enabled */
122 #define SDHCI_HS200_NEEDS_TUNING (1<<10) /* HS200 needs tuning */
124 unsigned int version; /* SDHCI spec. version */
126 unsigned int max_clk; /* Max possible freq (MHz) */
127 unsigned int timeout_clk; /* Timeout freq (KHz) */
128 unsigned int clk_mul; /* Clock Muliplier value */
130 unsigned int clock; /* Current clock (MHz) */
131 u8 pwr; /* Current voltage */
133 bool runtime_suspended; /* Host is runtime suspended */
135 struct mmc_request *mrq; /* Current request */
136 struct mmc_command *cmd; /* Current command */
137 struct mmc_data *data; /* Current data request */
138 unsigned int data_early:1; /* Data finished before cmd */
140 struct sg_mapping_iter sg_miter; /* SG state for PIO */
141 unsigned int blocks; /* remaining PIO blocks */
143 int sg_count; /* Mapped sg entries */
145 u8 *adma_desc; /* ADMA descriptor table */
146 u8 *align_buffer; /* Bounce buffer */
148 dma_addr_t adma_addr; /* Mapped ADMA descr. table */
149 dma_addr_t align_addr; /* Mapped bounce buffer */
151 struct tasklet_struct card_tasklet; /* Tasklet structures */
152 struct tasklet_struct finish_tasklet;
154 struct timer_list timer; /* Timer for timeouts */
156 unsigned int caps; /* Alternative capabilities */
158 unsigned int ocr_avail_sdio; /* OCR bit masks */
159 unsigned int ocr_avail_sd;
160 unsigned int ocr_avail_mmc;
162 wait_queue_head_t buf_ready_int; /* Waitqueue for Buffer Read Ready interrupt */
163 unsigned int tuning_done; /* Condition flag set when CMD19 succeeds */
165 unsigned int tuning_count; /* Timer count for re-tuning */
166 unsigned int tuning_mode; /* Re-tuning mode supported by host */
167 #define SDHCI_TUNING_MODE_1 0
168 struct timer_list tuning_timer; /* Timer for tuning */
170 unsigned long private[0] ____cacheline_aligned;
172 #endif /* LINUX_MMC_SDHCI_H */