1 /* cx25840 audio functions
3 * This program is free software; you can redistribute it and/or
4 * modify it under the terms of the GNU General Public License
5 * as published by the Free Software Foundation; either version 2
6 * of the License, or (at your option) any later version.
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
19 #include <linux/videodev2.h>
20 #include <linux/i2c.h>
21 #include <media/v4l2-common.h>
22 #include <media/cx25840.h>
24 #include "cx25840-core.h"
27 * Note: The PLL and SRC parameters are based on a reference frequency that
30 * NTSC Color subcarrier freq * 8 = 4.5 MHz/286 * 455/2 * 8 = 28.63636363... MHz
32 * However, it's not the exact reference frequency that matters, only that the
33 * firmware and modules that comprise the driver for a particular board all
34 * use the same value (close to the ideal value).
36 * Comments below will note which reference frequency is assumed for various
37 * parameters. They will usually be one of
39 * ref_freq = 28.636360 MHz
41 * ref_freq = 28.636363 MHz
44 static int cx25840_set_audclk_freq(struct i2c_client
*client
, u32 freq
)
46 struct cx25840_state
*state
= to_state(i2c_get_clientdata(client
));
48 if (state
->aud_input
!= CX25840_AUDIO_SERIAL
) {
52 * VID_PLL Integer = 0x0f, VID_PLL Post Divider = 0x04
53 * AUX_PLL Integer = 0x06, AUX PLL Post Divider = 0x10
55 cx25840_write4(client
, 0x108, 0x1006040f);
58 * VID_PLL Fraction (register 0x10c) = 0x2be2fe
59 * 28636360 * 0xf.15f17f0/4 = 108 MHz
60 * 432 MHz pre-postdivide
64 * AUX_PLL Fraction = 0x1bb39ee
65 * 28636363 * 0x6.dd9cf70/0x10 = 32000 * 384
66 * 196.6 MHz pre-postdivide
67 * FIXME < 200 MHz is out of specified valid range
68 * FIXME 28636363 ref_freq doesn't match VID PLL ref
70 cx25840_write4(client
, 0x110, 0x01bb39ee);
74 * SA_MCLK_DIV = 0x10 = 384/384 * AUX_PLL post dvivider
76 cx25840_write(client
, 0x127, 0x50);
78 if (is_cx2583x(state
))
82 /* 0x1.f77f = (4 * 28636360/8 * 2/455) / 32000 */
83 cx25840_write4(client
, 0x900, 0x0801f77f);
84 cx25840_write4(client
, 0x904, 0x0801f77f);
85 cx25840_write4(client
, 0x90c, 0x0801f77f);
90 * VID_PLL Integer = 0x0f, VID_PLL Post Divider = 0x04
91 * AUX_PLL Integer = 0x09, AUX PLL Post Divider = 0x10
93 cx25840_write4(client
, 0x108, 0x1009040f);
96 * VID_PLL Fraction (register 0x10c) = 0x2be2fe
97 * 28636360 * 0xf.15f17f0/4 = 108 MHz
98 * 432 MHz pre-postdivide
102 * AUX_PLL Fraction = 0x0ec6bd6
103 * 28636363 * 0x9.7635eb0/0x10 = 44100 * 384
104 * 271 MHz pre-postdivide
105 * FIXME 28636363 ref_freq doesn't match VID PLL ref
107 cx25840_write4(client
, 0x110, 0x00ec6bd6);
111 * SA_MCLK_DIV = 0x10 = 384/384 * AUX_PLL post dvivider
113 cx25840_write(client
, 0x127, 0x50);
115 if (is_cx2583x(state
))
119 /* 0x1.6d59 = (4 * 28636360/8 * 2/455) / 44100 */
120 cx25840_write4(client
, 0x900, 0x08016d59);
121 cx25840_write4(client
, 0x904, 0x08016d59);
122 cx25840_write4(client
, 0x90c, 0x08016d59);
127 * VID_PLL Integer = 0x0f, VID_PLL Post Divider = 0x04
128 * AUX_PLL Integer = 0x0a, AUX PLL Post Divider = 0x10
130 cx25840_write4(client
, 0x108, 0x100a040f);
133 * VID_PLL Fraction (register 0x10c) = 0x2be2fe
134 * 28636360 * 0xf.15f17f0/4 = 108 MHz
135 * 432 MHz pre-postdivide
139 * AUX_PLL Fraction = 0x098d6e5
140 * 28636363 * 0xa.4c6b728/0x10 = 48000 * 384
141 * 295 MHz pre-postdivide
142 * FIXME 28636363 ref_freq doesn't match VID PLL ref
144 cx25840_write4(client
, 0x110, 0x0098d6e5);
148 * SA_MCLK_DIV = 0x10 = 384/384 * AUX_PLL post dvivider
150 cx25840_write(client
, 0x127, 0x50);
152 if (is_cx2583x(state
))
156 /* 0x1.4faa = (4 * 28636360/8 * 2/455) / 48000 */
157 cx25840_write4(client
, 0x900, 0x08014faa);
158 cx25840_write4(client
, 0x904, 0x08014faa);
159 cx25840_write4(client
, 0x90c, 0x08014faa);
166 * VID_PLL Integer = 0x0f, VID_PLL Post Divider = 0x04
167 * AUX_PLL Integer = 0x08, AUX PLL Post Divider = 0x1e
169 cx25840_write4(client
, 0x108, 0x1e08040f);
172 * VID_PLL Fraction (register 0x10c) = 0x2be2fe
173 * 28636360 * 0xf.15f17f0/4 = 108 MHz
174 * 432 MHz pre-postdivide
178 * AUX_PLL Fraction = 0x12a0869
179 * 28636363 * 0x8.9504348/0x1e = 32000 * 256
180 * 246 MHz pre-postdivide
181 * FIXME 28636363 ref_freq doesn't match VID PLL ref
183 cx25840_write4(client
, 0x110, 0x012a0869);
187 * SA_MCLK_DIV = 0x14 = 256/384 * AUX_PLL post dvivider
189 cx25840_write(client
, 0x127, 0x54);
191 if (is_cx2583x(state
))
195 /* 0x1.0000 = 32000/32000 */
196 cx25840_write4(client
, 0x8f8, 0x08010000);
199 /* 0x2.0000 = 2 * (32000/32000) */
200 cx25840_write4(client
, 0x900, 0x08020000);
201 cx25840_write4(client
, 0x904, 0x08020000);
202 cx25840_write4(client
, 0x90c, 0x08020000);
207 * VID_PLL Integer = 0x0f, VID_PLL Post Divider = 0x04
208 * AUX_PLL Integer = 0x09, AUX PLL Post Divider = 0x18
210 cx25840_write4(client
, 0x108, 0x1809040f);
213 * VID_PLL Fraction (register 0x10c) = 0x2be2fe
214 * 28636360 * 0xf.15f17f0/4 = 108 MHz
215 * 432 MHz pre-postdivide
219 * AUX_PLL Fraction = 0x0ec6bd6
220 * 28636363 * 0x9.7635eb0/0x18 = 44100 * 256
221 * 271 MHz pre-postdivide
222 * FIXME 28636363 ref_freq doesn't match VID PLL ref
224 cx25840_write4(client
, 0x110, 0x00ec6bd6);
228 * SA_MCLK_DIV = 0x10 = 256/384 * AUX_PLL post dvivider
230 cx25840_write(client
, 0x127, 0x50);
232 if (is_cx2583x(state
))
236 /* 0x1.60cd = 44100/32000 */
237 cx25840_write4(client
, 0x8f8, 0x080160cd);
240 /* 0x1.7385 = 2 * (32000/44100) */
241 cx25840_write4(client
, 0x900, 0x08017385);
242 cx25840_write4(client
, 0x904, 0x08017385);
243 cx25840_write4(client
, 0x90c, 0x08017385);
248 * VID_PLL Integer = 0x0f, VID_PLL Post Divider = 0x04
249 * AUX_PLL Integer = 0x0a, AUX PLL Post Divider = 0x18
251 cx25840_write4(client
, 0x108, 0x180a040f);
254 * VID_PLL Fraction (register 0x10c) = 0x2be2fe
255 * 28636360 * 0xf.15f17f0/4 = 108 MHz
256 * 432 MHz pre-postdivide
260 * AUX_PLL Fraction = 0x098d6e5
261 * 28636363 * 0xa.4c6b728/0x18 = 48000 * 256
262 * 295 MHz pre-postdivide
263 * FIXME 28636363 ref_freq doesn't match VID PLL ref
265 cx25840_write4(client
, 0x110, 0x0098d6e5);
269 * SA_MCLK_DIV = 0x10 = 256/384 * AUX_PLL post dvivider
271 cx25840_write(client
, 0x127, 0x50);
273 if (is_cx2583x(state
))
277 /* 0x1.8000 = 48000/32000 */
278 cx25840_write4(client
, 0x8f8, 0x08018000);
281 /* 0x1.5555 = 2 * (32000/48000) */
282 cx25840_write4(client
, 0x900, 0x08015555);
283 cx25840_write4(client
, 0x904, 0x08015555);
284 cx25840_write4(client
, 0x90c, 0x08015555);
289 state
->audclk_freq
= freq
;
294 static inline int cx25836_set_audclk_freq(struct i2c_client
*client
, u32 freq
)
296 return cx25840_set_audclk_freq(client
, freq
);
299 static int cx23885_set_audclk_freq(struct i2c_client
*client
, u32 freq
)
301 struct cx25840_state
*state
= to_state(i2c_get_clientdata(client
));
303 if (state
->aud_input
!= CX25840_AUDIO_SERIAL
) {
308 /* We don't have register values
309 * so avoid destroying registers. */
310 /* FIXME return -EINVAL; */
317 /* We don't have register values
318 * so avoid destroying registers. */
319 /* FIXME return -EINVAL; */
324 /* 0x1.867c = 48000 / (2 * 28636360/8 * 2/455) */
325 cx25840_write4(client
, 0x8f8, 0x0801867c);
328 /* 0x1.4faa = (4 * 28636360/8 * 2/455) / 48000 */
329 cx25840_write4(client
, 0x900, 0x08014faa);
330 cx25840_write4(client
, 0x904, 0x08014faa);
331 cx25840_write4(client
, 0x90c, 0x08014faa);
336 state
->audclk_freq
= freq
;
341 static int cx231xx_set_audclk_freq(struct i2c_client
*client
, u32 freq
)
343 struct cx25840_state
*state
= to_state(i2c_get_clientdata(client
));
345 if (state
->aud_input
!= CX25840_AUDIO_SERIAL
) {
349 /* 0x1.f77f = (4 * 28636360/8 * 2/455) / 32000 */
350 cx25840_write4(client
, 0x900, 0x0801f77f);
351 cx25840_write4(client
, 0x904, 0x0801f77f);
352 cx25840_write4(client
, 0x90c, 0x0801f77f);
357 /* 0x1.6d59 = (4 * 28636360/8 * 2/455) / 44100 */
358 cx25840_write4(client
, 0x900, 0x08016d59);
359 cx25840_write4(client
, 0x904, 0x08016d59);
360 cx25840_write4(client
, 0x90c, 0x08016d59);
365 /* 0x1.4faa = (4 * 28636360/8 * 2/455) / 48000 */
366 cx25840_write4(client
, 0x900, 0x08014faa);
367 cx25840_write4(client
, 0x904, 0x08014faa);
368 cx25840_write4(client
, 0x90c, 0x08014faa);
373 /* FIXME These cases make different assumptions about audclk */
376 /* 0x1.0000 = 32000/32000 */
377 cx25840_write4(client
, 0x8f8, 0x08010000);
380 /* 0x2.0000 = 2 * (32000/32000) */
381 cx25840_write4(client
, 0x900, 0x08020000);
382 cx25840_write4(client
, 0x904, 0x08020000);
383 cx25840_write4(client
, 0x90c, 0x08020000);
388 /* 0x1.60cd = 44100/32000 */
389 cx25840_write4(client
, 0x8f8, 0x080160cd);
392 /* 0x1.7385 = 2 * (32000/44100) */
393 cx25840_write4(client
, 0x900, 0x08017385);
394 cx25840_write4(client
, 0x904, 0x08017385);
395 cx25840_write4(client
, 0x90c, 0x08017385);
400 /* 0x1.867c = 48000 / (2 * 28636360/8 * 2/455) */
401 cx25840_write4(client
, 0x8f8, 0x0801867c);
404 /* 0x1.4faa = (4 * 28636360/8 * 2/455) / 48000 */
405 cx25840_write4(client
, 0x900, 0x08014faa);
406 cx25840_write4(client
, 0x904, 0x08014faa);
407 cx25840_write4(client
, 0x90c, 0x08014faa);
412 state
->audclk_freq
= freq
;
417 static int set_audclk_freq(struct i2c_client
*client
, u32 freq
)
419 struct cx25840_state
*state
= to_state(i2c_get_clientdata(client
));
421 if (freq
!= 32000 && freq
!= 44100 && freq
!= 48000)
424 if (is_cx231xx(state
))
425 return cx231xx_set_audclk_freq(client
, freq
);
427 if (is_cx2388x(state
))
428 return cx23885_set_audclk_freq(client
, freq
);
430 if (is_cx2583x(state
))
431 return cx25836_set_audclk_freq(client
, freq
);
433 return cx25840_set_audclk_freq(client
, freq
);
436 void cx25840_audio_set_path(struct i2c_client
*client
)
438 struct cx25840_state
*state
= to_state(i2c_get_clientdata(client
));
440 if (!is_cx2583x(state
)) {
441 /* assert soft reset */
442 cx25840_and_or(client
, 0x810, ~0x1, 0x01);
444 /* stop microcontroller */
445 cx25840_and_or(client
, 0x803, ~0x10, 0);
447 /* Mute everything to prevent the PFFT! */
448 cx25840_write(client
, 0x8d3, 0x1f);
450 if (state
->aud_input
== CX25840_AUDIO_SERIAL
) {
451 /* Set Path1 to Serial Audio Input */
452 cx25840_write4(client
, 0x8d0, 0x01011012);
454 /* The microcontroller should not be started for the
455 * non-tuner inputs: autodetection is specific for
458 /* Set Path1 to Analog Demod Main Channel */
459 cx25840_write4(client
, 0x8d0, 0x1f063870);
463 set_audclk_freq(client
, state
->audclk_freq
);
465 if (!is_cx2583x(state
)) {
466 if (state
->aud_input
!= CX25840_AUDIO_SERIAL
) {
467 /* When the microcontroller detects the
468 * audio format, it will unmute the lines */
469 cx25840_and_or(client
, 0x803, ~0x10, 0x10);
472 /* deassert soft reset */
473 cx25840_and_or(client
, 0x810, ~0x1, 0x00);
475 /* Ensure the controller is running when we exit */
476 if (is_cx2388x(state
) || is_cx231xx(state
))
477 cx25840_and_or(client
, 0x803, ~0x10, 0x10);
481 static void set_volume(struct i2c_client
*client
, int volume
)
485 /* Convert the volume to msp3400 values (0-127) */
488 /* now scale it up to cx25840 values
489 * -114dB to -96dB maps to 0
490 * this should be 19, but in my testing that was 4dB too loud */
498 cx25840_write(client
, 0x8d4, 228 - (vol
* 2));
501 static void set_balance(struct i2c_client
*client
, int balance
)
503 int bal
= balance
>> 8;
506 cx25840_and_or(client
, 0x8d5, 0x7f, 0x80);
507 /* PATH1_BAL_LEVEL */
508 cx25840_and_or(client
, 0x8d5, ~0x7f, bal
& 0x7f);
511 cx25840_and_or(client
, 0x8d5, 0x7f, 0x00);
512 /* PATH1_BAL_LEVEL */
513 cx25840_and_or(client
, 0x8d5, ~0x7f, 0x80 - bal
);
517 int cx25840_s_clock_freq(struct v4l2_subdev
*sd
, u32 freq
)
519 struct i2c_client
*client
= v4l2_get_subdevdata(sd
);
520 struct cx25840_state
*state
= to_state(sd
);
523 if (!is_cx2583x(state
))
524 cx25840_and_or(client
, 0x810, ~0x1, 1);
525 if (state
->aud_input
!= CX25840_AUDIO_SERIAL
) {
526 cx25840_and_or(client
, 0x803, ~0x10, 0);
527 cx25840_write(client
, 0x8d3, 0x1f);
529 retval
= set_audclk_freq(client
, freq
);
530 if (state
->aud_input
!= CX25840_AUDIO_SERIAL
)
531 cx25840_and_or(client
, 0x803, ~0x10, 0x10);
532 if (!is_cx2583x(state
))
533 cx25840_and_or(client
, 0x810, ~0x1, 0);
537 static int cx25840_audio_s_ctrl(struct v4l2_ctrl
*ctrl
)
539 struct v4l2_subdev
*sd
= to_sd(ctrl
);
540 struct cx25840_state
*state
= to_state(sd
);
541 struct i2c_client
*client
= v4l2_get_subdevdata(sd
);
544 case V4L2_CID_AUDIO_VOLUME
:
545 if (state
->mute
->val
)
546 set_volume(client
, 0);
548 set_volume(client
, state
->volume
->val
);
550 case V4L2_CID_AUDIO_BASS
:
551 /* PATH1_EQ_BASS_VOL */
552 cx25840_and_or(client
, 0x8d9, ~0x3f,
553 48 - (ctrl
->val
* 48 / 0xffff));
555 case V4L2_CID_AUDIO_TREBLE
:
556 /* PATH1_EQ_TREBLE_VOL */
557 cx25840_and_or(client
, 0x8db, ~0x3f,
558 48 - (ctrl
->val
* 48 / 0xffff));
560 case V4L2_CID_AUDIO_BALANCE
:
561 set_balance(client
, ctrl
->val
);
569 const struct v4l2_ctrl_ops cx25840_audio_ctrl_ops
= {
570 .s_ctrl
= cx25840_audio_s_ctrl
,