1 /******************************************************************************
3 * Copyright(c) 2009-2010 Realtek Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
26 * Larry Finger <Larry.Finger@lwfinger.net>
28 *****************************************************************************/
30 #include <linux/vmalloc.h>
45 static void rtl92s_init_aspm_vars(struct ieee80211_hw
*hw
)
47 struct rtl_pci
*rtlpci
= rtl_pcidev(rtl_pcipriv(hw
));
49 /*close ASPM for AMD defaultly */
50 rtlpci
->const_amdpci_aspm
= 0;
55 * 1 - Enable ASPM without Clock Req,
56 * 2 - Enable ASPM with Clock Req,
57 * 3 - Alwyas Enable ASPM with Clock Req,
58 * 4 - Always Enable ASPM without Clock Req.
59 * set defult to RTL8192CE:3 RTL8192E:2
61 rtlpci
->const_pci_aspm
= 2;
63 /*Setting for PCI-E device */
64 rtlpci
->const_devicepci_aspm_setting
= 0x03;
66 /*Setting for PCI-E bridge */
67 rtlpci
->const_hostpci_aspm_setting
= 0x02;
70 * In Hw/Sw Radio Off situation.
72 * 1 - From ASPM setting without low Mac Pwr,
73 * 2 - From ASPM setting with low Mac Pwr,
75 * set default to RTL8192CE:0 RTL8192SE:2
77 rtlpci
->const_hwsw_rfoff_d3
= 2;
80 * This setting works for those device with
81 * backdoor ASPM setting such as EPHY setting.
82 * 0 - Not support ASPM,
84 * 2 - According to chipset.
86 rtlpci
->const_support_pciaspm
= 2;
89 static int rtl92s_init_sw_vars(struct ieee80211_hw
*hw
)
91 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
92 struct rtl_pci
*rtlpci
= rtl_pcidev(rtl_pcipriv(hw
));
93 const struct firmware
*firmware
;
94 struct rt_firmware
*pfirmware
= NULL
;
96 u16 earlyrxthreshold
= 7;
98 rtlpriv
->dm
.dm_initialgain_enable
= 1;
99 rtlpriv
->dm
.dm_flag
= 0;
100 rtlpriv
->dm
.disable_framebursting
= 0;
101 rtlpriv
->dm
.thermalvalue
= 0;
102 rtlpriv
->dm
.useramask
= true;
104 /* compatible 5G band 91se just 2.4G band & smsp */
105 rtlpriv
->rtlhal
.current_bandtype
= BAND_ON_2_4G
;
106 rtlpriv
->rtlhal
.bandset
= BAND_ON_2_4G
;
107 rtlpriv
->rtlhal
.macphymode
= SINGLEMAC_SINGLEPHY
;
109 rtlpci
->transmit_config
= 0;
111 rtlpci
->receive_config
=
120 /* Accept ICV error, CRC32 Error */
123 /* Accept Broadcast, Multicast */
125 /* Accept Physical match */
127 /* Accept Destination Address packets */
129 RCR_APP_PHYST_STAFF
|
130 /* Accept PHY status */
132 (earlyrxthreshold
<< RCR_FIFO_OFFSET
);
134 rtlpci
->irq_mask
[0] = (u32
)
154 rtlpci
->irq_mask
[1] = (u32
) 0;
156 rtlpci
->shortretry_limit
= 0x30;
157 rtlpci
->longretry_limit
= 0x30;
159 rtlpci
->first_init
= true;
162 rtlpriv
->psc
.inactiveps
= rtlpriv
->cfg
->mod_params
->inactiveps
;
163 rtlpriv
->psc
.swctrl_lps
= rtlpriv
->cfg
->mod_params
->swctrl_lps
;
164 rtlpriv
->psc
.fwctrl_lps
= rtlpriv
->cfg
->mod_params
->fwctrl_lps
;
165 rtlpriv
->psc
.reg_fwctrl_lps
= 3;
166 rtlpriv
->psc
.reg_max_lps_awakeintvl
= 5;
167 /* for ASPM, you can close aspm through
168 * set const_support_pciaspm = 0 */
169 rtl92s_init_aspm_vars(hw
);
171 if (rtlpriv
->psc
.reg_fwctrl_lps
== 1)
172 rtlpriv
->psc
.fwctrl_psmode
= FW_PS_MIN_MODE
;
173 else if (rtlpriv
->psc
.reg_fwctrl_lps
== 2)
174 rtlpriv
->psc
.fwctrl_psmode
= FW_PS_MAX_MODE
;
175 else if (rtlpriv
->psc
.reg_fwctrl_lps
== 3)
176 rtlpriv
->psc
.fwctrl_psmode
= FW_PS_DTIM_MODE
;
178 /* for firmware buf */
179 rtlpriv
->rtlhal
.pfirmware
= vzalloc(sizeof(struct rt_firmware
));
180 if (!rtlpriv
->rtlhal
.pfirmware
) {
181 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_EMERG
,
182 ("Can't alloc buffer for fw.\n"));
186 printk(KERN_INFO
"rtl8192se: Driver for Realtek RTL8192SE/RTL8191SE\n"
187 " Loading firmware %s\n", rtlpriv
->cfg
->fw_name
);
189 err
= request_firmware(&firmware
, rtlpriv
->cfg
->fw_name
,
192 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_EMERG
,
193 ("Failed to request firmware!\n"));
196 if (firmware
->size
> sizeof(struct rt_firmware
)) {
197 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_EMERG
,
198 ("Firmware is too big!\n"));
199 release_firmware(firmware
);
203 pfirmware
= (struct rt_firmware
*)rtlpriv
->rtlhal
.pfirmware
;
204 memcpy(pfirmware
->sz_fw_tmpbuffer
, firmware
->data
, firmware
->size
);
205 pfirmware
->sz_fw_tmpbufferlen
= firmware
->size
;
206 release_firmware(firmware
);
211 static void rtl92s_deinit_sw_vars(struct ieee80211_hw
*hw
)
213 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
215 if (rtlpriv
->rtlhal
.pfirmware
) {
216 vfree(rtlpriv
->rtlhal
.pfirmware
);
217 rtlpriv
->rtlhal
.pfirmware
= NULL
;
221 static struct rtl_hal_ops rtl8192se_hal_ops
= {
222 .init_sw_vars
= rtl92s_init_sw_vars
,
223 .deinit_sw_vars
= rtl92s_deinit_sw_vars
,
224 .read_eeprom_info
= rtl92se_read_eeprom_info
,
225 .interrupt_recognized
= rtl92se_interrupt_recognized
,
226 .hw_init
= rtl92se_hw_init
,
227 .hw_disable
= rtl92se_card_disable
,
228 .hw_suspend
= rtl92se_suspend
,
229 .hw_resume
= rtl92se_resume
,
230 .enable_interrupt
= rtl92se_enable_interrupt
,
231 .disable_interrupt
= rtl92se_disable_interrupt
,
232 .set_network_type
= rtl92se_set_network_type
,
233 .set_chk_bssid
= rtl92se_set_check_bssid
,
234 .set_qos
= rtl92se_set_qos
,
235 .set_bcn_reg
= rtl92se_set_beacon_related_registers
,
236 .set_bcn_intv
= rtl92se_set_beacon_interval
,
237 .update_interrupt_mask
= rtl92se_update_interrupt_mask
,
238 .get_hw_reg
= rtl92se_get_hw_reg
,
239 .set_hw_reg
= rtl92se_set_hw_reg
,
240 .update_rate_tbl
= rtl92se_update_hal_rate_tbl
,
241 .fill_tx_desc
= rtl92se_tx_fill_desc
,
242 .fill_tx_cmddesc
= rtl92se_tx_fill_cmddesc
,
243 .query_rx_desc
= rtl92se_rx_query_desc
,
244 .set_channel_access
= rtl92se_update_channel_access_setting
,
245 .radio_onoff_checking
= rtl92se_gpio_radio_on_off_checking
,
246 .set_bw_mode
= rtl92s_phy_set_bw_mode
,
247 .switch_channel
= rtl92s_phy_sw_chnl
,
248 .dm_watchdog
= rtl92s_dm_watchdog
,
249 .scan_operation_backup
= rtl92s_phy_scan_operation_backup
,
250 .set_rf_power_state
= rtl92s_phy_set_rf_power_state
,
251 .led_control
= rtl92se_led_control
,
252 .set_desc
= rtl92se_set_desc
,
253 .get_desc
= rtl92se_get_desc
,
254 .tx_polling
= rtl92se_tx_polling
,
255 .enable_hw_sec
= rtl92se_enable_hw_security_config
,
256 .set_key
= rtl92se_set_key
,
257 .init_sw_leds
= rtl92se_init_sw_leds
,
258 .get_bbreg
= rtl92s_phy_query_bb_reg
,
259 .set_bbreg
= rtl92s_phy_set_bb_reg
,
260 .get_rfreg
= rtl92s_phy_query_rf_reg
,
261 .set_rfreg
= rtl92s_phy_set_rf_reg
,
264 static struct rtl_mod_params rtl92se_mod_params
= {
271 /* Because memory R/W bursting will cause system hang/crash
272 * for 92se, so we don't read back after every write action */
273 static struct rtl_hal_cfg rtl92se_hal_cfg
= {
275 .write_readback
= false,
276 .name
= "rtl92s_pci",
277 .fw_name
= "rtlwifi/rtl8192sefw.bin",
278 .ops
= &rtl8192se_hal_ops
,
279 .mod_params
= &rtl92se_mod_params
,
281 .maps
[SYS_ISO_CTRL
] = REG_SYS_ISO_CTRL
,
282 .maps
[SYS_FUNC_EN
] = REG_SYS_FUNC_EN
,
283 .maps
[SYS_CLK
] = SYS_CLKR
,
284 .maps
[MAC_RCR_AM
] = RCR_AM
,
285 .maps
[MAC_RCR_AB
] = RCR_AB
,
286 .maps
[MAC_RCR_ACRC32
] = RCR_ACRC32
,
287 .maps
[MAC_RCR_ACF
] = RCR_ACF
,
288 .maps
[MAC_RCR_AAP
] = RCR_AAP
,
290 .maps
[EFUSE_TEST
] = REG_EFUSE_TEST
,
291 .maps
[EFUSE_CTRL
] = REG_EFUSE_CTRL
,
292 .maps
[EFUSE_CLK
] = REG_EFUSE_CLK
,
293 .maps
[EFUSE_CLK_CTRL
] = REG_EFUSE_CTRL
,
294 .maps
[EFUSE_PWC_EV12V
] = 0, /* nouse for 8192se */
295 .maps
[EFUSE_FEN_ELDR
] = 0, /* nouse for 8192se */
296 .maps
[EFUSE_LOADER_CLK_EN
] = 0,/* nouse for 8192se */
297 .maps
[EFUSE_ANA8M
] = EFUSE_ANA8M
,
298 .maps
[EFUSE_HWSET_MAX_SIZE
] = HWSET_MAX_SIZE_92S
,
299 .maps
[EFUSE_MAX_SECTION_MAP
] = EFUSE_MAX_SECTION
,
300 .maps
[EFUSE_REAL_CONTENT_SIZE
] = EFUSE_REAL_CONTENT_LEN
,
302 .maps
[RWCAM
] = REG_RWCAM
,
303 .maps
[WCAMI
] = REG_WCAMI
,
304 .maps
[RCAMO
] = REG_RCAMO
,
305 .maps
[CAMDBG
] = REG_CAMDBG
,
306 .maps
[SECR
] = REG_SECR
,
307 .maps
[SEC_CAM_NONE
] = CAM_NONE
,
308 .maps
[SEC_CAM_WEP40
] = CAM_WEP40
,
309 .maps
[SEC_CAM_TKIP
] = CAM_TKIP
,
310 .maps
[SEC_CAM_AES
] = CAM_AES
,
311 .maps
[SEC_CAM_WEP104
] = CAM_WEP104
,
313 .maps
[RTL_IMR_BCNDMAINT6
] = IMR_BCNDMAINT6
,
314 .maps
[RTL_IMR_BCNDMAINT5
] = IMR_BCNDMAINT5
,
315 .maps
[RTL_IMR_BCNDMAINT4
] = IMR_BCNDMAINT4
,
316 .maps
[RTL_IMR_BCNDMAINT3
] = IMR_BCNDMAINT3
,
317 .maps
[RTL_IMR_BCNDMAINT2
] = IMR_BCNDMAINT2
,
318 .maps
[RTL_IMR_BCNDMAINT1
] = IMR_BCNDMAINT1
,
319 .maps
[RTL_IMR_BCNDOK8
] = IMR_BCNDOK8
,
320 .maps
[RTL_IMR_BCNDOK7
] = IMR_BCNDOK7
,
321 .maps
[RTL_IMR_BCNDOK6
] = IMR_BCNDOK6
,
322 .maps
[RTL_IMR_BCNDOK5
] = IMR_BCNDOK5
,
323 .maps
[RTL_IMR_BCNDOK4
] = IMR_BCNDOK4
,
324 .maps
[RTL_IMR_BCNDOK3
] = IMR_BCNDOK3
,
325 .maps
[RTL_IMR_BCNDOK2
] = IMR_BCNDOK2
,
326 .maps
[RTL_IMR_BCNDOK1
] = IMR_BCNDOK1
,
327 .maps
[RTL_IMR_TIMEOUT2
] = IMR_TIMEOUT2
,
328 .maps
[RTL_IMR_TIMEOUT1
] = IMR_TIMEOUT1
,
330 .maps
[RTL_IMR_TXFOVW
] = IMR_TXFOVW
,
331 .maps
[RTL_IMR_PSTIMEOUT
] = IMR_PSTIMEOUT
,
332 .maps
[RTL_IMR_BcnInt
] = IMR_BCNINT
,
333 .maps
[RTL_IMR_RXFOVW
] = IMR_RXFOVW
,
334 .maps
[RTL_IMR_RDU
] = IMR_RDU
,
335 .maps
[RTL_IMR_ATIMEND
] = IMR_ATIMEND
,
336 .maps
[RTL_IMR_BDOK
] = IMR_BDOK
,
337 .maps
[RTL_IMR_MGNTDOK
] = IMR_MGNTDOK
,
338 .maps
[RTL_IMR_TBDER
] = IMR_TBDER
,
339 .maps
[RTL_IMR_HIGHDOK
] = IMR_HIGHDOK
,
340 .maps
[RTL_IMR_COMDOK
] = IMR_COMDOK
,
341 .maps
[RTL_IMR_TBDOK
] = IMR_TBDOK
,
342 .maps
[RTL_IMR_BKDOK
] = IMR_BKDOK
,
343 .maps
[RTL_IMR_BEDOK
] = IMR_BEDOK
,
344 .maps
[RTL_IMR_VIDOK
] = IMR_VIDOK
,
345 .maps
[RTL_IMR_VODOK
] = IMR_VODOK
,
346 .maps
[RTL_IMR_ROK
] = IMR_ROK
,
347 .maps
[RTL_IBSS_INT_MASKS
] = (IMR_BCNINT
| IMR_TBDOK
| IMR_TBDER
),
349 .maps
[RTL_RC_CCK_RATE1M
] = DESC92S_RATE1M
,
350 .maps
[RTL_RC_CCK_RATE2M
] = DESC92S_RATE2M
,
351 .maps
[RTL_RC_CCK_RATE5_5M
] = DESC92S_RATE5_5M
,
352 .maps
[RTL_RC_CCK_RATE11M
] = DESC92S_RATE11M
,
353 .maps
[RTL_RC_OFDM_RATE6M
] = DESC92S_RATE6M
,
354 .maps
[RTL_RC_OFDM_RATE9M
] = DESC92S_RATE9M
,
355 .maps
[RTL_RC_OFDM_RATE12M
] = DESC92S_RATE12M
,
356 .maps
[RTL_RC_OFDM_RATE18M
] = DESC92S_RATE18M
,
357 .maps
[RTL_RC_OFDM_RATE24M
] = DESC92S_RATE24M
,
358 .maps
[RTL_RC_OFDM_RATE36M
] = DESC92S_RATE36M
,
359 .maps
[RTL_RC_OFDM_RATE48M
] = DESC92S_RATE48M
,
360 .maps
[RTL_RC_OFDM_RATE54M
] = DESC92S_RATE54M
,
362 .maps
[RTL_RC_HT_RATEMCS7
] = DESC92S_RATEMCS7
,
363 .maps
[RTL_RC_HT_RATEMCS15
] = DESC92S_RATEMCS15
,
366 static struct pci_device_id rtl92se_pci_ids
[] __devinitdata
= {
367 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8192, rtl92se_hal_cfg
)},
368 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8171, rtl92se_hal_cfg
)},
369 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8172, rtl92se_hal_cfg
)},
370 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8173, rtl92se_hal_cfg
)},
371 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8174, rtl92se_hal_cfg
)},
375 MODULE_DEVICE_TABLE(pci
, rtl92se_pci_ids
);
377 MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
378 MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
379 MODULE_LICENSE("GPL");
380 MODULE_DESCRIPTION("Realtek 8192S/8191S 802.11n PCI wireless");
381 MODULE_FIRMWARE("rtlwifi/rtl8192sefw.bin");
383 module_param_named(swenc
, rtl92se_mod_params
.sw_crypto
, bool, 0444);
384 module_param_named(ips
, rtl92se_mod_params
.inactiveps
, bool, 0444);
385 module_param_named(swlps
, rtl92se_mod_params
.swctrl_lps
, bool, 0444);
386 module_param_named(fwlps
, rtl92se_mod_params
.fwctrl_lps
, bool, 0444);
387 MODULE_PARM_DESC(swenc
, "using hardware crypto (default 0 [hardware])\n");
388 MODULE_PARM_DESC(ips
, "using no link power save (default 1 is open)\n");
389 MODULE_PARM_DESC(swlps
, "using linked sw control power save (default 1 is "
393 static struct pci_driver rtl92se_driver
= {
394 .name
= KBUILD_MODNAME
,
395 .id_table
= rtl92se_pci_ids
,
396 .probe
= rtl_pci_probe
,
397 .remove
= rtl_pci_disconnect
,
400 .suspend
= rtl_pci_suspend
,
401 .resume
= rtl_pci_resume
,
406 static int __init
rtl92se_module_init(void)
410 ret
= pci_register_driver(&rtl92se_driver
);
412 RT_ASSERT(false, (": No device found\n"));
417 static void __exit
rtl92se_module_exit(void)
419 pci_unregister_driver(&rtl92se_driver
);
422 module_init(rtl92se_module_init
);
423 module_exit(rtl92se_module_exit
);