2 * linux/arch/arm/boot/compressed/head.S
4 * Copyright (C) 1996-2002 Russell King
5 * Copyright (C) 2004 Hyok S. Choi (MPU support)
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 #include <linux/linkage.h>
16 * Note that these macros must not contain any code which is not
17 * 100% relocatable. Any attempt to do so will result in a crash.
18 * Please select one of the following when turning on debugging.
22 #if defined(CONFIG_DEBUG_ICEDCC)
24 #if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
25 .macro loadsp, rb, tmp
28 mcr p14, 0, \ch, c0, c5, 0
30 #elif defined(CONFIG_CPU_XSCALE)
31 .macro loadsp, rb, tmp
34 mcr p14, 0, \ch, c8, c0, 0
37 .macro loadsp, rb, tmp
40 mcr p14, 0, \ch, c1, c0, 0
46 #include <mach/debug-macro.S>
52 #if defined(CONFIG_ARCH_SA1100)
53 .macro loadsp, rb, tmp
54 mov \rb, #0x80000000 @ physical base address
55 #ifdef CONFIG_DEBUG_LL_SER3
56 add \rb, \rb, #0x00050000 @ Ser3
58 add \rb, \rb, #0x00010000 @ Ser1
61 #elif defined(CONFIG_ARCH_S3C2410)
62 .macro loadsp, rb, tmp
64 add \rb, \rb, #0x4000 * CONFIG_S3C_LOWLEVEL_UART_PORT
67 .macro loadsp, rb, tmp
85 .macro debug_reloc_start
88 kphex r6, 8 /* processor id */
90 kphex r7, 8 /* architecture id */
91 #ifdef CONFIG_CPU_CP15
93 mrc p15, 0, r0, c1, c0
94 kphex r0, 8 /* control reg */
97 kphex r5, 8 /* decompressed kernel start */
99 kphex r9, 8 /* decompressed kernel end */
101 kphex r4, 8 /* kernel execution address */
106 .macro debug_reloc_end
108 kphex r5, 8 /* end of kernel */
111 bl memdump /* dump 256 bytes at start of kernel */
115 .section ".start", #alloc, #execinstr
117 * sort out different calling conventions
120 .arm @ Always enter in ARM state
122 .type start,#function
128 THUMB( adr r12, BSYM(1f) )
131 .word 0x016f2818 @ Magic numbers to help the loader
132 .word start @ absolute load/run zImage address
133 .word _edata @ zImage end address
135 1: mov r7, r1 @ save architecture ID
136 mov r8, r2 @ save atags pointer
138 #ifndef __ARM_ARCH_2__
140 * Booting from Angel - need to enter SVC mode and disable
141 * FIQs/IRQs (numeric definitions from angel arm.h source).
142 * We only do this if we were in user mode on entry.
144 mrs r2, cpsr @ get current mode
145 tst r2, #3 @ not user?
147 mov r0, #0x17 @ angel_SWIreason_EnterSVC
148 ARM( swi 0x123456 ) @ angel_SWI_ARM
149 THUMB( svc 0xab ) @ angel_SWI_THUMB
151 mrs r2, cpsr @ turn off interrupts to
152 orr r2, r2, #0xc0 @ prevent angel from running
155 teqp pc, #0x0c000003 @ turn off interrupts
159 * Note that some cache flushing and other stuff may
160 * be needed here - is there an Angel SWI call for this?
164 * some architecture specific code can be inserted
165 * by the linker here, but it should preserve r7, r8, and r9.
170 #ifdef CONFIG_AUTO_ZRELADDR
171 @ determine final kernel image address
173 and r4, r4, #0xf8000000
174 add r4, r4, #TEXT_OFFSET
182 ldmia r0, {r1, r2, r3, r6, r10, r11, r12}
186 * We might be running at a different address. We need
187 * to fix up various pointers.
189 sub r0, r0, r1 @ calculate the delta offset
190 add r6, r6, r0 @ _edata
191 add r10, r10, r0 @ inflated kernel size location
194 * The kernel build system appends the size of the
195 * decompressed kernel at the end of the compressed data
196 * in little-endian form.
200 orr r9, r9, lr, lsl #8
203 orr r9, r9, lr, lsl #16
204 orr r9, r9, r10, lsl #24
206 #ifndef CONFIG_ZBOOT_ROM
207 /* malloc space is above the relocated stack (64k max) */
209 add r10, sp, #0x10000
212 * With ZBOOT_ROM the bss/stack is non relocatable,
213 * but someone could still run this code from RAM,
214 * in which case our reference is _edata.
220 * Check to see if we will overwrite ourselves.
221 * r4 = final kernel address
222 * r9 = size of decompressed image
223 * r10 = end of this image, including bss/stack/malloc space if non XIP
225 * r4 - 16k page directory >= r10 -> OK
226 * r4 + image length <= current position (pc) -> OK
238 * Relocate ourselves past the end of the decompressed kernel.
240 * r10 = end of the decompressed kernel
241 * Because we always copy ahead, we need to do it from the end and go
242 * backward in case the source and destination overlap.
245 * Bump to the next 256-byte boundary with the size of
246 * the relocation code added. This avoids overwriting
247 * ourself when the offset is small.
249 add r10, r10, #((reloc_code_end - restart + 256) & ~255)
252 /* Get start of code we want to copy and align it down. */
256 sub r9, r6, r5 @ size to copy
257 add r9, r9, #31 @ rounded up to a multiple
258 bic r9, r9, #31 @ ... of 32 bytes
262 1: ldmdb r6!, {r0 - r3, r10 - r12, lr}
264 stmdb r9!, {r0 - r3, r10 - r12, lr}
267 /* Preserve offset to relocated code. */
270 #ifndef CONFIG_ZBOOT_ROM
271 /* cache_clean_flush may use the stack, so relocate it */
277 adr r0, BSYM(restart)
283 * If delta is zero, we are running at the address we were linked at.
287 * r4 = kernel execution address
288 * r7 = architecture ID
299 #ifndef CONFIG_ZBOOT_ROM
301 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
302 * we need to fix up pointers into the BSS region.
303 * Note that the stack pointer has already been fixed up.
309 * Relocate all entries in the GOT table.
311 1: ldr r1, [r11, #0] @ relocate entries in the GOT
312 add r1, r1, r0 @ table. This fixes up the
313 str r1, [r11], #4 @ C references.
319 * Relocate entries in the GOT table. We only relocate
320 * the entries that are outside the (relocated) BSS region.
322 1: ldr r1, [r11, #0] @ relocate entries in the GOT
323 cmp r1, r2 @ entry < bss_start ||
324 cmphs r3, r1 @ _end < entry
325 addlo r1, r1, r0 @ table. This fixes up the
326 str r1, [r11], #4 @ C references.
331 not_relocated: mov r0, #0
332 1: str r0, [r2], #4 @ clear bss
340 * The C runtime environment should now be setup sufficiently.
341 * Set up some pointers, and start decompressing.
342 * r4 = kernel execution address
343 * r7 = architecture ID
347 mov r1, sp @ malloc space above stack
348 add r2, sp, #0x10000 @ 64k max
353 mov r0, #0 @ must be zero
354 mov r1, r7 @ restore architecture number
355 mov r2, r8 @ restore atags pointer
356 ARM( mov pc, r4 ) @ call kernel
357 THUMB( bx r4 ) @ entry point is always ARM
362 .word __bss_start @ r2
365 .word input_data_end - 4 @ r10 (inflated size location)
366 .word _got_start @ r11
368 .word .L_user_stack_end @ sp
371 #ifdef CONFIG_ARCH_RPC
373 params: ldr r0, =0x10000100 @ params_phys for RPC
380 * Turn on the cache. We need to setup some page tables so that we
381 * can have both the I and D caches on.
383 * We place the page tables 16k down from the kernel execution address,
384 * and we hope that nothing else is using it. If we're using it, we
388 * r4 = kernel execution address
389 * r7 = architecture number
392 * r0, r1, r2, r3, r9, r10, r12 corrupted
393 * This routine must preserve:
397 cache_on: mov r3, #8 @ cache_on function
401 * Initialize the highest priority protection region, PR7
402 * to cover all 32bit address and cacheable and bufferable.
404 __armv4_mpu_cache_on:
405 mov r0, #0x3f @ 4G, the whole
406 mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
407 mcr p15, 0, r0, c6, c7, 1
410 mcr p15, 0, r0, c2, c0, 0 @ D-cache on
411 mcr p15, 0, r0, c2, c0, 1 @ I-cache on
412 mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
415 mcr p15, 0, r0, c5, c0, 1 @ I-access permission
416 mcr p15, 0, r0, c5, c0, 0 @ D-access permission
419 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
420 mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
421 mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
422 mrc p15, 0, r0, c1, c0, 0 @ read control reg
423 @ ...I .... ..D. WC.M
424 orr r0, r0, #0x002d @ .... .... ..1. 11.1
425 orr r0, r0, #0x1000 @ ...1 .... .... ....
427 mcr p15, 0, r0, c1, c0, 0 @ write control reg
430 mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
431 mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
434 __armv3_mpu_cache_on:
435 mov r0, #0x3f @ 4G, the whole
436 mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
439 mcr p15, 0, r0, c2, c0, 0 @ cache on
440 mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
443 mcr p15, 0, r0, c5, c0, 0 @ access permission
446 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
448 * ?? ARMv3 MMU does not allow reading the control register,
449 * does this really work on ARMv3 MPU?
451 mrc p15, 0, r0, c1, c0, 0 @ read control reg
452 @ .... .... .... WC.M
453 orr r0, r0, #0x000d @ .... .... .... 11.1
454 /* ?? this overwrites the value constructed above? */
456 mcr p15, 0, r0, c1, c0, 0 @ write control reg
458 /* ?? invalidate for the second time? */
459 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
462 __setup_mmu: sub r3, r4, #16384 @ Page directory size
463 bic r3, r3, #0xff @ Align the pointer
466 * Initialise the page tables, turning on the cacheable and bufferable
467 * bits for the RAM area only.
471 mov r9, r9, lsl #18 @ start of RAM
472 add r10, r9, #0x10000000 @ a reasonable RAM size
476 1: cmp r1, r9 @ if virt > start of RAM
477 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
478 orrhs r1, r1, #0x08 @ set cacheable
480 orrhs r1, r1, #0x0c @ set cacheable, bufferable
482 cmp r1, r10 @ if virt > end of RAM
483 bichs r1, r1, #0x0c @ clear cacheable, bufferable
484 str r1, [r0], #4 @ 1:1 mapping
489 * If ever we are running from Flash, then we surely want the cache
490 * to be enabled also for our execution instance... We map 2MB of it
491 * so there is no map overlap problem for up to 1 MB compressed kernel.
492 * If the execution is in RAM then we would only be duplicating the above.
498 orr r1, r1, r2, lsl #20
499 add r0, r3, r2, lsl #2
506 __arm926ejs_mmu_cache_on:
507 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
508 mov r0, #4 @ put dcache in WT mode
509 mcr p15, 7, r0, c15, c0, 0
512 __armv4_mmu_cache_on:
517 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
518 mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
519 mrc p15, 0, r0, c1, c0, 0 @ read control reg
520 orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
522 #ifdef CONFIG_CPU_ENDIAN_BE8
523 orr r0, r0, #1 << 25 @ big-endian page tables
525 bl __common_mmu_cache_on
527 mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
531 __armv7_mmu_cache_on:
534 mrc p15, 0, r11, c0, c1, 4 @ read ID_MMFR0
538 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
540 mcrne p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
542 mrc p15, 0, r0, c1, c0, 0 @ read control reg
543 orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
544 orr r0, r0, #0x003c @ write buffer
546 #ifdef CONFIG_CPU_ENDIAN_BE8
547 orr r0, r0, #1 << 25 @ big-endian page tables
549 orrne r0, r0, #1 @ MMU enabled
551 mcrne p15, 0, r3, c2, c0, 0 @ load page table pointer
552 mcrne p15, 0, r1, c3, c0, 0 @ load domain access control
554 mcr p15, 0, r0, c1, c0, 0 @ load control register
555 mrc p15, 0, r0, c1, c0, 0 @ and read it back
557 mcr p15, 0, r0, c7, c5, 4 @ ISB
564 mcr p15, 0, r0, c7, c7, 0 @ Invalidate whole cache
565 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
566 mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
567 mrc p15, 0, r0, c1, c0, 0 @ read control reg
568 orr r0, r0, #0x1000 @ I-cache enable
569 bl __common_mmu_cache_on
571 mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
578 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
579 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
581 bl __common_mmu_cache_on
583 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
586 __common_mmu_cache_on:
587 #ifndef CONFIG_THUMB2_KERNEL
589 orr r0, r0, #0x000d @ Write buffer, mmu
592 mcr p15, 0, r3, c2, c0, 0 @ load page table pointer
593 mcr p15, 0, r1, c3, c0, 0 @ load domain access control
595 .align 5 @ cache line aligned
596 1: mcr p15, 0, r0, c1, c0, 0 @ load control register
597 mrc p15, 0, r0, c1, c0, 0 @ and read it back to
598 sub pc, lr, r0, lsr #32 @ properly flush pipeline
601 #define PROC_ENTRY_SIZE (4*5)
604 * Here follow the relocatable cache support functions for the
605 * various processors. This is a generic hook for locating an
606 * entry and jumping to an instruction at the specified offset
607 * from the start of the block. Please note this is all position
617 call_cache_fn: adr r12, proc_types
618 #ifdef CONFIG_CPU_CP15
619 mrc p15, 0, r9, c0, c0 @ get processor ID
621 ldr r9, =CONFIG_PROCESSOR_ID
623 1: ldr r1, [r12, #0] @ get value
624 ldr r2, [r12, #4] @ get mask
625 eor r1, r1, r9 @ (real ^ match)
627 ARM( addeq pc, r12, r3 ) @ call cache function
628 THUMB( addeq r12, r3 )
629 THUMB( moveq pc, r12 ) @ call cache function
630 add r12, r12, #PROC_ENTRY_SIZE
634 * Table for cache operations. This is basically:
637 * - 'cache on' method instruction
638 * - 'cache off' method instruction
639 * - 'cache flush' method instruction
641 * We match an entry using: ((real_id ^ match) & mask) == 0
643 * Writethrough caches generally only need 'on' and 'off'
644 * methods. Writeback caches _must_ have the flush method
648 .type proc_types,#object
650 .word 0x41560600 @ ARM6/610
652 W(b) __arm6_mmu_cache_off @ works, but slow
653 W(b) __arm6_mmu_cache_off
656 @ b __arm6_mmu_cache_on @ untested
657 @ b __arm6_mmu_cache_off
658 @ b __armv3_mmu_cache_flush
660 .word 0x00000000 @ old ARM ID
669 .word 0x41007000 @ ARM7/710
671 W(b) __arm7_mmu_cache_off
672 W(b) __arm7_mmu_cache_off
676 .word 0x41807200 @ ARM720T (writethrough)
678 W(b) __armv4_mmu_cache_on
679 W(b) __armv4_mmu_cache_off
683 .word 0x41007400 @ ARM74x
685 W(b) __armv3_mpu_cache_on
686 W(b) __armv3_mpu_cache_off
687 W(b) __armv3_mpu_cache_flush
689 .word 0x41009400 @ ARM94x
691 W(b) __armv4_mpu_cache_on
692 W(b) __armv4_mpu_cache_off
693 W(b) __armv4_mpu_cache_flush
695 .word 0x41069260 @ ARM926EJ-S (v5TEJ)
697 W(b) __arm926ejs_mmu_cache_on
698 W(b) __armv4_mmu_cache_off
699 W(b) __armv5tej_mmu_cache_flush
701 .word 0x00007000 @ ARM7 IDs
710 @ Everything from here on will be the new ID system.
712 .word 0x4401a100 @ sa110 / sa1100
714 W(b) __armv4_mmu_cache_on
715 W(b) __armv4_mmu_cache_off
716 W(b) __armv4_mmu_cache_flush
718 .word 0x6901b110 @ sa1110
720 W(b) __armv4_mmu_cache_on
721 W(b) __armv4_mmu_cache_off
722 W(b) __armv4_mmu_cache_flush
725 .word 0xffffff00 @ PXA9xx
726 W(b) __armv4_mmu_cache_on
727 W(b) __armv4_mmu_cache_off
728 W(b) __armv4_mmu_cache_flush
730 .word 0x56158000 @ PXA168
732 W(b) __armv4_mmu_cache_on
733 W(b) __armv4_mmu_cache_off
734 W(b) __armv5tej_mmu_cache_flush
736 .word 0x56050000 @ Feroceon
738 W(b) __armv4_mmu_cache_on
739 W(b) __armv4_mmu_cache_off
740 W(b) __armv5tej_mmu_cache_flush
742 #ifdef CONFIG_CPU_FEROCEON_OLD_ID
743 /* this conflicts with the standard ARMv5TE entry */
744 .long 0x41009260 @ Old Feroceon
746 b __armv4_mmu_cache_on
747 b __armv4_mmu_cache_off
748 b __armv5tej_mmu_cache_flush
751 .word 0x66015261 @ FA526
753 W(b) __fa526_cache_on
754 W(b) __armv4_mmu_cache_off
755 W(b) __fa526_cache_flush
757 @ These match on the architecture ID
759 .word 0x00020000 @ ARMv4T
761 W(b) __armv4_mmu_cache_on
762 W(b) __armv4_mmu_cache_off
763 W(b) __armv4_mmu_cache_flush
765 .word 0x00050000 @ ARMv5TE
767 W(b) __armv4_mmu_cache_on
768 W(b) __armv4_mmu_cache_off
769 W(b) __armv4_mmu_cache_flush
771 .word 0x00060000 @ ARMv5TEJ
773 W(b) __armv4_mmu_cache_on
774 W(b) __armv4_mmu_cache_off
775 W(b) __armv5tej_mmu_cache_flush
777 .word 0x0007b000 @ ARMv6
779 W(b) __armv4_mmu_cache_on
780 W(b) __armv4_mmu_cache_off
781 W(b) __armv6_mmu_cache_flush
783 .word 0x000f0000 @ new CPU Id
785 W(b) __armv7_mmu_cache_on
786 W(b) __armv7_mmu_cache_off
787 W(b) __armv7_mmu_cache_flush
789 .word 0 @ unrecognised type
798 .size proc_types, . - proc_types
801 * If you get a "non-constant expression in ".if" statement"
802 * error from the assembler on this line, check that you have
803 * not accidentally written a "b" instruction where you should
806 .if (. - proc_types) % PROC_ENTRY_SIZE != 0
807 .error "The size of one or more proc_types entries is wrong."
811 * Turn off the Cache and MMU. ARMv3 does not support
812 * reading the control register, but ARMv4 does.
815 * r0, r1, r2, r3, r9, r12 corrupted
816 * This routine must preserve:
820 cache_off: mov r3, #12 @ cache_off function
823 __armv4_mpu_cache_off:
824 mrc p15, 0, r0, c1, c0
826 mcr p15, 0, r0, c1, c0 @ turn MPU and cache off
828 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
829 mcr p15, 0, r0, c7, c6, 0 @ flush D-Cache
830 mcr p15, 0, r0, c7, c5, 0 @ flush I-Cache
833 __armv3_mpu_cache_off:
834 mrc p15, 0, r0, c1, c0
836 mcr p15, 0, r0, c1, c0, 0 @ turn MPU and cache off
838 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
841 __armv4_mmu_cache_off:
843 mrc p15, 0, r0, c1, c0
845 mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
847 mcr p15, 0, r0, c7, c7 @ invalidate whole cache v4
848 mcr p15, 0, r0, c8, c7 @ invalidate whole TLB v4
852 __armv7_mmu_cache_off:
853 mrc p15, 0, r0, c1, c0
859 mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
861 bl __armv7_mmu_cache_flush
864 mcr p15, 0, r0, c8, c7, 0 @ invalidate whole TLB
866 mcr p15, 0, r0, c7, c5, 6 @ invalidate BTC
867 mcr p15, 0, r0, c7, c10, 4 @ DSB
868 mcr p15, 0, r0, c7, c5, 4 @ ISB
871 __arm6_mmu_cache_off:
872 mov r0, #0x00000030 @ ARM6 control reg.
873 b __armv3_mmu_cache_off
875 __arm7_mmu_cache_off:
876 mov r0, #0x00000070 @ ARM7 control reg.
877 b __armv3_mmu_cache_off
879 __armv3_mmu_cache_off:
880 mcr p15, 0, r0, c1, c0, 0 @ turn MMU and cache off
882 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
883 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
887 * Clean and flush the cache to maintain consistency.
890 * r1, r2, r3, r9, r10, r11, r12 corrupted
891 * This routine must preserve:
899 __armv4_mpu_cache_flush:
902 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
903 mov r1, #7 << 5 @ 8 segments
904 1: orr r3, r1, #63 << 26 @ 64 entries
905 2: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
906 subs r3, r3, #1 << 26
907 bcs 2b @ entries 63 to 0
909 bcs 1b @ segments 7 to 0
912 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
913 mcr p15, 0, ip, c7, c10, 4 @ drain WB
918 mcr p15, 0, r1, c7, c14, 0 @ clean and invalidate D cache
919 mcr p15, 0, r1, c7, c5, 0 @ flush I cache
920 mcr p15, 0, r1, c7, c10, 4 @ drain WB
923 __armv6_mmu_cache_flush:
925 mcr p15, 0, r1, c7, c14, 0 @ clean+invalidate D
926 mcr p15, 0, r1, c7, c5, 0 @ invalidate I+BTB
927 mcr p15, 0, r1, c7, c15, 0 @ clean+invalidate unified
928 mcr p15, 0, r1, c7, c10, 4 @ drain WB
931 __armv7_mmu_cache_flush:
932 mrc p15, 0, r10, c0, c1, 5 @ read ID_MMFR1
933 tst r10, #0xf << 16 @ hierarchical cache (ARMv7)
936 mcr p15, 0, r10, c7, c14, 0 @ clean+invalidate D
939 mcr p15, 0, r10, c7, c10, 5 @ DMB
940 stmfd sp!, {r0-r7, r9-r11}
941 mrc p15, 1, r0, c0, c0, 1 @ read clidr
942 ands r3, r0, #0x7000000 @ extract loc from clidr
943 mov r3, r3, lsr #23 @ left align loc bit field
944 beq finished @ if loc is 0, then no need to clean
945 mov r10, #0 @ start clean at cache level 0
947 add r2, r10, r10, lsr #1 @ work out 3x current cache level
948 mov r1, r0, lsr r2 @ extract cache type bits from clidr
949 and r1, r1, #7 @ mask of the bits for current cache only
950 cmp r1, #2 @ see what cache we have at this level
951 blt skip @ skip if no cache, or just i-cache
952 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
953 mcr p15, 0, r10, c7, c5, 4 @ isb to sych the new cssr&csidr
954 mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
955 and r2, r1, #7 @ extract the length of the cache lines
956 add r2, r2, #4 @ add 4 (line length offset)
958 ands r4, r4, r1, lsr #3 @ find maximum number on the way size
959 clz r5, r4 @ find bit position of way size increment
961 ands r7, r7, r1, lsr #13 @ extract max number of the index size
963 mov r9, r4 @ create working copy of max way size
965 ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
966 ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
967 THUMB( lsl r6, r9, r5 )
968 THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
969 THUMB( lsl r6, r7, r2 )
970 THUMB( orr r11, r11, r6 ) @ factor index number into r11
971 mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
972 subs r9, r9, #1 @ decrement the way
974 subs r7, r7, #1 @ decrement the index
977 add r10, r10, #2 @ increment cache number
981 ldmfd sp!, {r0-r7, r9-r11}
982 mov r10, #0 @ swith back to cache level 0
983 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
985 mcr p15, 0, r10, c7, c10, 4 @ DSB
986 mcr p15, 0, r10, c7, c5, 0 @ invalidate I+BTB
987 mcr p15, 0, r10, c7, c10, 4 @ DSB
988 mcr p15, 0, r10, c7, c5, 4 @ ISB
991 __armv5tej_mmu_cache_flush:
992 1: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate D cache
994 mcr p15, 0, r0, c7, c5, 0 @ flush I cache
995 mcr p15, 0, r0, c7, c10, 4 @ drain WB
998 __armv4_mmu_cache_flush:
999 mov r2, #64*1024 @ default: 32K dcache size (*2)
1000 mov r11, #32 @ default: 32 byte line size
1001 mrc p15, 0, r3, c0, c0, 1 @ read cache type
1002 teq r3, r9 @ cache ID register present?
1007 mov r2, r2, lsl r1 @ base dcache size *2
1008 tst r3, #1 << 14 @ test M bit
1009 addne r2, r2, r2, lsr #1 @ +1/2 size if M == 1
1013 mov r11, r11, lsl r3 @ cache line size in bytes
1016 bic r1, r1, #63 @ align to longest cache line
1019 ARM( ldr r3, [r1], r11 ) @ s/w flush D cache
1020 THUMB( ldr r3, [r1] ) @ s/w flush D cache
1021 THUMB( add r1, r1, r11 )
1025 mcr p15, 0, r1, c7, c5, 0 @ flush I cache
1026 mcr p15, 0, r1, c7, c6, 0 @ flush D cache
1027 mcr p15, 0, r1, c7, c10, 4 @ drain WB
1030 __armv3_mmu_cache_flush:
1031 __armv3_mpu_cache_flush:
1033 mcr p15, 0, r1, c7, c0, 0 @ invalidate whole cache v3
1037 * Various debugging routines for printing hex characters and
1038 * memory, which again must be relocatable.
1042 .type phexbuf,#object
1044 .size phexbuf, . - phexbuf
1046 @ phex corrupts {r0, r1, r2, r3}
1047 phex: adr r3, phexbuf
1061 @ puts corrupts {r0, r1, r2, r3}
1063 1: ldrb r2, [r0], #1
1076 @ putc corrupts {r0, r1, r2, r3}
1083 @ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
1084 memdump: mov r12, r0
1087 2: mov r0, r11, lsl #2
1095 ldr r0, [r12, r11, lsl #2]
1117 .section ".stack", "aw", %nobits
1118 .L_user_stack: .space 4096