2 * Renesas SuperH DMA Engine support
4 * base is drivers/dma/flsdma.c
6 * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
7 * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
8 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
10 * This is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * - DMA of SuperH does not have Hardware DMA chain mode.
16 * - MAX DMA size is 16MB.
20 #include <linux/init.h>
21 #include <linux/module.h>
22 #include <linux/slab.h>
23 #include <linux/interrupt.h>
24 #include <linux/dmaengine.h>
25 #include <linux/delay.h>
26 #include <linux/platform_device.h>
27 #include <linux/pm_runtime.h>
28 #include <linux/sh_dma.h>
29 #include <linux/notifier.h>
30 #include <linux/kdebug.h>
31 #include <linux/spinlock.h>
32 #include <linux/rculist.h>
35 /* DMA descriptor control */
36 enum sh_dmae_desc_status
{
40 DESC_COMPLETED
, /* completed, have to call callback */
41 DESC_WAITING
, /* callback called, waiting for ack / re-submit */
44 #define NR_DESCS_PER_CHANNEL 32
45 /* Default MEMCPY transfer size = 2^2 = 4 bytes */
46 #define LOG2_DEFAULT_XFER_SIZE 2
49 * Used for write-side mutual exclusion for the global device list,
50 * read-side synchronization by way of RCU, and per-controller data.
52 static DEFINE_SPINLOCK(sh_dmae_lock
);
53 static LIST_HEAD(sh_dmae_devices
);
55 /* A bitmask with bits enough for enum sh_dmae_slave_chan_id */
56 static unsigned long sh_dmae_slave_used
[BITS_TO_LONGS(SH_DMA_SLAVE_NUMBER
)];
58 static void sh_dmae_chan_ld_cleanup(struct sh_dmae_chan
*sh_chan
, bool all
);
59 static void sh_chan_xfer_ld_queue(struct sh_dmae_chan
*sh_chan
);
61 static void chclr_write(struct sh_dmae_chan
*sh_dc
, u32 data
)
63 struct sh_dmae_device
*shdev
= to_sh_dev(sh_dc
);
65 __raw_writel(data
, shdev
->chan_reg
+
66 shdev
->pdata
->channel
[sh_dc
->id
].chclr_offset
);
69 static void sh_dmae_writel(struct sh_dmae_chan
*sh_dc
, u32 data
, u32 reg
)
71 __raw_writel(data
, sh_dc
->base
+ reg
/ sizeof(u32
));
74 static u32
sh_dmae_readl(struct sh_dmae_chan
*sh_dc
, u32 reg
)
76 return __raw_readl(sh_dc
->base
+ reg
/ sizeof(u32
));
79 static u16
dmaor_read(struct sh_dmae_device
*shdev
)
81 u32 __iomem
*addr
= shdev
->chan_reg
+ DMAOR
/ sizeof(u32
);
83 if (shdev
->pdata
->dmaor_is_32bit
)
84 return __raw_readl(addr
);
86 return __raw_readw(addr
);
89 static void dmaor_write(struct sh_dmae_device
*shdev
, u16 data
)
91 u32 __iomem
*addr
= shdev
->chan_reg
+ DMAOR
/ sizeof(u32
);
93 if (shdev
->pdata
->dmaor_is_32bit
)
94 __raw_writel(data
, addr
);
96 __raw_writew(data
, addr
);
99 static void chcr_write(struct sh_dmae_chan
*sh_dc
, u32 data
)
101 struct sh_dmae_device
*shdev
= to_sh_dev(sh_dc
);
103 __raw_writel(data
, sh_dc
->base
+ shdev
->chcr_offset
/ sizeof(u32
));
106 static u32
chcr_read(struct sh_dmae_chan
*sh_dc
)
108 struct sh_dmae_device
*shdev
= to_sh_dev(sh_dc
);
110 return __raw_readl(sh_dc
->base
+ shdev
->chcr_offset
/ sizeof(u32
));
114 * Reset DMA controller
116 * SH7780 has two DMAOR register
118 static void sh_dmae_ctl_stop(struct sh_dmae_device
*shdev
)
120 unsigned short dmaor
;
123 spin_lock_irqsave(&sh_dmae_lock
, flags
);
125 dmaor
= dmaor_read(shdev
);
126 dmaor_write(shdev
, dmaor
& ~(DMAOR_NMIF
| DMAOR_AE
| DMAOR_DME
));
128 spin_unlock_irqrestore(&sh_dmae_lock
, flags
);
131 static int sh_dmae_rst(struct sh_dmae_device
*shdev
)
133 unsigned short dmaor
;
136 spin_lock_irqsave(&sh_dmae_lock
, flags
);
138 dmaor
= dmaor_read(shdev
) & ~(DMAOR_NMIF
| DMAOR_AE
| DMAOR_DME
);
140 if (shdev
->pdata
->chclr_present
) {
142 for (i
= 0; i
< shdev
->pdata
->channel_num
; i
++) {
143 struct sh_dmae_chan
*sh_chan
= shdev
->chan
[i
];
145 chclr_write(sh_chan
, 0);
149 dmaor_write(shdev
, dmaor
| shdev
->pdata
->dmaor_init
);
151 dmaor
= dmaor_read(shdev
);
153 spin_unlock_irqrestore(&sh_dmae_lock
, flags
);
155 if (dmaor
& (DMAOR_AE
| DMAOR_NMIF
)) {
156 dev_warn(shdev
->common
.dev
, "Can't initialize DMAOR.\n");
159 if (shdev
->pdata
->dmaor_init
& ~dmaor
)
160 dev_warn(shdev
->common
.dev
,
161 "DMAOR=0x%x hasn't latched the initial value 0x%x.\n",
162 dmaor
, shdev
->pdata
->dmaor_init
);
166 static bool dmae_is_busy(struct sh_dmae_chan
*sh_chan
)
168 u32 chcr
= chcr_read(sh_chan
);
170 if ((chcr
& (CHCR_DE
| CHCR_TE
)) == CHCR_DE
)
171 return true; /* working */
173 return false; /* waiting */
176 static unsigned int calc_xmit_shift(struct sh_dmae_chan
*sh_chan
, u32 chcr
)
178 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
179 struct sh_dmae_pdata
*pdata
= shdev
->pdata
;
180 int cnt
= ((chcr
& pdata
->ts_low_mask
) >> pdata
->ts_low_shift
) |
181 ((chcr
& pdata
->ts_high_mask
) >> pdata
->ts_high_shift
);
183 if (cnt
>= pdata
->ts_shift_num
)
186 return pdata
->ts_shift
[cnt
];
189 static u32
log2size_to_chcr(struct sh_dmae_chan
*sh_chan
, int l2size
)
191 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
192 struct sh_dmae_pdata
*pdata
= shdev
->pdata
;
195 for (i
= 0; i
< pdata
->ts_shift_num
; i
++)
196 if (pdata
->ts_shift
[i
] == l2size
)
199 if (i
== pdata
->ts_shift_num
)
202 return ((i
<< pdata
->ts_low_shift
) & pdata
->ts_low_mask
) |
203 ((i
<< pdata
->ts_high_shift
) & pdata
->ts_high_mask
);
206 static void dmae_set_reg(struct sh_dmae_chan
*sh_chan
, struct sh_dmae_regs
*hw
)
208 sh_dmae_writel(sh_chan
, hw
->sar
, SAR
);
209 sh_dmae_writel(sh_chan
, hw
->dar
, DAR
);
210 sh_dmae_writel(sh_chan
, hw
->tcr
>> sh_chan
->xmit_shift
, TCR
);
213 static void dmae_start(struct sh_dmae_chan
*sh_chan
)
215 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
216 u32 chcr
= chcr_read(sh_chan
);
218 if (shdev
->pdata
->needs_tend_set
)
219 sh_dmae_writel(sh_chan
, 0xFFFFFFFF, TEND
);
221 chcr
|= CHCR_DE
| shdev
->chcr_ie_bit
;
222 chcr_write(sh_chan
, chcr
& ~CHCR_TE
);
225 static void dmae_halt(struct sh_dmae_chan
*sh_chan
)
227 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
228 u32 chcr
= chcr_read(sh_chan
);
230 chcr
&= ~(CHCR_DE
| CHCR_TE
| shdev
->chcr_ie_bit
);
231 chcr_write(sh_chan
, chcr
);
234 static void dmae_init(struct sh_dmae_chan
*sh_chan
)
237 * Default configuration for dual address memory-memory transfer.
238 * 0x400 represents auto-request.
240 u32 chcr
= DM_INC
| SM_INC
| 0x400 | log2size_to_chcr(sh_chan
,
241 LOG2_DEFAULT_XFER_SIZE
);
242 sh_chan
->xmit_shift
= calc_xmit_shift(sh_chan
, chcr
);
243 chcr_write(sh_chan
, chcr
);
246 static int dmae_set_chcr(struct sh_dmae_chan
*sh_chan
, u32 val
)
248 /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */
249 if (dmae_is_busy(sh_chan
))
252 sh_chan
->xmit_shift
= calc_xmit_shift(sh_chan
, val
);
253 chcr_write(sh_chan
, val
);
258 static int dmae_set_dmars(struct sh_dmae_chan
*sh_chan
, u16 val
)
260 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
261 struct sh_dmae_pdata
*pdata
= shdev
->pdata
;
262 const struct sh_dmae_channel
*chan_pdata
= &pdata
->channel
[sh_chan
->id
];
263 u16 __iomem
*addr
= shdev
->dmars
;
264 unsigned int shift
= chan_pdata
->dmars_bit
;
266 if (dmae_is_busy(sh_chan
))
272 /* in the case of a missing DMARS resource use first memory window */
274 addr
= (u16 __iomem
*)shdev
->chan_reg
;
275 addr
+= chan_pdata
->dmars
/ sizeof(u16
);
277 __raw_writew((__raw_readw(addr
) & (0xff00 >> shift
)) | (val
<< shift
),
283 static dma_cookie_t
sh_dmae_tx_submit(struct dma_async_tx_descriptor
*tx
)
285 struct sh_desc
*desc
= tx_to_sh_desc(tx
), *chunk
, *last
= desc
, *c
;
286 struct sh_dmae_chan
*sh_chan
= to_sh_chan(tx
->chan
);
287 struct sh_dmae_slave
*param
= tx
->chan
->private;
288 dma_async_tx_callback callback
= tx
->callback
;
292 spin_lock_irq(&sh_chan
->desc_lock
);
294 if (list_empty(&sh_chan
->ld_queue
))
299 cookie
= sh_chan
->common
.cookie
;
304 sh_chan
->common
.cookie
= cookie
;
307 /* Mark all chunks of this descriptor as submitted, move to the queue */
308 list_for_each_entry_safe(chunk
, c
, desc
->node
.prev
, node
) {
310 * All chunks are on the global ld_free, so, we have to find
311 * the end of the chain ourselves
313 if (chunk
!= desc
&& (chunk
->mark
== DESC_IDLE
||
314 chunk
->async_tx
.cookie
> 0 ||
315 chunk
->async_tx
.cookie
== -EBUSY
||
316 &chunk
->node
== &sh_chan
->ld_free
))
318 chunk
->mark
= DESC_SUBMITTED
;
319 /* Callback goes to the last chunk */
320 chunk
->async_tx
.callback
= NULL
;
321 chunk
->cookie
= cookie
;
322 list_move_tail(&chunk
->node
, &sh_chan
->ld_queue
);
326 last
->async_tx
.callback
= callback
;
327 last
->async_tx
.callback_param
= tx
->callback_param
;
329 dev_dbg(sh_chan
->dev
, "submit #%d@%p on %d: %x[%d] -> %x\n",
330 tx
->cookie
, &last
->async_tx
, sh_chan
->id
,
331 desc
->hw
.sar
, desc
->hw
.tcr
, desc
->hw
.dar
);
334 sh_chan
->pm_state
= DMAE_PM_BUSY
;
336 pm_runtime_get(sh_chan
->dev
);
338 spin_unlock_irq(&sh_chan
->desc_lock
);
340 pm_runtime_barrier(sh_chan
->dev
);
342 spin_lock_irq(&sh_chan
->desc_lock
);
344 /* Have we been reset, while waiting? */
345 if (sh_chan
->pm_state
!= DMAE_PM_ESTABLISHED
) {
346 dev_dbg(sh_chan
->dev
, "Bring up channel %d\n",
349 const struct sh_dmae_slave_config
*cfg
=
352 dmae_set_dmars(sh_chan
, cfg
->mid_rid
);
353 dmae_set_chcr(sh_chan
, cfg
->chcr
);
358 if (sh_chan
->pm_state
== DMAE_PM_PENDING
)
359 sh_chan_xfer_ld_queue(sh_chan
);
360 sh_chan
->pm_state
= DMAE_PM_ESTABLISHED
;
363 sh_chan
->pm_state
= DMAE_PM_PENDING
;
366 spin_unlock_irq(&sh_chan
->desc_lock
);
371 /* Called with desc_lock held */
372 static struct sh_desc
*sh_dmae_get_desc(struct sh_dmae_chan
*sh_chan
)
374 struct sh_desc
*desc
;
376 list_for_each_entry(desc
, &sh_chan
->ld_free
, node
)
377 if (desc
->mark
!= DESC_PREPARED
) {
378 BUG_ON(desc
->mark
!= DESC_IDLE
);
379 list_del(&desc
->node
);
386 static const struct sh_dmae_slave_config
*sh_dmae_find_slave(
387 struct sh_dmae_chan
*sh_chan
, struct sh_dmae_slave
*param
)
389 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
390 struct sh_dmae_pdata
*pdata
= shdev
->pdata
;
393 if (param
->slave_id
>= SH_DMA_SLAVE_NUMBER
)
396 for (i
= 0; i
< pdata
->slave_num
; i
++)
397 if (pdata
->slave
[i
].slave_id
== param
->slave_id
)
398 return pdata
->slave
+ i
;
403 static int sh_dmae_alloc_chan_resources(struct dma_chan
*chan
)
405 struct sh_dmae_chan
*sh_chan
= to_sh_chan(chan
);
406 struct sh_desc
*desc
;
407 struct sh_dmae_slave
*param
= chan
->private;
411 * This relies on the guarantee from dmaengine that alloc_chan_resources
412 * never runs concurrently with itself or free_chan_resources.
415 const struct sh_dmae_slave_config
*cfg
;
417 cfg
= sh_dmae_find_slave(sh_chan
, param
);
423 if (test_and_set_bit(param
->slave_id
, sh_dmae_slave_used
)) {
431 while (sh_chan
->descs_allocated
< NR_DESCS_PER_CHANNEL
) {
432 desc
= kzalloc(sizeof(struct sh_desc
), GFP_KERNEL
);
435 dma_async_tx_descriptor_init(&desc
->async_tx
,
437 desc
->async_tx
.tx_submit
= sh_dmae_tx_submit
;
438 desc
->mark
= DESC_IDLE
;
440 list_add(&desc
->node
, &sh_chan
->ld_free
);
441 sh_chan
->descs_allocated
++;
444 if (!sh_chan
->descs_allocated
) {
449 return sh_chan
->descs_allocated
;
453 clear_bit(param
->slave_id
, sh_dmae_slave_used
);
456 chan
->private = NULL
;
461 * sh_dma_free_chan_resources - Free all resources of the channel.
463 static void sh_dmae_free_chan_resources(struct dma_chan
*chan
)
465 struct sh_dmae_chan
*sh_chan
= to_sh_chan(chan
);
466 struct sh_desc
*desc
, *_desc
;
469 /* Protect against ISR */
470 spin_lock_irq(&sh_chan
->desc_lock
);
472 spin_unlock_irq(&sh_chan
->desc_lock
);
474 /* Now no new interrupts will occur */
476 /* Prepared and not submitted descriptors can still be on the queue */
477 if (!list_empty(&sh_chan
->ld_queue
))
478 sh_dmae_chan_ld_cleanup(sh_chan
, true);
481 /* The caller is holding dma_list_mutex */
482 struct sh_dmae_slave
*param
= chan
->private;
483 clear_bit(param
->slave_id
, sh_dmae_slave_used
);
484 chan
->private = NULL
;
487 spin_lock_irq(&sh_chan
->desc_lock
);
489 list_splice_init(&sh_chan
->ld_free
, &list
);
490 sh_chan
->descs_allocated
= 0;
492 spin_unlock_irq(&sh_chan
->desc_lock
);
494 list_for_each_entry_safe(desc
, _desc
, &list
, node
)
499 * sh_dmae_add_desc - get, set up and return one transfer descriptor
500 * @sh_chan: DMA channel
501 * @flags: DMA transfer flags
502 * @dest: destination DMA address, incremented when direction equals
504 * @src: source DMA address, incremented when direction equals
506 * @len: DMA transfer length
507 * @first: if NULL, set to the current descriptor and cookie set to -EBUSY
508 * @direction: needed for slave DMA to decide which address to keep constant,
509 * equals DMA_MEM_TO_MEM for MEMCPY
510 * Returns 0 or an error
511 * Locks: called with desc_lock held
513 static struct sh_desc
*sh_dmae_add_desc(struct sh_dmae_chan
*sh_chan
,
514 unsigned long flags
, dma_addr_t
*dest
, dma_addr_t
*src
, size_t *len
,
515 struct sh_desc
**first
, enum dma_transfer_direction direction
)
523 /* Allocate the link descriptor from the free list */
524 new = sh_dmae_get_desc(sh_chan
);
526 dev_err(sh_chan
->dev
, "No free link descriptor available\n");
530 copy_size
= min(*len
, (size_t)SH_DMA_TCR_MAX
+ 1);
534 new->hw
.tcr
= copy_size
;
538 new->async_tx
.cookie
= -EBUSY
;
541 /* Other desc - invisible to the user */
542 new->async_tx
.cookie
= -EINVAL
;
545 dev_dbg(sh_chan
->dev
,
546 "chaining (%u/%u)@%x -> %x with %p, cookie %d, shift %d\n",
547 copy_size
, *len
, *src
, *dest
, &new->async_tx
,
548 new->async_tx
.cookie
, sh_chan
->xmit_shift
);
550 new->mark
= DESC_PREPARED
;
551 new->async_tx
.flags
= flags
;
552 new->direction
= direction
;
555 if (direction
== DMA_MEM_TO_MEM
|| direction
== DMA_MEM_TO_DEV
)
557 if (direction
== DMA_MEM_TO_MEM
|| direction
== DMA_DEV_TO_MEM
)
564 * sh_dmae_prep_sg - prepare transfer descriptors from an SG list
566 * Common routine for public (MEMCPY) and slave DMA. The MEMCPY case is also
567 * converted to scatter-gather to guarantee consistent locking and a correct
568 * list manipulation. For slave DMA direction carries the usual meaning, and,
569 * logically, the SG list is RAM and the addr variable contains slave address,
570 * e.g., the FIFO I/O register. For MEMCPY direction equals DMA_MEM_TO_MEM
571 * and the SG list contains only one element and points at the source buffer.
573 static struct dma_async_tx_descriptor
*sh_dmae_prep_sg(struct sh_dmae_chan
*sh_chan
,
574 struct scatterlist
*sgl
, unsigned int sg_len
, dma_addr_t
*addr
,
575 enum dma_transfer_direction direction
, unsigned long flags
)
577 struct scatterlist
*sg
;
578 struct sh_desc
*first
= NULL
, *new = NULL
/* compiler... */;
581 unsigned long irq_flags
;
587 for_each_sg(sgl
, sg
, sg_len
, i
)
588 chunks
+= (sg_dma_len(sg
) + SH_DMA_TCR_MAX
) /
589 (SH_DMA_TCR_MAX
+ 1);
591 /* Have to lock the whole loop to protect against concurrent release */
592 spin_lock_irqsave(&sh_chan
->desc_lock
, irq_flags
);
596 * first descriptor is what user is dealing with in all API calls, its
597 * cookie is at first set to -EBUSY, at tx-submit to a positive
599 * if more than one chunk is needed further chunks have cookie = -EINVAL
600 * the last chunk, if not equal to the first, has cookie = -ENOSPC
601 * all chunks are linked onto the tx_list head with their .node heads
602 * only during this function, then they are immediately spliced
603 * back onto the free list in form of a chain
605 for_each_sg(sgl
, sg
, sg_len
, i
) {
606 dma_addr_t sg_addr
= sg_dma_address(sg
);
607 size_t len
= sg_dma_len(sg
);
613 dev_dbg(sh_chan
->dev
, "Add SG #%d@%p[%d], dma %llx\n",
614 i
, sg
, len
, (unsigned long long)sg_addr
);
616 if (direction
== DMA_DEV_TO_MEM
)
617 new = sh_dmae_add_desc(sh_chan
, flags
,
618 &sg_addr
, addr
, &len
, &first
,
621 new = sh_dmae_add_desc(sh_chan
, flags
,
622 addr
, &sg_addr
, &len
, &first
,
627 new->chunks
= chunks
--;
628 list_add_tail(&new->node
, &tx_list
);
633 new->async_tx
.cookie
= -ENOSPC
;
635 /* Put them back on the free list, so, they don't get lost */
636 list_splice_tail(&tx_list
, &sh_chan
->ld_free
);
638 spin_unlock_irqrestore(&sh_chan
->desc_lock
, irq_flags
);
640 return &first
->async_tx
;
643 list_for_each_entry(new, &tx_list
, node
)
644 new->mark
= DESC_IDLE
;
645 list_splice(&tx_list
, &sh_chan
->ld_free
);
647 spin_unlock_irqrestore(&sh_chan
->desc_lock
, irq_flags
);
652 static struct dma_async_tx_descriptor
*sh_dmae_prep_memcpy(
653 struct dma_chan
*chan
, dma_addr_t dma_dest
, dma_addr_t dma_src
,
654 size_t len
, unsigned long flags
)
656 struct sh_dmae_chan
*sh_chan
;
657 struct scatterlist sg
;
662 sh_chan
= to_sh_chan(chan
);
664 sg_init_table(&sg
, 1);
665 sg_set_page(&sg
, pfn_to_page(PFN_DOWN(dma_src
)), len
,
666 offset_in_page(dma_src
));
667 sg_dma_address(&sg
) = dma_src
;
668 sg_dma_len(&sg
) = len
;
670 return sh_dmae_prep_sg(sh_chan
, &sg
, 1, &dma_dest
, DMA_MEM_TO_MEM
,
674 static struct dma_async_tx_descriptor
*sh_dmae_prep_slave_sg(
675 struct dma_chan
*chan
, struct scatterlist
*sgl
, unsigned int sg_len
,
676 enum dma_transfer_direction direction
, unsigned long flags
)
678 struct sh_dmae_slave
*param
;
679 struct sh_dmae_chan
*sh_chan
;
680 dma_addr_t slave_addr
;
685 sh_chan
= to_sh_chan(chan
);
686 param
= chan
->private;
688 /* Someone calling slave DMA on a public channel? */
689 if (!param
|| !sg_len
) {
690 dev_warn(sh_chan
->dev
, "%s: bad parameter: %p, %d, %d\n",
691 __func__
, param
, sg_len
, param
? param
->slave_id
: -1);
695 slave_addr
= param
->config
->addr
;
698 * if (param != NULL), this is a successfully requested slave channel,
699 * therefore param->config != NULL too.
701 return sh_dmae_prep_sg(sh_chan
, sgl
, sg_len
, &slave_addr
,
705 static int sh_dmae_control(struct dma_chan
*chan
, enum dma_ctrl_cmd cmd
,
708 struct sh_dmae_chan
*sh_chan
= to_sh_chan(chan
);
711 /* Only supports DMA_TERMINATE_ALL */
712 if (cmd
!= DMA_TERMINATE_ALL
)
718 spin_lock_irqsave(&sh_chan
->desc_lock
, flags
);
721 if (!list_empty(&sh_chan
->ld_queue
)) {
722 /* Record partial transfer */
723 struct sh_desc
*desc
= list_entry(sh_chan
->ld_queue
.next
,
724 struct sh_desc
, node
);
725 desc
->partial
= (desc
->hw
.tcr
- sh_dmae_readl(sh_chan
, TCR
)) <<
728 spin_unlock_irqrestore(&sh_chan
->desc_lock
, flags
);
730 sh_dmae_chan_ld_cleanup(sh_chan
, true);
735 static dma_async_tx_callback
__ld_cleanup(struct sh_dmae_chan
*sh_chan
, bool all
)
737 struct sh_desc
*desc
, *_desc
;
738 /* Is the "exposed" head of a chain acked? */
739 bool head_acked
= false;
740 dma_cookie_t cookie
= 0;
741 dma_async_tx_callback callback
= NULL
;
745 spin_lock_irqsave(&sh_chan
->desc_lock
, flags
);
746 list_for_each_entry_safe(desc
, _desc
, &sh_chan
->ld_queue
, node
) {
747 struct dma_async_tx_descriptor
*tx
= &desc
->async_tx
;
749 BUG_ON(tx
->cookie
> 0 && tx
->cookie
!= desc
->cookie
);
750 BUG_ON(desc
->mark
!= DESC_SUBMITTED
&&
751 desc
->mark
!= DESC_COMPLETED
&&
752 desc
->mark
!= DESC_WAITING
);
755 * queue is ordered, and we use this loop to (1) clean up all
756 * completed descriptors, and to (2) update descriptor flags of
757 * any chunks in a (partially) completed chain
759 if (!all
&& desc
->mark
== DESC_SUBMITTED
&&
760 desc
->cookie
!= cookie
)
766 if (desc
->mark
== DESC_COMPLETED
&& desc
->chunks
== 1) {
767 if (sh_chan
->completed_cookie
!= desc
->cookie
- 1)
768 dev_dbg(sh_chan
->dev
,
769 "Completing cookie %d, expected %d\n",
771 sh_chan
->completed_cookie
+ 1);
772 sh_chan
->completed_cookie
= desc
->cookie
;
775 /* Call callback on the last chunk */
776 if (desc
->mark
== DESC_COMPLETED
&& tx
->callback
) {
777 desc
->mark
= DESC_WAITING
;
778 callback
= tx
->callback
;
779 param
= tx
->callback_param
;
780 dev_dbg(sh_chan
->dev
, "descriptor #%d@%p on %d callback\n",
781 tx
->cookie
, tx
, sh_chan
->id
);
782 BUG_ON(desc
->chunks
!= 1);
786 if (tx
->cookie
> 0 || tx
->cookie
== -EBUSY
) {
787 if (desc
->mark
== DESC_COMPLETED
) {
788 BUG_ON(tx
->cookie
< 0);
789 desc
->mark
= DESC_WAITING
;
791 head_acked
= async_tx_test_ack(tx
);
793 switch (desc
->mark
) {
795 desc
->mark
= DESC_WAITING
;
799 async_tx_ack(&desc
->async_tx
);
803 dev_dbg(sh_chan
->dev
, "descriptor %p #%d completed.\n",
806 if (((desc
->mark
== DESC_COMPLETED
||
807 desc
->mark
== DESC_WAITING
) &&
808 async_tx_test_ack(&desc
->async_tx
)) || all
) {
809 /* Remove from ld_queue list */
810 desc
->mark
= DESC_IDLE
;
812 list_move(&desc
->node
, &sh_chan
->ld_free
);
814 if (list_empty(&sh_chan
->ld_queue
)) {
815 dev_dbg(sh_chan
->dev
, "Bring down channel %d\n", sh_chan
->id
);
816 pm_runtime_put(sh_chan
->dev
);
821 if (all
&& !callback
)
823 * Terminating and the loop completed normally: forgive
824 * uncompleted cookies
826 sh_chan
->completed_cookie
= sh_chan
->common
.cookie
;
828 spin_unlock_irqrestore(&sh_chan
->desc_lock
, flags
);
837 * sh_chan_ld_cleanup - Clean up link descriptors
839 * This function cleans up the ld_queue of DMA channel.
841 static void sh_dmae_chan_ld_cleanup(struct sh_dmae_chan
*sh_chan
, bool all
)
843 while (__ld_cleanup(sh_chan
, all
))
847 /* Called under spin_lock_irq(&sh_chan->desc_lock) */
848 static void sh_chan_xfer_ld_queue(struct sh_dmae_chan
*sh_chan
)
850 struct sh_desc
*desc
;
853 if (dmae_is_busy(sh_chan
))
856 /* Find the first not transferred descriptor */
857 list_for_each_entry(desc
, &sh_chan
->ld_queue
, node
)
858 if (desc
->mark
== DESC_SUBMITTED
) {
859 dev_dbg(sh_chan
->dev
, "Queue #%d to %d: %u@%x -> %x\n",
860 desc
->async_tx
.cookie
, sh_chan
->id
,
861 desc
->hw
.tcr
, desc
->hw
.sar
, desc
->hw
.dar
);
862 /* Get the ld start address from ld_queue */
863 dmae_set_reg(sh_chan
, &desc
->hw
);
869 static void sh_dmae_memcpy_issue_pending(struct dma_chan
*chan
)
871 struct sh_dmae_chan
*sh_chan
= to_sh_chan(chan
);
873 spin_lock_irq(&sh_chan
->desc_lock
);
874 if (sh_chan
->pm_state
== DMAE_PM_ESTABLISHED
)
875 sh_chan_xfer_ld_queue(sh_chan
);
877 sh_chan
->pm_state
= DMAE_PM_PENDING
;
878 spin_unlock_irq(&sh_chan
->desc_lock
);
881 static enum dma_status
sh_dmae_tx_status(struct dma_chan
*chan
,
883 struct dma_tx_state
*txstate
)
885 struct sh_dmae_chan
*sh_chan
= to_sh_chan(chan
);
886 dma_cookie_t last_used
;
887 dma_cookie_t last_complete
;
888 enum dma_status status
;
891 sh_dmae_chan_ld_cleanup(sh_chan
, false);
893 /* First read completed cookie to avoid a skew */
894 last_complete
= sh_chan
->completed_cookie
;
896 last_used
= chan
->cookie
;
897 BUG_ON(last_complete
< 0);
898 dma_set_tx_state(txstate
, last_complete
, last_used
, 0);
900 spin_lock_irqsave(&sh_chan
->desc_lock
, flags
);
902 status
= dma_async_is_complete(cookie
, last_complete
, last_used
);
905 * If we don't find cookie on the queue, it has been aborted and we have
908 if (status
!= DMA_SUCCESS
) {
909 struct sh_desc
*desc
;
911 list_for_each_entry(desc
, &sh_chan
->ld_queue
, node
)
912 if (desc
->cookie
== cookie
) {
913 status
= DMA_IN_PROGRESS
;
918 spin_unlock_irqrestore(&sh_chan
->desc_lock
, flags
);
923 static irqreturn_t
sh_dmae_interrupt(int irq
, void *data
)
925 irqreturn_t ret
= IRQ_NONE
;
926 struct sh_dmae_chan
*sh_chan
= data
;
929 spin_lock(&sh_chan
->desc_lock
);
931 chcr
= chcr_read(sh_chan
);
933 if (chcr
& CHCR_TE
) {
938 tasklet_schedule(&sh_chan
->tasklet
);
941 spin_unlock(&sh_chan
->desc_lock
);
946 /* Called from error IRQ or NMI */
947 static bool sh_dmae_reset(struct sh_dmae_device
*shdev
)
949 unsigned int handled
= 0;
952 /* halt the dma controller */
953 sh_dmae_ctl_stop(shdev
);
955 /* We cannot detect, which channel caused the error, have to reset all */
956 for (i
= 0; i
< SH_DMAC_MAX_CHANNELS
; i
++) {
957 struct sh_dmae_chan
*sh_chan
= shdev
->chan
[i
];
958 struct sh_desc
*desc
;
964 spin_lock(&sh_chan
->desc_lock
);
966 /* Stop the channel */
969 list_splice_init(&sh_chan
->ld_queue
, &dl
);
971 if (!list_empty(&dl
)) {
972 dev_dbg(sh_chan
->dev
, "Bring down channel %d\n", sh_chan
->id
);
973 pm_runtime_put(sh_chan
->dev
);
975 sh_chan
->pm_state
= DMAE_PM_ESTABLISHED
;
977 spin_unlock(&sh_chan
->desc_lock
);
980 list_for_each_entry(desc
, &dl
, node
) {
981 struct dma_async_tx_descriptor
*tx
= &desc
->async_tx
;
982 desc
->mark
= DESC_IDLE
;
984 tx
->callback(tx
->callback_param
);
987 spin_lock(&sh_chan
->desc_lock
);
988 list_splice(&dl
, &sh_chan
->ld_free
);
989 spin_unlock(&sh_chan
->desc_lock
);
999 static irqreturn_t
sh_dmae_err(int irq
, void *data
)
1001 struct sh_dmae_device
*shdev
= data
;
1003 if (!(dmaor_read(shdev
) & DMAOR_AE
))
1006 sh_dmae_reset(data
);
1010 static void dmae_do_tasklet(unsigned long data
)
1012 struct sh_dmae_chan
*sh_chan
= (struct sh_dmae_chan
*)data
;
1013 struct sh_desc
*desc
;
1014 u32 sar_buf
= sh_dmae_readl(sh_chan
, SAR
);
1015 u32 dar_buf
= sh_dmae_readl(sh_chan
, DAR
);
1017 spin_lock_irq(&sh_chan
->desc_lock
);
1018 list_for_each_entry(desc
, &sh_chan
->ld_queue
, node
) {
1019 if (desc
->mark
== DESC_SUBMITTED
&&
1020 ((desc
->direction
== DMA_DEV_TO_MEM
&&
1021 (desc
->hw
.dar
+ desc
->hw
.tcr
) == dar_buf
) ||
1022 (desc
->hw
.sar
+ desc
->hw
.tcr
) == sar_buf
)) {
1023 dev_dbg(sh_chan
->dev
, "done #%d@%p dst %u\n",
1024 desc
->async_tx
.cookie
, &desc
->async_tx
,
1026 desc
->mark
= DESC_COMPLETED
;
1031 sh_chan_xfer_ld_queue(sh_chan
);
1032 spin_unlock_irq(&sh_chan
->desc_lock
);
1034 sh_dmae_chan_ld_cleanup(sh_chan
, false);
1037 static bool sh_dmae_nmi_notify(struct sh_dmae_device
*shdev
)
1039 /* Fast path out if NMIF is not asserted for this controller */
1040 if ((dmaor_read(shdev
) & DMAOR_NMIF
) == 0)
1043 return sh_dmae_reset(shdev
);
1046 static int sh_dmae_nmi_handler(struct notifier_block
*self
,
1047 unsigned long cmd
, void *data
)
1049 struct sh_dmae_device
*shdev
;
1050 int ret
= NOTIFY_DONE
;
1054 * Only concern ourselves with NMI events.
1056 * Normally we would check the die chain value, but as this needs
1057 * to be architecture independent, check for NMI context instead.
1063 list_for_each_entry_rcu(shdev
, &sh_dmae_devices
, node
) {
1065 * Only stop if one of the controllers has NMIF asserted,
1066 * we do not want to interfere with regular address error
1067 * handling or NMI events that don't concern the DMACs.
1069 triggered
= sh_dmae_nmi_notify(shdev
);
1070 if (triggered
== true)
1078 static struct notifier_block sh_dmae_nmi_notifier __read_mostly
= {
1079 .notifier_call
= sh_dmae_nmi_handler
,
1081 /* Run before NMI debug handler and KGDB */
1085 static int __devinit
sh_dmae_chan_probe(struct sh_dmae_device
*shdev
, int id
,
1086 int irq
, unsigned long flags
)
1089 const struct sh_dmae_channel
*chan_pdata
= &shdev
->pdata
->channel
[id
];
1090 struct platform_device
*pdev
= to_platform_device(shdev
->common
.dev
);
1091 struct sh_dmae_chan
*new_sh_chan
;
1094 new_sh_chan
= kzalloc(sizeof(struct sh_dmae_chan
), GFP_KERNEL
);
1096 dev_err(shdev
->common
.dev
,
1097 "No free memory for allocating dma channels!\n");
1101 new_sh_chan
->pm_state
= DMAE_PM_ESTABLISHED
;
1103 /* reference struct dma_device */
1104 new_sh_chan
->common
.device
= &shdev
->common
;
1106 new_sh_chan
->dev
= shdev
->common
.dev
;
1107 new_sh_chan
->id
= id
;
1108 new_sh_chan
->irq
= irq
;
1109 new_sh_chan
->base
= shdev
->chan_reg
+ chan_pdata
->offset
/ sizeof(u32
);
1111 /* Init DMA tasklet */
1112 tasklet_init(&new_sh_chan
->tasklet
, dmae_do_tasklet
,
1113 (unsigned long)new_sh_chan
);
1115 spin_lock_init(&new_sh_chan
->desc_lock
);
1117 /* Init descripter manage list */
1118 INIT_LIST_HEAD(&new_sh_chan
->ld_queue
);
1119 INIT_LIST_HEAD(&new_sh_chan
->ld_free
);
1121 /* Add the channel to DMA device channel list */
1122 list_add_tail(&new_sh_chan
->common
.device_node
,
1123 &shdev
->common
.channels
);
1124 shdev
->common
.chancnt
++;
1127 snprintf(new_sh_chan
->dev_id
, sizeof(new_sh_chan
->dev_id
),
1128 "sh-dmae%d.%d", pdev
->id
, new_sh_chan
->id
);
1130 snprintf(new_sh_chan
->dev_id
, sizeof(new_sh_chan
->dev_id
),
1131 "sh-dma%d", new_sh_chan
->id
);
1133 /* set up channel irq */
1134 err
= request_irq(irq
, &sh_dmae_interrupt
, flags
,
1135 new_sh_chan
->dev_id
, new_sh_chan
);
1137 dev_err(shdev
->common
.dev
, "DMA channel %d request_irq error "
1138 "with return %d\n", id
, err
);
1142 shdev
->chan
[id
] = new_sh_chan
;
1146 /* remove from dmaengine device node */
1147 list_del(&new_sh_chan
->common
.device_node
);
1152 static void sh_dmae_chan_remove(struct sh_dmae_device
*shdev
)
1156 for (i
= shdev
->common
.chancnt
- 1 ; i
>= 0 ; i
--) {
1157 if (shdev
->chan
[i
]) {
1158 struct sh_dmae_chan
*sh_chan
= shdev
->chan
[i
];
1160 free_irq(sh_chan
->irq
, sh_chan
);
1162 list_del(&sh_chan
->common
.device_node
);
1164 shdev
->chan
[i
] = NULL
;
1167 shdev
->common
.chancnt
= 0;
1170 static int __init
sh_dmae_probe(struct platform_device
*pdev
)
1172 struct sh_dmae_pdata
*pdata
= pdev
->dev
.platform_data
;
1173 unsigned long irqflags
= IRQF_DISABLED
,
1174 chan_flag
[SH_DMAC_MAX_CHANNELS
] = {};
1175 int errirq
, chan_irq
[SH_DMAC_MAX_CHANNELS
];
1176 int err
, i
, irq_cnt
= 0, irqres
= 0, irq_cap
= 0;
1177 struct sh_dmae_device
*shdev
;
1178 struct resource
*chan
, *dmars
, *errirq_res
, *chanirq_res
;
1180 /* get platform data */
1181 if (!pdata
|| !pdata
->channel_num
)
1184 chan
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1185 /* DMARS area is optional */
1186 dmars
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
1189 * 1. there always must be at least one IRQ IO-resource. On SH4 it is
1190 * the error IRQ, in which case it is the only IRQ in this resource:
1191 * start == end. If it is the only IRQ resource, all channels also
1193 * 2. DMA channel IRQ resources can be specified one per resource or in
1194 * ranges (start != end)
1195 * 3. iff all events (channels and, optionally, error) on this
1196 * controller use the same IRQ, only one IRQ resource can be
1197 * specified, otherwise there must be one IRQ per channel, even if
1198 * some of them are equal
1199 * 4. if all IRQs on this controller are equal or if some specific IRQs
1200 * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
1201 * requested with the IRQF_SHARED flag
1203 errirq_res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
1204 if (!chan
|| !errirq_res
)
1207 if (!request_mem_region(chan
->start
, resource_size(chan
), pdev
->name
)) {
1208 dev_err(&pdev
->dev
, "DMAC register region already claimed\n");
1212 if (dmars
&& !request_mem_region(dmars
->start
, resource_size(dmars
), pdev
->name
)) {
1213 dev_err(&pdev
->dev
, "DMAC DMARS region already claimed\n");
1219 shdev
= kzalloc(sizeof(struct sh_dmae_device
), GFP_KERNEL
);
1221 dev_err(&pdev
->dev
, "Not enough memory\n");
1225 shdev
->chan_reg
= ioremap(chan
->start
, resource_size(chan
));
1226 if (!shdev
->chan_reg
)
1229 shdev
->dmars
= ioremap(dmars
->start
, resource_size(dmars
));
1235 shdev
->pdata
= pdata
;
1237 if (pdata
->chcr_offset
)
1238 shdev
->chcr_offset
= pdata
->chcr_offset
;
1240 shdev
->chcr_offset
= CHCR
;
1242 if (pdata
->chcr_ie_bit
)
1243 shdev
->chcr_ie_bit
= pdata
->chcr_ie_bit
;
1245 shdev
->chcr_ie_bit
= CHCR_IE
;
1247 platform_set_drvdata(pdev
, shdev
);
1249 shdev
->common
.dev
= &pdev
->dev
;
1251 pm_runtime_enable(&pdev
->dev
);
1252 pm_runtime_get_sync(&pdev
->dev
);
1254 spin_lock_irq(&sh_dmae_lock
);
1255 list_add_tail_rcu(&shdev
->node
, &sh_dmae_devices
);
1256 spin_unlock_irq(&sh_dmae_lock
);
1258 /* reset dma controller - only needed as a test */
1259 err
= sh_dmae_rst(shdev
);
1263 INIT_LIST_HEAD(&shdev
->common
.channels
);
1265 dma_cap_set(DMA_MEMCPY
, shdev
->common
.cap_mask
);
1266 if (pdata
->slave
&& pdata
->slave_num
)
1267 dma_cap_set(DMA_SLAVE
, shdev
->common
.cap_mask
);
1269 shdev
->common
.device_alloc_chan_resources
1270 = sh_dmae_alloc_chan_resources
;
1271 shdev
->common
.device_free_chan_resources
= sh_dmae_free_chan_resources
;
1272 shdev
->common
.device_prep_dma_memcpy
= sh_dmae_prep_memcpy
;
1273 shdev
->common
.device_tx_status
= sh_dmae_tx_status
;
1274 shdev
->common
.device_issue_pending
= sh_dmae_memcpy_issue_pending
;
1276 /* Compulsory for DMA_SLAVE fields */
1277 shdev
->common
.device_prep_slave_sg
= sh_dmae_prep_slave_sg
;
1278 shdev
->common
.device_control
= sh_dmae_control
;
1280 /* Default transfer size of 32 bytes requires 32-byte alignment */
1281 shdev
->common
.copy_align
= LOG2_DEFAULT_XFER_SIZE
;
1283 #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
1284 chanirq_res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 1);
1287 chanirq_res
= errirq_res
;
1291 if (chanirq_res
== errirq_res
||
1292 (errirq_res
->flags
& IORESOURCE_BITS
) == IORESOURCE_IRQ_SHAREABLE
)
1293 irqflags
= IRQF_SHARED
;
1295 errirq
= errirq_res
->start
;
1297 err
= request_irq(errirq
, sh_dmae_err
, irqflags
,
1298 "DMAC Address Error", shdev
);
1301 "DMA failed requesting irq #%d, error %d\n",
1307 chanirq_res
= errirq_res
;
1308 #endif /* CONFIG_CPU_SH4 || CONFIG_ARCH_SHMOBILE */
1310 if (chanirq_res
->start
== chanirq_res
->end
&&
1311 !platform_get_resource(pdev
, IORESOURCE_IRQ
, 1)) {
1312 /* Special case - all multiplexed */
1313 for (; irq_cnt
< pdata
->channel_num
; irq_cnt
++) {
1314 if (irq_cnt
< SH_DMAC_MAX_CHANNELS
) {
1315 chan_irq
[irq_cnt
] = chanirq_res
->start
;
1316 chan_flag
[irq_cnt
] = IRQF_SHARED
;
1324 for (i
= chanirq_res
->start
; i
<= chanirq_res
->end
; i
++) {
1325 if (irq_cnt
>= SH_DMAC_MAX_CHANNELS
) {
1330 if ((errirq_res
->flags
& IORESOURCE_BITS
) ==
1331 IORESOURCE_IRQ_SHAREABLE
)
1332 chan_flag
[irq_cnt
] = IRQF_SHARED
;
1334 chan_flag
[irq_cnt
] = IRQF_DISABLED
;
1336 "Found IRQ %d for channel %d\n",
1338 chan_irq
[irq_cnt
++] = i
;
1341 if (irq_cnt
>= SH_DMAC_MAX_CHANNELS
)
1344 chanirq_res
= platform_get_resource(pdev
,
1345 IORESOURCE_IRQ
, ++irqres
);
1346 } while (irq_cnt
< pdata
->channel_num
&& chanirq_res
);
1349 /* Create DMA Channel */
1350 for (i
= 0; i
< irq_cnt
; i
++) {
1351 err
= sh_dmae_chan_probe(shdev
, i
, chan_irq
[i
], chan_flag
[i
]);
1353 goto chan_probe_err
;
1357 dev_notice(&pdev
->dev
, "Attempting to register %d DMA "
1358 "channels when a maximum of %d are supported.\n",
1359 pdata
->channel_num
, SH_DMAC_MAX_CHANNELS
);
1361 pm_runtime_put(&pdev
->dev
);
1363 dma_async_device_register(&shdev
->common
);
1368 sh_dmae_chan_remove(shdev
);
1370 #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
1371 free_irq(errirq
, shdev
);
1375 spin_lock_irq(&sh_dmae_lock
);
1376 list_del_rcu(&shdev
->node
);
1377 spin_unlock_irq(&sh_dmae_lock
);
1379 pm_runtime_put(&pdev
->dev
);
1380 pm_runtime_disable(&pdev
->dev
);
1383 iounmap(shdev
->dmars
);
1385 platform_set_drvdata(pdev
, NULL
);
1387 iounmap(shdev
->chan_reg
);
1393 release_mem_region(dmars
->start
, resource_size(dmars
));
1395 release_mem_region(chan
->start
, resource_size(chan
));
1400 static int __exit
sh_dmae_remove(struct platform_device
*pdev
)
1402 struct sh_dmae_device
*shdev
= platform_get_drvdata(pdev
);
1403 struct resource
*res
;
1404 int errirq
= platform_get_irq(pdev
, 0);
1406 dma_async_device_unregister(&shdev
->common
);
1409 free_irq(errirq
, shdev
);
1411 spin_lock_irq(&sh_dmae_lock
);
1412 list_del_rcu(&shdev
->node
);
1413 spin_unlock_irq(&sh_dmae_lock
);
1415 /* channel data remove */
1416 sh_dmae_chan_remove(shdev
);
1418 pm_runtime_disable(&pdev
->dev
);
1421 iounmap(shdev
->dmars
);
1422 iounmap(shdev
->chan_reg
);
1424 platform_set_drvdata(pdev
, NULL
);
1429 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1431 release_mem_region(res
->start
, resource_size(res
));
1432 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
1434 release_mem_region(res
->start
, resource_size(res
));
1439 static void sh_dmae_shutdown(struct platform_device
*pdev
)
1441 struct sh_dmae_device
*shdev
= platform_get_drvdata(pdev
);
1442 sh_dmae_ctl_stop(shdev
);
1445 static int sh_dmae_runtime_suspend(struct device
*dev
)
1450 static int sh_dmae_runtime_resume(struct device
*dev
)
1452 struct sh_dmae_device
*shdev
= dev_get_drvdata(dev
);
1454 return sh_dmae_rst(shdev
);
1458 static int sh_dmae_suspend(struct device
*dev
)
1463 static int sh_dmae_resume(struct device
*dev
)
1465 struct sh_dmae_device
*shdev
= dev_get_drvdata(dev
);
1468 ret
= sh_dmae_rst(shdev
);
1470 dev_err(dev
, "Failed to reset!\n");
1472 for (i
= 0; i
< shdev
->pdata
->channel_num
; i
++) {
1473 struct sh_dmae_chan
*sh_chan
= shdev
->chan
[i
];
1474 struct sh_dmae_slave
*param
= sh_chan
->common
.private;
1476 if (!sh_chan
->descs_allocated
)
1480 const struct sh_dmae_slave_config
*cfg
= param
->config
;
1481 dmae_set_dmars(sh_chan
, cfg
->mid_rid
);
1482 dmae_set_chcr(sh_chan
, cfg
->chcr
);
1491 #define sh_dmae_suspend NULL
1492 #define sh_dmae_resume NULL
1495 const struct dev_pm_ops sh_dmae_pm
= {
1496 .suspend
= sh_dmae_suspend
,
1497 .resume
= sh_dmae_resume
,
1498 .runtime_suspend
= sh_dmae_runtime_suspend
,
1499 .runtime_resume
= sh_dmae_runtime_resume
,
1502 static struct platform_driver sh_dmae_driver
= {
1503 .remove
= __exit_p(sh_dmae_remove
),
1504 .shutdown
= sh_dmae_shutdown
,
1506 .owner
= THIS_MODULE
,
1507 .name
= "sh-dma-engine",
1512 static int __init
sh_dmae_init(void)
1514 /* Wire up NMI handling */
1515 int err
= register_die_notifier(&sh_dmae_nmi_notifier
);
1519 return platform_driver_probe(&sh_dmae_driver
, sh_dmae_probe
);
1521 module_init(sh_dmae_init
);
1523 static void __exit
sh_dmae_exit(void)
1525 platform_driver_unregister(&sh_dmae_driver
);
1527 unregister_die_notifier(&sh_dmae_nmi_notifier
);
1529 module_exit(sh_dmae_exit
);
1531 MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
1532 MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
1533 MODULE_LICENSE("GPL");
1534 MODULE_ALIAS("platform:sh-dma-engine");