1 /******************************************************************************
3 * Copyright(c) 2009-2010 Realtek Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
26 * Larry Finger <Larry.Finger@lwfinger.net>
28 *****************************************************************************/
30 #include <linux/vmalloc.h>
31 #include <linux/module.h>
46 static void rtl92c_init_aspm_vars(struct ieee80211_hw
*hw
)
48 struct rtl_pci
*rtlpci
= rtl_pcidev(rtl_pcipriv(hw
));
50 /*close ASPM for AMD defaultly */
51 rtlpci
->const_amdpci_aspm
= 0;
56 * 1 - Enable ASPM without Clock Req,
57 * 2 - Enable ASPM with Clock Req,
58 * 3 - Alwyas Enable ASPM with Clock Req,
59 * 4 - Always Enable ASPM without Clock Req.
60 * set defult to RTL8192CE:3 RTL8192E:2
62 rtlpci
->const_pci_aspm
= 3;
64 /*Setting for PCI-E device */
65 rtlpci
->const_devicepci_aspm_setting
= 0x03;
67 /*Setting for PCI-E bridge */
68 rtlpci
->const_hostpci_aspm_setting
= 0x02;
71 * In Hw/Sw Radio Off situation.
73 * 1 - From ASPM setting without low Mac Pwr,
74 * 2 - From ASPM setting with low Mac Pwr,
76 * set default to RTL8192CE:0 RTL8192SE:2
78 rtlpci
->const_hwsw_rfoff_d3
= 0;
81 * This setting works for those device with
82 * backdoor ASPM setting such as EPHY setting.
83 * 0 - Not support ASPM,
85 * 2 - According to chipset.
87 rtlpci
->const_support_pciaspm
= 1;
90 int rtl92c_init_sw_vars(struct ieee80211_hw
*hw
)
93 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
94 struct rtl_pci
*rtlpci
= rtl_pcidev(rtl_pcipriv(hw
));
95 struct rtl_hal
*rtlhal
= rtl_hal(rtl_priv(hw
));
97 rtl8192ce_bt_reg_init(hw
);
99 rtlpriv
->dm
.dm_initialgain_enable
= true;
100 rtlpriv
->dm
.dm_flag
= 0;
101 rtlpriv
->dm
.disable_framebursting
= false;
102 rtlpriv
->dm
.thermalvalue
= 0;
103 rtlpci
->transmit_config
= CFENDFORM
| BIT(12) | BIT(13);
105 /* compatible 5G band 88ce just 2.4G band & smsp */
106 rtlpriv
->rtlhal
.current_bandtype
= BAND_ON_2_4G
;
107 rtlpriv
->rtlhal
.bandset
= BAND_ON_2_4G
;
108 rtlpriv
->rtlhal
.macphymode
= SINGLEMAC_SINGLEPHY
;
110 rtlpci
->receive_config
= (RCR_APPFCS
|
120 RCR_APP_PHYST_RXFF
| RCR_HTC_LOC_CTRL
| 0);
122 rtlpci
->irq_mask
[0] =
129 IMR_HIGHDOK
| IMR_BDOK
| IMR_RDU
| IMR_RXFOVW
| 0);
131 rtlpci
->irq_mask
[1] = (u32
) (IMR_CPWM
| IMR_C2HCMD
| 0);
133 /* for debug level */
134 rtlpriv
->dbg
.global_debuglevel
= rtlpriv
->cfg
->mod_params
->debug
;
136 rtlpriv
->psc
.inactiveps
= rtlpriv
->cfg
->mod_params
->inactiveps
;
137 rtlpriv
->psc
.swctrl_lps
= rtlpriv
->cfg
->mod_params
->swctrl_lps
;
138 rtlpriv
->psc
.fwctrl_lps
= rtlpriv
->cfg
->mod_params
->fwctrl_lps
;
139 if (!rtlpriv
->psc
.inactiveps
)
140 pr_info("rtl8192ce: Power Save off (module option)\n");
141 if (!rtlpriv
->psc
.fwctrl_lps
)
142 pr_info("rtl8192ce: FW Power Save off (module option)\n");
143 rtlpriv
->psc
.reg_fwctrl_lps
= 3;
144 rtlpriv
->psc
.reg_max_lps_awakeintvl
= 5;
145 /* for ASPM, you can close aspm through
146 * set const_support_pciaspm = 0 */
147 rtl92c_init_aspm_vars(hw
);
149 if (rtlpriv
->psc
.reg_fwctrl_lps
== 1)
150 rtlpriv
->psc
.fwctrl_psmode
= FW_PS_MIN_MODE
;
151 else if (rtlpriv
->psc
.reg_fwctrl_lps
== 2)
152 rtlpriv
->psc
.fwctrl_psmode
= FW_PS_MAX_MODE
;
153 else if (rtlpriv
->psc
.reg_fwctrl_lps
== 3)
154 rtlpriv
->psc
.fwctrl_psmode
= FW_PS_DTIM_MODE
;
156 /* for firmware buf */
157 rtlpriv
->rtlhal
.pfirmware
= vzalloc(0x4000);
158 if (!rtlpriv
->rtlhal
.pfirmware
) {
159 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_EMERG
,
160 ("Can't alloc buffer for fw.\n"));
165 if (IS_VENDOR_UMC_A_CUT(rtlhal
->version
) &&
166 !IS_92C_SERIAL(rtlhal
->version
))
167 rtlpriv
->cfg
->fw_name
= "rtlwifi/rtl8192cfwU.bin";
168 else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal
->version
))
169 rtlpriv
->cfg
->fw_name
= "rtlwifi/rtl8192cfwU_B.bin";
171 rtlpriv
->max_fw_size
= 0x4000;
172 pr_info("Using firmware %s\n", rtlpriv
->cfg
->fw_name
);
173 err
= request_firmware_nowait(THIS_MODULE
, 1, rtlpriv
->cfg
->fw_name
,
174 rtlpriv
->io
.dev
, GFP_KERNEL
, hw
,
177 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_EMERG
,
178 ("Failed to request firmware!\n"));
185 void rtl92c_deinit_sw_vars(struct ieee80211_hw
*hw
)
187 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
189 if (rtlpriv
->rtlhal
.pfirmware
) {
190 vfree(rtlpriv
->rtlhal
.pfirmware
);
191 rtlpriv
->rtlhal
.pfirmware
= NULL
;
195 static struct rtl_hal_ops rtl8192ce_hal_ops
= {
196 .init_sw_vars
= rtl92c_init_sw_vars
,
197 .deinit_sw_vars
= rtl92c_deinit_sw_vars
,
198 .read_eeprom_info
= rtl92ce_read_eeprom_info
,
199 .interrupt_recognized
= rtl92ce_interrupt_recognized
,
200 .hw_init
= rtl92ce_hw_init
,
201 .hw_disable
= rtl92ce_card_disable
,
202 .hw_suspend
= rtl92ce_suspend
,
203 .hw_resume
= rtl92ce_resume
,
204 .enable_interrupt
= rtl92ce_enable_interrupt
,
205 .disable_interrupt
= rtl92ce_disable_interrupt
,
206 .set_network_type
= rtl92ce_set_network_type
,
207 .set_chk_bssid
= rtl92ce_set_check_bssid
,
208 .set_qos
= rtl92ce_set_qos
,
209 .set_bcn_reg
= rtl92ce_set_beacon_related_registers
,
210 .set_bcn_intv
= rtl92ce_set_beacon_interval
,
211 .update_interrupt_mask
= rtl92ce_update_interrupt_mask
,
212 .get_hw_reg
= rtl92ce_get_hw_reg
,
213 .set_hw_reg
= rtl92ce_set_hw_reg
,
214 .update_rate_tbl
= rtl92ce_update_hal_rate_tbl
,
215 .fill_tx_desc
= rtl92ce_tx_fill_desc
,
216 .fill_tx_cmddesc
= rtl92ce_tx_fill_cmddesc
,
217 .query_rx_desc
= rtl92ce_rx_query_desc
,
218 .set_channel_access
= rtl92ce_update_channel_access_setting
,
219 .radio_onoff_checking
= rtl92ce_gpio_radio_on_off_checking
,
220 .set_bw_mode
= rtl92c_phy_set_bw_mode
,
221 .switch_channel
= rtl92c_phy_sw_chnl
,
222 .dm_watchdog
= rtl92c_dm_watchdog
,
223 .scan_operation_backup
= rtl92c_phy_scan_operation_backup
,
224 .set_rf_power_state
= rtl92c_phy_set_rf_power_state
,
225 .led_control
= rtl92ce_led_control
,
226 .set_desc
= rtl92ce_set_desc
,
227 .get_desc
= rtl92ce_get_desc
,
228 .tx_polling
= rtl92ce_tx_polling
,
229 .enable_hw_sec
= rtl92ce_enable_hw_security_config
,
230 .set_key
= rtl92ce_set_key
,
231 .init_sw_leds
= rtl92ce_init_sw_leds
,
232 .get_bbreg
= rtl92c_phy_query_bb_reg
,
233 .set_bbreg
= rtl92c_phy_set_bb_reg
,
234 .set_rfreg
= rtl92ce_phy_set_rf_reg
,
235 .get_rfreg
= rtl92c_phy_query_rf_reg
,
236 .phy_rf6052_config
= rtl92ce_phy_rf6052_config
,
237 .phy_rf6052_set_cck_txpower
= rtl92ce_phy_rf6052_set_cck_txpower
,
238 .phy_rf6052_set_ofdm_txpower
= rtl92ce_phy_rf6052_set_ofdm_txpower
,
239 .config_bb_with_headerfile
= _rtl92ce_phy_config_bb_with_headerfile
,
240 .config_bb_with_pgheaderfile
= _rtl92ce_phy_config_bb_with_pgheaderfile
,
241 .phy_lc_calibrate
= _rtl92ce_phy_lc_calibrate
,
242 .phy_set_bw_mode_callback
= rtl92ce_phy_set_bw_mode_callback
,
243 .dm_dynamic_txpower
= rtl92ce_dm_dynamic_txpower
,
246 static struct rtl_mod_params rtl92ce_mod_params
= {
254 static struct rtl_hal_cfg rtl92ce_hal_cfg
= {
256 .write_readback
= true,
257 .name
= "rtl92c_pci",
258 .fw_name
= "rtlwifi/rtl8192cfw.bin",
259 .ops
= &rtl8192ce_hal_ops
,
260 .mod_params
= &rtl92ce_mod_params
,
262 .maps
[SYS_ISO_CTRL
] = REG_SYS_ISO_CTRL
,
263 .maps
[SYS_FUNC_EN
] = REG_SYS_FUNC_EN
,
264 .maps
[SYS_CLK
] = REG_SYS_CLKR
,
265 .maps
[MAC_RCR_AM
] = AM
,
266 .maps
[MAC_RCR_AB
] = AB
,
267 .maps
[MAC_RCR_ACRC32
] = ACRC32
,
268 .maps
[MAC_RCR_ACF
] = ACF
,
269 .maps
[MAC_RCR_AAP
] = AAP
,
271 .maps
[EFUSE_TEST
] = REG_EFUSE_TEST
,
272 .maps
[EFUSE_CTRL
] = REG_EFUSE_CTRL
,
273 .maps
[EFUSE_CLK
] = 0,
274 .maps
[EFUSE_CLK_CTRL
] = REG_EFUSE_CTRL
,
275 .maps
[EFUSE_PWC_EV12V
] = PWC_EV12V
,
276 .maps
[EFUSE_FEN_ELDR
] = FEN_ELDR
,
277 .maps
[EFUSE_LOADER_CLK_EN
] = LOADER_CLK_EN
,
278 .maps
[EFUSE_ANA8M
] = EFUSE_ANA8M
,
279 .maps
[EFUSE_HWSET_MAX_SIZE
] = HWSET_MAX_SIZE
,
280 .maps
[EFUSE_MAX_SECTION_MAP
] = EFUSE_MAX_SECTION
,
281 .maps
[EFUSE_REAL_CONTENT_SIZE
] = EFUSE_REAL_CONTENT_LEN
,
283 .maps
[RWCAM
] = REG_CAMCMD
,
284 .maps
[WCAMI
] = REG_CAMWRITE
,
285 .maps
[RCAMO
] = REG_CAMREAD
,
286 .maps
[CAMDBG
] = REG_CAMDBG
,
287 .maps
[SECR
] = REG_SECCFG
,
288 .maps
[SEC_CAM_NONE
] = CAM_NONE
,
289 .maps
[SEC_CAM_WEP40
] = CAM_WEP40
,
290 .maps
[SEC_CAM_TKIP
] = CAM_TKIP
,
291 .maps
[SEC_CAM_AES
] = CAM_AES
,
292 .maps
[SEC_CAM_WEP104
] = CAM_WEP104
,
294 .maps
[RTL_IMR_BCNDMAINT6
] = IMR_BCNDMAINT6
,
295 .maps
[RTL_IMR_BCNDMAINT5
] = IMR_BCNDMAINT5
,
296 .maps
[RTL_IMR_BCNDMAINT4
] = IMR_BCNDMAINT4
,
297 .maps
[RTL_IMR_BCNDMAINT3
] = IMR_BCNDMAINT3
,
298 .maps
[RTL_IMR_BCNDMAINT2
] = IMR_BCNDMAINT2
,
299 .maps
[RTL_IMR_BCNDMAINT1
] = IMR_BCNDMAINT1
,
300 .maps
[RTL_IMR_BCNDOK8
] = IMR_BCNDOK8
,
301 .maps
[RTL_IMR_BCNDOK7
] = IMR_BCNDOK7
,
302 .maps
[RTL_IMR_BCNDOK6
] = IMR_BCNDOK6
,
303 .maps
[RTL_IMR_BCNDOK5
] = IMR_BCNDOK5
,
304 .maps
[RTL_IMR_BCNDOK4
] = IMR_BCNDOK4
,
305 .maps
[RTL_IMR_BCNDOK3
] = IMR_BCNDOK3
,
306 .maps
[RTL_IMR_BCNDOK2
] = IMR_BCNDOK2
,
307 .maps
[RTL_IMR_BCNDOK1
] = IMR_BCNDOK1
,
308 .maps
[RTL_IMR_TIMEOUT2
] = IMR_TIMEOUT2
,
309 .maps
[RTL_IMR_TIMEOUT1
] = IMR_TIMEOUT1
,
311 .maps
[RTL_IMR_TXFOVW
] = IMR_TXFOVW
,
312 .maps
[RTL_IMR_PSTIMEOUT
] = IMR_PSTIMEOUT
,
313 .maps
[RTL_IMR_BcnInt
] = IMR_BCNINT
,
314 .maps
[RTL_IMR_RXFOVW
] = IMR_RXFOVW
,
315 .maps
[RTL_IMR_RDU
] = IMR_RDU
,
316 .maps
[RTL_IMR_ATIMEND
] = IMR_ATIMEND
,
317 .maps
[RTL_IMR_BDOK
] = IMR_BDOK
,
318 .maps
[RTL_IMR_MGNTDOK
] = IMR_MGNTDOK
,
319 .maps
[RTL_IMR_TBDER
] = IMR_TBDER
,
320 .maps
[RTL_IMR_HIGHDOK
] = IMR_HIGHDOK
,
321 .maps
[RTL_IMR_TBDOK
] = IMR_TBDOK
,
322 .maps
[RTL_IMR_BKDOK
] = IMR_BKDOK
,
323 .maps
[RTL_IMR_BEDOK
] = IMR_BEDOK
,
324 .maps
[RTL_IMR_VIDOK
] = IMR_VIDOK
,
325 .maps
[RTL_IMR_VODOK
] = IMR_VODOK
,
326 .maps
[RTL_IMR_ROK
] = IMR_ROK
,
327 .maps
[RTL_IBSS_INT_MASKS
] = (IMR_BCNINT
| IMR_TBDOK
| IMR_TBDER
),
329 .maps
[RTL_RC_CCK_RATE1M
] = DESC92_RATE1M
,
330 .maps
[RTL_RC_CCK_RATE2M
] = DESC92_RATE2M
,
331 .maps
[RTL_RC_CCK_RATE5_5M
] = DESC92_RATE5_5M
,
332 .maps
[RTL_RC_CCK_RATE11M
] = DESC92_RATE11M
,
333 .maps
[RTL_RC_OFDM_RATE6M
] = DESC92_RATE6M
,
334 .maps
[RTL_RC_OFDM_RATE9M
] = DESC92_RATE9M
,
335 .maps
[RTL_RC_OFDM_RATE12M
] = DESC92_RATE12M
,
336 .maps
[RTL_RC_OFDM_RATE18M
] = DESC92_RATE18M
,
337 .maps
[RTL_RC_OFDM_RATE24M
] = DESC92_RATE24M
,
338 .maps
[RTL_RC_OFDM_RATE36M
] = DESC92_RATE36M
,
339 .maps
[RTL_RC_OFDM_RATE48M
] = DESC92_RATE48M
,
340 .maps
[RTL_RC_OFDM_RATE54M
] = DESC92_RATE54M
,
342 .maps
[RTL_RC_HT_RATEMCS7
] = DESC92_RATEMCS7
,
343 .maps
[RTL_RC_HT_RATEMCS15
] = DESC92_RATEMCS15
,
346 DEFINE_PCI_DEVICE_TABLE(rtl92ce_pci_ids
) = {
347 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8191, rtl92ce_hal_cfg
)},
348 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8178, rtl92ce_hal_cfg
)},
349 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8177, rtl92ce_hal_cfg
)},
350 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8176, rtl92ce_hal_cfg
)},
354 MODULE_DEVICE_TABLE(pci
, rtl92ce_pci_ids
);
356 MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
357 MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
358 MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
359 MODULE_LICENSE("GPL");
360 MODULE_DESCRIPTION("Realtek 8192C/8188C 802.11n PCI wireless");
361 MODULE_FIRMWARE("rtlwifi/rtl8192cfw.bin");
362 MODULE_FIRMWARE("rtlwifi/rtl8192cfwU.bin");
363 MODULE_FIRMWARE("rtlwifi/rtl8192cfwU_B.bin");
365 module_param_named(swenc
, rtl92ce_mod_params
.sw_crypto
, bool, 0444);
366 module_param_named(debug
, rtl92ce_mod_params
.debug
, int, 0444);
367 module_param_named(ips
, rtl92ce_mod_params
.inactiveps
, bool, 0444);
368 module_param_named(swlps
, rtl92ce_mod_params
.swctrl_lps
, bool, 0444);
369 module_param_named(fwlps
, rtl92ce_mod_params
.fwctrl_lps
, bool, 0444);
370 MODULE_PARM_DESC(swenc
, "Set to 1 for software crypto (default 0)\n");
371 MODULE_PARM_DESC(ips
, "Set to 0 to not use link power save (default 1)\n");
372 MODULE_PARM_DESC(swlps
, "Set to 1 to use SW control power save (default 0)\n");
373 MODULE_PARM_DESC(fwlps
, "Set to 1 to use FW control power save (default 1)\n");
374 MODULE_PARM_DESC(debug
, "Set debug level (0-5) (default 0)");
376 static const struct dev_pm_ops rtlwifi_pm_ops
= {
377 .suspend
= rtl_pci_suspend
,
378 .resume
= rtl_pci_resume
,
379 .freeze
= rtl_pci_suspend
,
380 .thaw
= rtl_pci_resume
,
381 .poweroff
= rtl_pci_suspend
,
382 .restore
= rtl_pci_resume
,
385 static struct pci_driver rtl92ce_driver
= {
386 .name
= KBUILD_MODNAME
,
387 .id_table
= rtl92ce_pci_ids
,
388 .probe
= rtl_pci_probe
,
389 .remove
= rtl_pci_disconnect
,
390 .driver
.pm
= &rtlwifi_pm_ops
,
393 static int __init
rtl92ce_module_init(void)
397 ret
= pci_register_driver(&rtl92ce_driver
);
399 RT_ASSERT(false, (": No device found\n"));
404 static void __exit
rtl92ce_module_exit(void)
406 pci_unregister_driver(&rtl92ce_driver
);
409 module_init(rtl92ce_module_init
);
410 module_exit(rtl92ce_module_exit
);