3 * On RISC-V macro instructions expanding to AUIPC and a load, store, or branch
4 no longer accept x0 as an intermediate and/or destination register.
6 * Add support for Reliability, Availability and Serviceability extension v2
9 * Add support for 128-bit Atomic Instructions (LSE128) for AArch64.
11 * Add support for Guarded Control Stack (GCS) for AArch64.
13 * Add support for AArch64 Check Feature Status Extension (CHK).
15 * Add support for 'armv8.9-a' and 'armv9.4-a' for -march in AArch64 GAS.
17 * Add support for Intel USER_MSR instructions.
19 * Add support for Intel AVX10.1.
21 * Add support for Intel PBNDKB instructions.
23 * Add support for Intel SM4 instructions.
25 * Add support for Intel SM3 instructions.
27 * Add support for Intel SHA512 instructions.
29 * Add support for Intel AVX-VNNI-INT16 instructions.
31 * Add support for Cortex-A520 for AArch64.
33 * Add support for Cortex-A720 for AArch64.
35 * Add support for Cortex-X4 for AArch64.
37 * Add support for RISC-V T-Head extensions (XTheadVector, XTheadZvlsseg
38 and XTheadZvamo) from version 2.3.0 of the T-Head ISA manual.
40 * Add support for RISC-V CORE-V extensions (XCVmac, XCValu) with version 1.0.
42 * Add support for RISC-V SiFive VCIX extension (XSfVcp) with version 1.0.
44 * The BPF assembler now uses semi-colon (;) to separate statements, and
45 therefore they cannot longer be used to begin line comments. This matches the
46 behavior of the clang/LLVM BPF assembler.
48 * The BPF assembler now allows using both hash (#) and double slash (//) to
53 * Add support for the KVX instruction set.
55 * Add support for Intel FRED instructions.
57 * Add support for Intel LKGS instructions.
59 * Add support for Intel AMX-COMPLEX instructions.
61 * Add SME2 support to the AArch64 port.
63 * A new .insn directive is recognized by x86 gas.
65 * Add support for LoongArch LSX instructions.
67 * Add support for LoongArch LASX instructions.
69 * Add support for LoongArch LVZ instructions.
71 * Add support for LoongArch LBT instructions.
73 * Initial LoongArch support for linker relaxation has been added.
75 * Deprecate the LoongArch register aliases $v0, $v1, $x, $fv0 and $fv1.
79 * Add support for Intel RAO-INT instructions.
81 * Add support for Intel AVX-NE-CONVERT instructions.
83 * Add support for Intel MSRLIST instructions.
85 * Add support for Intel WRMSRNS instructions.
87 * Add support for Intel CMPccXADD instructions.
89 * Add support for Intel AVX-VNNI-INT8 instructions.
91 * Add support for Intel AVX-IFMA instructions.
93 * Add support for Intel PREFETCHI instructions.
95 * Add support for Intel AMX-FP16 instructions.
97 * gas now supports --compress-debug-sections=zstd to compress
98 debug sections with zstd.
100 * Add --enable-default-compressed-debug-sections-algorithm={zlib,zstd}
101 that selects the default compression algorithm
102 for --enable-compressed-debug-sections.
104 * Add support for various T-Head extensions (XTheadBa, XTheadBb, XTheadBs,
105 XTheadCmo, XTheadCondMov, XTheadFMemIdx, XTheadFmv, XTheadInt, XTheadMemIdx,
106 XTheadMemPair, XTheadMac, and XTheadSync) from version 2.0 of the T-Head
107 ISA manual, which are implemented in the Allwinner D1.
109 * Add support for the RISC-V Zawrs extension, version 1.0-rc4.
111 * Add support for Cortex-X1C for Arm.
113 * New command line option --gsframe to generate SFrame unwind information
114 on x86_64 and aarch64 targets.
118 * Remove (rudimentary) support for the x86-64 sub-architectures Intel L1OM and
121 * Add support for the RISC-V Zicbop, Zicbom, and Zicboz extensions, version
124 * Add support for the RISC-V Zfh extension, version 1.0.
126 * Add support for the Zhinx extension, version 1.0.0-rc.
128 * Add support for the RISC-V H extension.
130 * Add support for the RISC-V Zfhmin extension, version 1.0, and Zhinxmin
131 extension, version 1.0.0-rc.
135 * Add support for AArch64 system registers that were missing in previous
138 * Add support for the LoongArch instruction set.
140 * Add a command-line option, -muse-unaligned-vector-move, for x86 target
141 to encode aligned vector move as unaligned vector move.
143 * Add support for Cortex-R52+ for Arm.
145 * Add support for Cortex-A510, Cortex-A710, Cortex-X2 for AArch64.
147 * Add support for Cortex-A710 for Arm.
149 * Add support for Scalable Matrix Extension (SME) for AArch64.
151 * The --multibyte-handling=[allow|warn|warn-sym-only] option tells the
152 assembler what to when it encoutners multibyte characters in the input. The
153 default is to allow them. Setting the option to "warn" will generate a
154 warning message whenever any multibyte character is encountered. Using the
155 option to "warn-sym-only" will make the assembler generate a warning whenever a
156 symbol is defined containing multibyte characters. (References to undefined
157 symbols will not generate warnings).
159 * Outputs of .ds.x directive and .tfloat directive with hex input from
160 x86 assembler have been reduced from 12 bytes to 10 bytes to match the
161 output of .tfloat directive.
163 * Add support for 'armv8.8-a', 'armv9-a', 'armv9.1-a', 'armv9.2-a' and
164 'armv9.3-a' for -march in AArch64 GAS.
166 * Add support for 'armv8.7-a', 'armv8.8-a', 'armv9-a', 'armv9.1-a',
167 'armv9.2-a' and 'armv9.3-a' for -march in Arm GAS.
169 * Add support for Intel AVX512_FP16 instructions.
171 * Add support for the RISC-V scalar crypto extension, version 1.0.0.
173 * Add support for the RISC-V vector extension, version 1.0.
175 * Add support for the Z{f,d,q}inx extensions, version 1.0.0-rc.
177 * Add support for the RISC-V svinval extension, version 1.0.
179 * Add support for the RISC-V hypervisor extension, as defined by Privileged
184 * arm-symbianelf support removed.
186 * Add support for Realm Management Extension (RME) for AArch64.
188 * Add support for the Zba, Zbb, Zbc, and Zbs subsets of the RISC-V
189 bit manipulation extension, version 0.93.
193 * Add support for Intel AVX VNNI instructions.
195 * Add support for Intel HRESET instruction.
197 * Add support for Intel UINTR instructions.
199 * Support non-absolute segment values for i386 lcall and ljmp.
201 * When setting the link order attribute of ELF sections, it is now possible to
202 use a numeric section index instead of symbol name.
204 * Add support for Cortex-A78, Cortex-A78AE, Cortex-A78C and Cortex-X1 for
206 Add support for Cortex-R82, Neoverse V1, and Neoverse N2 for ARM.
208 * Add support for ETMv4 (Embedded Trace Macrocell), ETE (Embedded Trace
209 Extension), TRBE (Trace Buffer Extension)and BRBE (Branch Record Buffer
210 Extension) system registers for AArch64.
212 * Add support for Armv8-R and Armv8.7-A AArch64.
214 * Add support for DSB memory nXS barrier, WFET and WFIT instruction for Armv8.7
217 * Add support for +flagm feature for -march in Armv8.4 AArch64.
219 * Add support for +ls64 feature for -march in Armv8.7 AArch64. Add atomic
220 64-byte load/store instructions for this feature.
222 * Add support for +pauth (Pointer Authentication) feature for -march in
225 * Add support for Intel TDX instructions.
227 * Add support for Intel Key Locker instructions.
229 * Added a .nop directive to generate a single no-op instruction in a target
230 neutral manner. This instruction does have an effect on DWARF line number
231 generation, if that is active.
233 * Removed --reduce-memory-overheads and --hash-size as gas now
234 uses hash tables that can be expand and shrink automatically.
236 * Add {disp16} pseudo prefix to x86 assembler.
238 * Add support for Intel AMX instructions.
240 * Configure with --enable-x86-used-note by default for Linux/x86.
242 * Add support for the SHF_GNU_RETAIN flag, which can be applied to
243 sections using the 'R' flag in the .section directive.
244 SHF_GNU_RETAIN specifies that the section should not be garbage
245 collected by the linker. It requires the GNU or FreeBSD ELF OSABIs.
247 * Add support for the RISC-V Zihintpause extension.
251 * X86 NaCl target support is removed.
253 * Extend .symver directive to update visibility of the original symbol
254 and assign one original symbol to different versioned symbols.
256 * Add support for Intel SERIALIZE and TSXLDTRK instructions.
258 * Add -mlfence-after-load=, -mlfence-before-indirect-branch= and
259 -mlfence-before-ret= options to x86 assembler to help mitigate
262 * Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output
263 (if such output is being generated). Added the ability to generate
264 version 5 .debug_line sections.
266 * Add -mbig-obj support to i386 MingW targets.
268 * Add support for the -mriscv-isa-version argument, to select the version of
269 the RISC-V ISA specification used when assembling.
271 * Remove support for the RISC-V privileged specification, version 1.9.
275 * Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...],
276 -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries
277 options to x86 assembler to align branches within a fixed boundary
278 with segment prefixes or NOPs.
280 * Add support for Zilog eZ80 and Zilog Z180 CPUs.
282 * Add support for z80-elf target.
284 * Add support for relocation of each byte or word of multibyte value to Z80
285 targets (just use right shift to 0, 8, 16, or 24 bits or AND operation
286 with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff
288 * Add SDCC support for Z80 targets.
292 * Add support for the Arm Scalable Vector Extension version 2 (SVE2)
295 * Add support for the Arm Transactional Memory Extension (TME)
298 * Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE)
301 * For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3
302 LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure
303 time option to set the default behavior. Set the default if the configure
304 option is not used to "no".
306 * Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P
309 * Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE,
310 Cortex-A76AE, and Cortex-A77 processors.
312 * Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit
313 floating point literals. Add .float16_format directive and
314 -mfp16-format=[ieee|alternative] option for Arm to control the format of the
317 * Add --gdwarf-cie-version command line flag. This allows control over which
318 version of DWARF CIE the assembler creates.
322 * Add -mvexwig=[0|1] option to x86 assembler to control encoding of
323 VEX.W-ignored (WIG) VEX instructions.
325 * Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property
326 notes. Add a --enable-x86-used-note configure time option to set the
327 default behavior. Set the default if the configure option is not used
330 * Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions.
332 * Add support for the MIPS Loongson EXTensions (EXT) instructions.
334 * Add support for the MIPS Loongson Content Address Memory (CAM) ASE.
336 * Add support for the C-SKY processor series.
338 * Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI)
343 * The ADR and ADRL pseudo-instructions supported by the ARM assembler
344 now only set the bottom bit of the address of thumb function symbols
345 if the -mthumb-interwork command line option is active.
347 * Add support for the MIPS Global INValidate (GINV) ASE.
349 * Add support for the MIPS Cyclic Redudancy Check (CRC) ASE.
351 * Add support for the Freescale S12Z architecture.
353 * Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU
354 Build Attribute notes if none are present in the input sources. Add a
355 --enable-generate-build-notes=[yes|no] configure time option to set the
356 default behaviour. Set the default if the configure option is not used
359 * Remove -mold-gcc command-line option for x86 targets.
361 * Add -O[2|s] command-line options to x86 assembler to enable alternate
362 shorter instruction encoding.
364 * Add support for .nops directive. It is currently supported only for
367 * Add support for the .insn directive on RISC-V targets.
371 * Add support for loaction views in DWARF debug line information.
375 * Add support for ELF SHF_GNU_MBIND.
377 * Add support for the WebAssembly file format and wasm32 ELF conversion.
379 * PowerPC gas now checks that the correct register class is used in
380 instructions. For instance, "addi %f4,%cr3,%r31" warns three times
381 that the registers are invalid.
383 * Add support for the Texas Instruments PRU processor.
385 * Support for the ARMv8-R architecture and Cortex-R52 processor has been
386 added to the ARM port.
390 * Add support for the RISC-V architecture.
392 * Add support for the ARM Cortex-M23 and Cortex-M33 processors.
396 * Default to --enable-compressed-debug-sections=gas for Linux/x86 targets.
398 * Add --no-pad-sections to stop the assembler from padding the end of output
399 sections up to their alignment boundary.
401 * Support for the ARMv8-M architecture has been added to the ARM port. Support
402 for the ARMv8-M Security and DSP Extensions has also been added to the ARM
405 * ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and
406 .extCoreRegister pseudo-ops that allow an user to define custom
407 instructions, conditional codes, auxiliary and core registers.
409 * Add a configure option --enable-elf-stt-common to decide whether ELF
410 assembler should generate common symbols with the STT_COMMON type by
411 default. Default to no.
413 * New command-line option --elf-stt-common= for ELF targets to control
414 whether to generate common symbols with the STT_COMMON type.
416 * Add ability to set section flags and types via numeric values for ELF
419 * Add a configure option --enable-x86-relax-relocations to decide whether
420 x86 assembler should generate relax relocations by default. Default to
421 yes, except for x86 Solaris targets older than Solaris 12.
423 * New command-line option -mrelax-relocations= for x86 target to control
424 whether to generate relax relocations.
426 * New command-line option -mfence-as-lock-add=yes for x86 target to encode
427 lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)".
429 * Add assembly-time relaxation option for ARC cpus.
431 * Add --with-cpu=TYPE configure option for ARC gas. This allows the default
432 cpu type to be adjusted at configure time.
436 * Add a configure option --enable-compressed-debug-sections={all,gas} to
437 decide whether DWARF debug sections should be compressed by default.
439 * Add support for the ARC EM/HS, and ARC600/700 architectures. Remove
440 assembler support for Argonaut RISC architectures.
442 * Symbol and label names can now be enclosed in double quotes (") which allows
443 them to contain characters that are not part of valid symbol names in high
446 * Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The
447 previous spelling, -march=armv6zk, is still accepted.
449 * Support for the ARMv8.1 architecture has been added to the Aarch64 port.
450 Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture
451 extensions has also been added to the Aarch64 port.
453 * Support for the ARMv8.1 architecture has been added to the ARM port. Support
454 for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also
455 been added to the ARM port.
457 * Extend --compress-debug-sections option to support
458 --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF
461 * --compress-debug-sections is turned on for Linux/x86 by default.
465 * Add support for the AVR Tiny microcontrollers.
467 * Replace support for openrisc and or32 with support for or1k.
469 * Enhanced the ARM port to accept the assembler output from the CodeComposer
470 Studio tool. Support is enabled via the new command-line option -mccs.
472 * Add support for the Andes NDS32.
476 * Add support for the Texas Instruments MSP430X processor.
478 * Add -gdwarf-sections command-line option to enable per-code-section
479 generation of DWARF .debug_line sections.
481 * Add support for Altera Nios II.
483 * Add support for the Imagination Technologies Meta processor.
485 * Add support for the v850e3v5.
487 * Remove assembler support for MIPS ECOFF targets.
491 * Add support for the 64-bit ARM architecture: AArch64.
493 * Add support for S12X processor.
495 * Add support for the VLE extension to the PowerPC architecture.
497 * Add support for the Freescale XGATE architecture.
499 * Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock
500 directives. These are currently available only for x86 and ARM targets.
502 * Add support for the Renesas RL78 architecture.
504 * Add support for the Adapteva EPIPHANY architecture.
506 * For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax.
510 * Add support for the Tilera TILEPro and TILE-Gx architectures.
514 * Gas no longer requires doubling of ampersands in macros.
516 * Add support for the TMS320C6000 (TI C6X) processor family.
518 * GAS now understands an extended syntax in the .section directive flags
519 for COFF targets that allows the section's alignment to be specified. This
520 feature has also been backported to the 2.20 release series, starting with
523 * Add support for the Renesas RX processor.
525 * New command-line option, --compress-debug-sections, which requests
526 compression of DWARF debug information sections in the relocatable output
527 file. Compressed debug sections are supported by readelf, objdump, and
528 gold, but not currently by Gnu ld.
532 * Added support for v850e2 and v850e2v3.
534 * GNU/Linux targets now supports "gnu_unique_object" as a value in the .type
535 pseudo op. It marks the symbol as being globally unique in the entire
538 * ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified
539 in binary rather than text.
541 * Add support for common symbol alignment to PE formats.
543 * Add support for the new discriminator column in the DWARF line table,
544 with a discriminator operand for the .loc directive.
546 * Add support for Sunplus score architecture.
548 * The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to
549 indicate that if the symbol is the target of a relocation, its value should
550 not be use. Instead the function should be invoked and its result used as
553 * Add support for Lattice Mico32 (lm32) architecture.
555 * Add support for Xilinx MicroBlaze architecture.
559 * New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind
560 tables without runtime relocation.
562 * New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which
563 adds compatibility with H'00 style hex constants.
565 * New command-line option, -msse-check=[none|error|warning], for x86
568 * New sub-option added to the assembler's -a command-line switch to
569 generate a listing output. The 'g' sub-option will insert into the listing
570 various information about the assembly, such as assembler version, the
571 command-line options used, and a time stamp.
573 * New command-line option -msse2avx for x86 target to encode SSE
574 instructions with VEX prefix.
576 * Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target.
578 * New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU,
579 -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg,
580 -mnaked-reg and -mold-gcc, for x86 targets.
582 * Support for generating wide character strings has been added via the new
583 pseudo ops: .string16, .string32 and .string64.
585 * Support for SSE5 has been added to the i386 port.
589 * The GAS sources are now released under the GPLv3.
591 * Support for the National Semiconductor CR16 target has been added.
593 * Added gas .reloc pseudo. This is a low-level interface for creating
596 * Add support for x86_64 PE+ target.
598 * Add support for Score target.
602 * Support for the Infineon XC16X has been added by KPIT Cummins Infosystems.
604 * Support for ms2 architecture has been added.
606 * Support for the Z80 processor family has been added.
608 * Add support for the "@<file>" syntax to the command line, so that extra
609 switches can be read from <file>.
611 * The SH target supports a new command-line switch --enable-reg-prefix which,
612 if enabled, will allow register names to be optionally prefixed with a $
613 character. This allows register names to be distinguished from label names.
615 * Macros with a variable number of arguments are now supported. See the
616 documentation for how this works.
618 * Added --reduce-memory-overheads switch to reduce the size of the hash
619 tables used, at the expense of longer assembly times, and
620 --hash-size=<NUMBER> to set the size of the hash tables used by gas.
622 * Macro names and macro parameter names can now be any identifier that would
623 also be legal as a symbol elsewhere. For macro parameter names, this is
624 known to cause problems in certain sources when the respective target uses
625 characters inconsistently, and thus macro parameter references may no longer
626 be recognized as such (see the documentation for details).
628 * Support the .f_floating, .d_floating, .g_floating and .h_floating directives
629 for the VAX target in order to be more compatible with the VAX MACRO
632 * New command-line option -mtune=[itanium1|itanium2] for IA64 targets.
636 * Redefinition of macros now results in an error.
638 * New command-line option -mhint.b=[ok|warning|error] for IA64 targets.
640 * New command-line option -munwind-check=[warning|error] for IA64
643 * The IA64 port now uses automatic dependency violation removal as its default
646 * Port to MAXQ processor contributed by HCL Tech.
648 * Added support for generating unwind tables for ARM ELF targets.
650 * Add a -g command-line option to generate debug information in the target's
651 preferred debug format.
653 * Support for the crx-elf target added.
655 * Support for the sh-symbianelf target added.
657 * Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations
658 on pe[i]-i386; required for this target's DWARF 2 support.
660 * Support for Motorola MCF521x/5249/547x/548x added.
662 * Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC
665 * New command-line option -mno-shared for MIPS ELF targets.
667 * New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro
668 added to enter (and leave) alternate macro syntax mode.
672 * The MIPS -membedded-pic option (Embedded-PIC code generation) is
673 deprecated and will be removed in a future release.
675 * Added PIC m32r Linux (ELF) and support to M32R assembler.
677 * Added support for ARM V6.
679 * Added support for sh4a and variants.
681 * Support for Renesas M32R2 added.
683 * Limited support for Mapping Symbols as specified in the ARM ELF
684 specification has been added to the arm assembler.
686 * On ARM architectures, added a new gas directive ".unreq" that undoes
687 definitions created by ".req".
689 * Support for Motorola ColdFire MCF528x added.
691 * Added --gstabs+ switch to enable the generation of STABS debug format
692 information with GNU extensions.
694 * Added support for MIPS64 Release 2.
696 * Added support for v850e1.
698 * Added -n switch for x86 assembler. By default, x86 GAS replaces
699 multiple nop instructions used for alignment within code sections
700 with multi-byte nop instructions such as leal 0(%esi,1),%esi. This
701 switch disables the optimization.
703 * Removed -n option from MIPS assembler. It was not useful, and confused the
704 existing -non_shared option.
708 * Added support for MIPS32 Release 2.
710 * Added support for Xtensa architecture.
712 * Support for Intel's iWMMXt processor (an ARM variant) added.
714 * An assembler test generator has been contributed and an example file that
715 uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c).
717 * Support for SH2E added.
719 * GASP has now been removed.
721 * Support for Texas Instruments TMS320C4x and TMS320C3x series of
722 DSP's contributed by Michael Hayes and Svein E. Seldal.
724 * Support for the Ubicom IP2xxx microcontroller added.
728 * Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400
731 * Support for DLX processor added.
733 * GASP has now been deprecated and will be removed in a future release. Use
734 the macro facilities in GAS instead.
736 * GASP now correctly parses floating point numbers. Unless the base is
737 explicitly specified, they are interpreted as decimal numbers regardless of
738 the currently specified base.
742 * Support for Don Knuth's MMIX, by Hans-Peter Nilsson.
744 * Support for the OpenRISC 32-bit embedded processor by OpenCores.
746 * The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for
747 specifying the target instruction set. The old method of specifying the
748 target processor has been deprecated, but is still accepted for
751 * Support for the VFP floating-point instruction set has been added to
754 * New psuedo op: .incbin to include a set of binary data at a given point
755 in the assembly. Contributed by Anders Norlander.
757 * The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated
758 but still works for compatability.
760 * The MIPS assembler no longer issues a warning by default when it
761 generates a nop instruction from a macro. The new command-line option
762 -n will turn on the warning.
766 * Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff.
768 * x86 gas now supports the full Pentium4 instruction set.
770 * Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs.
772 * Support for Motorola 68HC11 and 68HC12.
774 * Support for Texas Instruments TMS320C54x (tic54x).
778 * Support for i860, by Jason Eckhardt.
780 * Support for CRIS (Axis Communications ETRAX series).
782 * x86 gas has a new .arch pseudo op to specify the target CPU architecture.
784 * x86 gas -q command-line option quietens warnings about register size changes
785 due to suffix, indirect jmp/call without `*', stand-alone prefixes, and
786 translating various deprecated floating point instructions.
790 * Support for the ARM msr instruction was changed to only allow an immediate
791 operand when altering the flags field.
793 * Support for ATMEL AVR.
795 * Support for IBM 370 ELF. Somewhat experimental.
797 * Support for numbers with suffixes.
799 * Added support for breaking to the end of repeat loops.
801 * Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL).
803 * New .elseif pseudo-op added.
805 * New --fatal-warnings option.
807 * picoJava architecture support added.
809 * Motorola MCore 210 processor support added.
811 * A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386
812 assembly programs with intel syntax.
814 * New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code.
816 * Added -gdwarf2 option to generate DWARF 2 debugging information.
818 * Full 16-bit mode support for i386.
820 * Greatly improved instruction operand checking for i386. This change will
821 produce errors or warnings on incorrect assembly code that previous versions
822 of gas accepted. If you get unexpected messages from code that worked with
823 older versions of gas, please double check the code before reporting a bug.
825 * Weak symbol support added for COFF targets.
827 * Mitsubishi D30V support added.
829 * Texas Instruments c80 (tms320c80) support added.
831 * i960 ELF support added.
833 * ARM ELF support added.
837 * Texas Instruments c30 (tms320c30) support added.
839 * The assembler now optimizes the exception frame information generated by egcs
840 and gcc 2.8. The new --traditional-format option disables this optimization.
842 * Added --gstabs option to generate stabs debugging information.
844 * The -a option takes a new suboption, m (e.g., -alm) to expand macros in a
847 * Added -MD option to print dependencies.
851 * BeOS support added.
853 * MIPS16 support added.
855 * Motorola ColdFire 5200 support added (configure for m68k and use -m5200).
857 * Alpha/VMS support added.
859 * m68k options --base-size-default-16, --base-size-default-32,
860 --disp-size-default-16, and --disp-size-default-32 added.
862 * The alignment directives now take an optional third argument, which is the
863 maximum number of bytes to skip. If doing the alignment would require
864 skipping more than the given number of bytes, the alignment is not done at
867 * The ELF assembler has a new pseudo-op, .symver, used for symbol versioning.
869 * The -a option takes a new suboption, c (e.g., -alc), to skip false
870 conditionals in listings.
872 * Added new pseudo-op, .equiv; it's like .equ, except that it is an error if
873 the symbol is already defined.
877 * The PowerPC assembler now allows the use of symbolic register names (r0,
878 etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.)
879 can be used any time. PowerPC 860 move to/from SPR instructions have been
882 * Alpha Linux (ELF) support added.
884 * PowerPC ELF support added.
886 * m68k Linux (ELF) support added.
888 * i960 Hx/Jx support added.
890 * i386/PowerPC gnu-win32 support added.
892 * SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the
893 default is to build COFF-only support. To get a set of tools that generate
894 ELF (they'll understand both COFF and ELF), you must configure with
895 target=i386-unknown-sco3.2v5elf.
897 * m88k-motorola-sysv3* support added.
901 * Gas now directly supports macros, without requiring GASP.
903 * Gas now has an MRI assembler compatibility mode. Use -M or --mri to select
904 MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the
905 ``.mri 0'' is seen; this can be convenient for inline assembler code.
907 * Added --defsym SYM=VALUE option.
909 * Added -mips4 support to MIPS assembler.
911 * Added PIC support to Solaris and SPARC SunOS 4 assembler.
915 * Converted this directory to use an autoconf-generated configure script.
917 * ARM support, from Richard Earnshaw.
919 * Updated VMS support, from Pat Rankin, including considerably improved
922 * Support for the control registers in the 68060.
924 * Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to
925 provide for possible future gcc changes, for targets where gas provides some
926 features not available in the native assembler. If the native assembler is
927 used, it should become obvious pretty quickly what the problem is.
929 * Usage message is available with "--help".
931 * The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3
932 also, but didn't get into the NEWS file.)
934 * Weak symbol support for a.out.
936 * A bug in the listing code which could cause an infinite loop has been fixed.
937 Bugs in listings when generating a COFF object file have also been fixed.
939 * Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by
942 * Improved Alpha support. Immediate constants can have a much larger range
943 now. Support for the 21164 has been contributed by Digital.
945 * Updated ns32k (pc532-mach, netbsd532) support from Ian Dall.
949 * Mach i386 support, by David Mackenzie and Ken Raeburn.
951 * RS/6000 and PowerPC support by Ian Taylor.
953 * VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit,
954 based on mail received from various people. The `-h#' option should work
957 * HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work
958 with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special
959 version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve
960 this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu
961 in the "dist" directory.
963 * Vax support in gas fixed for BSD, so it builds and seems to run a couple
964 simple tests okay. I haven't put it through extensive testing. (GNU make is
965 currently required for BSD 4.3 builds.)
967 * Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is
968 based on code donated by CMU, which used an a.out-based format. I'm afraid
969 the alpha-a.out support is pretty badly mangled, and much of it removed;
970 making it work will require rewriting it as BFD support for the format anyways.
974 * The test suites have been fixed up a bit, so that they should work with a
975 couple different versions of expect and dejagnu.
977 * Symbols' values are now handled internally as expressions, permitting more
978 flexibility in evaluating them in some cases. Some details of relocation
979 handling have also changed, and simple constant pool management has been
980 added, to make the Alpha port easier.
982 * New option "--statistics" for printing out program run times. This is
983 intended to be used with the gcc "-Q" option, which prints out times spent in
984 various phases of compilation. (You should be able to get all of them
985 printed out with "gcc -Q -Wa,--statistics", I think.)
989 * RS/6000 AIX and MIPS SGI Irix 5 support has been added.
991 * Configurations that are still in development (and therefore are convenient to
992 have listed in configure.in) still get rejected without a minor change to
993 gas/Makefile.in, so people not doing development work shouldn't get the
994 impression that support for such configurations is actually believed to be
997 * The program name (usually "as") is printed when a fatal error message is
998 displayed. This should prevent some confusion about the source of occasional
999 messages about "internal errors".
1001 * ELF support is falling into place. Support for the 386 should be working.
1002 Support for SPARC Solaris is in. HPPA support from Utah is being integrated.
1004 * Symbol values are maintained as expressions instead of being immediately
1005 boiled down to add-symbol, sub-symbol, and constant. This permits slightly
1006 more complex calculations involving symbols whose values are not alreadey
1009 * DBX-style debugging info ("stabs") is now supported for COFF formats.
1010 If any stabs directives are seen in the source, GAS will create two new
1011 sections: a ".stab" and a ".stabstr" section. The format of the .stab
1012 section is nearly identical to the a.out symbol format, and .stabstr is
1013 its string table. For this to be useful, you must have configured GCC
1014 to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB
1015 that can use the stab sections (4.11 or later).
1017 * LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS
1018 support is in progress.
1022 * Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been
1023 incorporated, but not well tested yet.
1025 * Altered the opcode table split for m68k; it should require less VM to compile
1028 * Some minor adjustments to add (Convergent Technologies') Miniframe support,
1029 suggested by Ronald Cole.
1031 * HPPA support (running OSF only, not HPUX) has been contributed by Utah. This
1032 includes improved ELF support, which I've started adapting for SPARC Solaris
1033 2.x. Integration isn't completely, so it probably won't work.
1035 * HP9000/300 support, donated by HP, has been merged in.
1037 * Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support.
1039 * Better error messages for unsupported configurations (e.g., hppa-hpux).
1041 * Test suite framework is starting to become reasonable.
1047 * Some more merging of BFD and ELF code, but ELF still doesn't work.
1051 * BFD merge is partly done. Adventurous souls may try giving configure the
1052 "--with-bfd-assembler" option. Currently, ELF format requires it, a.out
1053 format accepts it; SPARC CPU accepts it. It's the default only for OS "elf"
1054 or "solaris". (ELF isn't really supported yet. It needs work. I've got
1055 some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not
1058 * The 68K opcode table has been split in half. It should now compile under gcc
1059 without consuming ridiculous amounts of memory.
1061 * A couple data structures have been reduced in size. This should result in
1062 saving a little bit of space at runtime.
1064 * Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF
1065 code provided ROSE format support, which I haven't merged in yet. (I can
1066 make it available, if anyone wants to try it out.) Ralph's code, for BSD
1067 4.4, supports a.out format. We don't have ECOFF support in just yet; it's
1070 * Support for the Hitachi H8/500 has been added.
1072 * VMS host and target support should be working now, thanks chiefly to Eric
1077 * For m68k, support for more processors has been added: 68040, CPU32, 68851.
1079 * For i386, .align is now power-of-two; was number-of-bytes.
1081 * For m68k, "%" is now accepted before register names. For COFF format, which
1082 doesn't use underscore prefixes for C labels, it is required, so variable "a0"
1083 can be distinguished from the register.
1085 * Last public release was 1.38. Lots of configuration changes since then, lots
1086 of new CPUs and formats, lots of bugs fixed.
1089 Copyright (C) 2012-2023 Free Software Foundation, Inc.
1091 Copying and distribution of this file, with or without modification,
1092 are permitted in any medium without royalty provided the copyright
1093 notice and this notice are preserved.