soc/intel: Remove blank lines before '}' and after '{'
[coreboot2.git] / src / mainboard / system76 / addw1 / devicetree.cb
blob529767c56833a8f7915f4a4290bd688bc85891a4
1 chip soc/intel/cannonlake
2 register "common_soc_config" = "{
3 // Touchpad I2C bus
4 .i2c[0] = {
5 .speed = I2C_SPEED_FAST,
6 .rise_time_ns = 80,
7 .fall_time_ns = 110,
8 },
9 }"
11 # CPU (soc/intel/cannonlake/cpu.c)
12 # Power limit
13 register "power_limits_config" = "{
14 .tdp_pl1_override = 45,
15 .tdp_pl2_override = 90,
18 # Enable Enhanced Intel SpeedStep
19 register "eist_enable" = "1"
21 # FSP Memory (soc/intel/cannonlake/romstage/fsp_params.c)
22 register "enable_c6dram" = "1"
24 # FSP Silicon (soc/intel/cannonlake/fsp_params.c)
25 # Misc
26 register "AcousticNoiseMitigation" = "1"
28 # Power
29 register "PchPmSlpS3MinAssert" = "3" # 50ms
30 register "PchPmSlpS4MinAssert" = "1" # 1s
31 register "PchPmSlpSusMinAssert" = "4" # 4s
32 register "PchPmSlpAMinAssert" = "4" # 2s
34 # Thermal
35 register "tcc_offset" = "8"
37 # Serial IRQ Continuous
38 register "serirq_mode" = "SERIRQ_CONTINUOUS"
40 # PM Util (soc/intel/cannonlake/pmutil.c)
41 # GPE configuration
42 # Note that GPE events called out in ASL code rely on this
43 # route. i.e. If this route changes then the affected GPE
44 # offset bits also need to be changed.
45 register "gpe0_dw0" = "PMC_GPP_K"
46 register "gpe0_dw1" = "PMC_GPP_G"
47 register "gpe0_dw2" = "PMC_GPP_E"
49 # Actual device tree
50 device cpu_cluster 0 on end
52 device domain 0 on
53 subsystemid 0x1558 0x65d1 inherit
54 device pci 00.0 on end # Host Bridge
55 device pci 01.0 on # GPU Port
56 # PCI Express Graphics #0 x16, Clock 8 (NVIDIA GPU)
57 register "PcieClkSrcUsage[8]" = "0x40"
58 register "PcieClkSrcClkReq[8]" = "8"
59 end
60 device pci 02.0 on end # Integrated Graphics Device
61 device pci 04.0 on # SA Thermal device
62 register "Device4Enable" = "1"
63 end
64 device pci 12.0 on end # Thermal Subsystem
65 device pci 12.5 off end # UFS SCS
66 device pci 12.6 off end # GSPI #2
67 device pci 13.0 off end # Integrated Sensor Hub
68 device pci 14.0 on # USB xHCI
69 register "usb2_ports" = "{
70 [0] = USB2_PORT_TYPE_C(OC_SKIP), /* USB 3.1 Gen 2 TYPE-C and DisplayPort */
71 [1] = USB2_PORT_TYPE_C(OC_SKIP), /* USB 3.1 Gen 2 TYPE-C */
72 [2] = USB2_PORT_MID(OC_SKIP), /* USB 3.1 Gen 2 */
73 [4] = USB2_PORT_MID(OC_SKIP), /* USB 3.1 Gen 1 audio */
74 [5] = USB2_PORT_MID(OC_SKIP), /* USB 3.1 Gen 1 back */
75 [6] = USB2_PORT_MID(OC_SKIP), /* Fingerprint */
76 [7] = USB2_PORT_MID(OC_SKIP), /* Per-Key RGB keyboard */
77 [8] = USB2_PORT_MID(OC_SKIP), /* Camera */
78 [13] = USB2_PORT_MID(OC_SKIP), /* Bluetooth */
80 register "usb3_ports" = "{
81 [0] = USB3_PORT_DEFAULT(OC_SKIP), /* USB 3.1 Gen 2 TYPE-C and DisplayPort */
82 [1] = USB3_PORT_DEFAULT(OC_SKIP), /* USB 3.1 Gen 2 right */
83 [2] = USB3_PORT_DEFAULT(OC_SKIP), /* USB 3.1 Gen 2 TYPE-C (without TBT) */
84 [3] = USB3_PORT_DEFAULT(OC_SKIP), /* USB 3.1 Gen 2 TYPE-C (without TBT) */
85 [4] = USB3_PORT_DEFAULT(OC_SKIP), /* USB 3.1 Gen 1 audio */
86 [5] = USB3_PORT_DEFAULT(OC_SKIP), /* USB 3.1 Gen 1 back */
88 end
89 device pci 14.2 on end # Shared SRAM
90 device pci 14.3 on # CNVi wifi
91 chip drivers/wifi/generic
92 register "wake" = "PME_B0_EN_BIT"
93 device generic 0 on end
94 end
95 end
96 device pci 14.5 off end # SDCard
97 device pci 15.0 on end # I2C #0
98 device pci 15.1 off end # I2C #1
99 device pci 15.2 off end # I2C #2
100 device pci 15.3 off end # I2C #3
101 device pci 16.0 on end # Management Engine Interface 1
102 device pci 16.1 off end # Management Engine Interface 2
103 device pci 16.2 off end # Management Engine IDE-R
104 device pci 16.3 off end # Management Engine KT Redirection
105 device pci 16.4 off end # Management Engine Interface 3
106 device pci 16.5 off end # Management Engine Interface 4
107 device pci 17.0 on # SATA
108 register "SataPortsEnable" = "{
109 [0] = 1, /* HDD (SATA0B) */
110 [1] = 1, /* SSD1 (SATA1A) */
113 device pci 19.2 off end # UART #2
114 device pci 1a.0 off end # eMMC
115 device pci 1b.0 on # PCI Express Port 17
116 # PCI Express root port #17 x4, Clock 0 (Thunderbolt)
117 register "PcieRpEnable[16]" = "1"
118 register "PcieRpLtrEnable[16]" = "1"
119 register "PcieRpHotPlug[16]" = "1"
120 register "PcieClkSrcUsage[0]" = "16"
121 register "PcieClkSrcClkReq[0]" = "0"
123 device pci 1b.1 off end # PCI Express Port 18
124 device pci 1b.2 off end # PCI Express Port 19
125 device pci 1b.3 off end # PCI Express Port 20
126 device pci 1b.4 on # PCI Express Port 21
127 # PCI Express root port #21 x4, Clock 10 (SSD2)
128 register "PcieRpEnable[20]" = "1"
129 register "PcieRpLtrEnable[20]" = "1"
130 register "PcieClkSrcUsage[10]" = "20"
131 register "PcieClkSrcClkReq[10]" = "10"
132 register "PcieRpSlotImplemented[20]" = "1"
134 device pci 1b.5 off end # PCI Express Port 22
135 device pci 1b.6 off end # PCI Express Port 23
136 device pci 1b.7 off end # PCI Express Port 24
137 device pci 1c.0 off end # PCI Express Port 1
138 device pci 1c.1 off end # PCI Express Port 2
139 device pci 1c.2 off end # PCI Express Port 3
140 device pci 1c.3 off end # PCI Express Port 4
141 device pci 1c.4 off end # PCI Express Port 5
142 device pci 1c.5 off end # PCI Express Port 6
143 device pci 1c.6 off end # PCI Express Port 7
144 device pci 1c.7 off end # PCI Express Port 8
145 device pci 1d.0 on # PCI Express Port 9
146 # PCI Express root port #9 x4, Clock 9 (SSD1)
147 register "PcieRpEnable[8]" = "1"
148 register "PcieRpLtrEnable[8]" = "1"
149 register "PcieClkSrcUsage[9]" = "8"
150 register "PcieClkSrcClkReq[9]" = "9"
151 register "PcieRpSlotImplemented[8]" = "1"
153 device pci 1d.1 off end # PCI Express Port 10
154 device pci 1d.2 off end # PCI Express Port 11
155 device pci 1d.3 off end # PCI Express Port 12
156 device pci 1d.4 off end # PCI Express Port 13
157 device pci 1d.5 on # PCI Express Port 14
158 # PCI Express root port #14 x1, Clock 5 (GLAN)
159 register "PcieRpEnable[13]" = "1"
160 register "PcieRpLtrEnable[13]" = "1"
161 register "PcieClkSrcUsage[5]" = "13"
162 register "PcieClkSrcClkReq[5]" = "5"
163 register "PcieRpSlotImplemented[13]" = "1"
165 device pci 1d.6 on # PCI Express Port 15
166 # PCI Express root port #15 x1, Clock 7 (Card Reader)
167 register "PcieRpEnable[14]" = "1"
168 register "PcieRpLtrEnable[14]" = "1"
169 register "PcieClkSrcUsage[7]" = "14"
170 register "PcieClkSrcClkReq[7]" = "7"
171 register "PcieRpSlotImplemented[14]" = "1"
173 device pci 1d.7 on # PCI Express Port 16
174 # PCI Express root port #16 x1, Clock 6 (WLAN)
175 register "PcieRpEnable[15]" = "1"
176 register "PcieRpLtrEnable[15]" = "1"
177 register "PcieClkSrcUsage[6]" = "15"
178 register "PcieClkSrcClkReq[6]" = "6"
179 register "PcieRpSlotImplemented[15]" = "1"
181 device pci 1e.0 off end # UART #0
182 device pci 1e.1 off end # UART #1
183 device pci 1e.2 off end # GSPI #0
184 device pci 1e.3 off end # GSPI #1
185 device pci 1f.0 on # LPC Interface
186 register "gen1_dec" = "0x00040069"
187 register "gen2_dec" = "0x00fc0e01"
188 register "gen3_dec" = "0x00fc0f01"
189 chip drivers/pc80/tpm
190 device pnp 0c31.0 on end
193 device pci 1f.1 off end # P2SB
194 device pci 1f.2 hidden end # Power Management Controller
195 device pci 1f.3 on # Intel HDA
196 register "PchHdaAudioLinkHda" = "1"
198 device pci 1f.4 on # SMBus
199 chip drivers/i2c/tas5825m
200 register "id" = "0"
201 device i2c 4e on end # (8bit address: 0x9c)
204 device pci 1f.5 on end # PCH SPI
205 device pci 1f.6 off end # GbE