tools, slub: Fix off-by-one buffer corruption after readlink() call
[linux-2.6/linux-mips.git] / arch / arm / plat-mxc / avic.c
blob55d2534ec727e0d47a13235cb4eec9ab534e5657
1 /*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
20 #include <linux/module.h>
21 #include <linux/irq.h>
22 #include <linux/io.h>
23 #include <mach/common.h>
24 #include <asm/mach/irq.h>
25 #include <mach/hardware.h>
27 #include "irq-common.h"
29 #define AVIC_INTCNTL 0x00 /* int control reg */
30 #define AVIC_NIMASK 0x04 /* int mask reg */
31 #define AVIC_INTENNUM 0x08 /* int enable number reg */
32 #define AVIC_INTDISNUM 0x0C /* int disable number reg */
33 #define AVIC_INTENABLEH 0x10 /* int enable reg high */
34 #define AVIC_INTENABLEL 0x14 /* int enable reg low */
35 #define AVIC_INTTYPEH 0x18 /* int type reg high */
36 #define AVIC_INTTYPEL 0x1C /* int type reg low */
37 #define AVIC_NIPRIORITY(x) (0x20 + 4 * (7 - (x))) /* int priority */
38 #define AVIC_NIVECSR 0x40 /* norm int vector/status */
39 #define AVIC_FIVECSR 0x44 /* fast int vector/status */
40 #define AVIC_INTSRCH 0x48 /* int source reg high */
41 #define AVIC_INTSRCL 0x4C /* int source reg low */
42 #define AVIC_INTFRCH 0x50 /* int force reg high */
43 #define AVIC_INTFRCL 0x54 /* int force reg low */
44 #define AVIC_NIPNDH 0x58 /* norm int pending high */
45 #define AVIC_NIPNDL 0x5C /* norm int pending low */
46 #define AVIC_FIPNDH 0x60 /* fast int pending high */
47 #define AVIC_FIPNDL 0x64 /* fast int pending low */
49 #define AVIC_NUM_IRQS 64
51 void __iomem *avic_base;
53 #ifdef CONFIG_MXC_IRQ_PRIOR
54 static int avic_irq_set_priority(unsigned char irq, unsigned char prio)
56 unsigned int temp;
57 unsigned int mask = 0x0F << irq % 8 * 4;
59 if (irq >= AVIC_NUM_IRQS)
60 return -EINVAL;;
62 temp = __raw_readl(avic_base + AVIC_NIPRIORITY(irq / 8));
63 temp &= ~mask;
64 temp |= prio & mask;
66 __raw_writel(temp, avic_base + AVIC_NIPRIORITY(irq / 8));
68 return 0;
70 #endif
72 #ifdef CONFIG_FIQ
73 static int avic_set_irq_fiq(unsigned int irq, unsigned int type)
75 unsigned int irqt;
77 if (irq >= AVIC_NUM_IRQS)
78 return -EINVAL;
80 if (irq < AVIC_NUM_IRQS / 2) {
81 irqt = __raw_readl(avic_base + AVIC_INTTYPEL) & ~(1 << irq);
82 __raw_writel(irqt | (!!type << irq), avic_base + AVIC_INTTYPEL);
83 } else {
84 irq -= AVIC_NUM_IRQS / 2;
85 irqt = __raw_readl(avic_base + AVIC_INTTYPEH) & ~(1 << irq);
86 __raw_writel(irqt | (!!type << irq), avic_base + AVIC_INTTYPEH);
89 return 0;
91 #endif /* CONFIG_FIQ */
93 /* Disable interrupt number "irq" in the AVIC */
94 static void mxc_mask_irq(struct irq_data *d)
96 __raw_writel(d->irq, avic_base + AVIC_INTDISNUM);
99 /* Enable interrupt number "irq" in the AVIC */
100 static void mxc_unmask_irq(struct irq_data *d)
102 __raw_writel(d->irq, avic_base + AVIC_INTENNUM);
105 static struct mxc_irq_chip mxc_avic_chip = {
106 .base = {
107 .irq_ack = mxc_mask_irq,
108 .irq_mask = mxc_mask_irq,
109 .irq_unmask = mxc_unmask_irq,
111 #ifdef CONFIG_MXC_IRQ_PRIOR
112 .set_priority = avic_irq_set_priority,
113 #endif
114 #ifdef CONFIG_FIQ
115 .set_irq_fiq = avic_set_irq_fiq,
116 #endif
120 * This function initializes the AVIC hardware and disables all the
121 * interrupts. It registers the interrupt enable and disable functions
122 * to the kernel for each interrupt source.
124 void __init mxc_init_irq(void __iomem *irqbase)
126 int i;
128 avic_base = irqbase;
130 /* put the AVIC into the reset value with
131 * all interrupts disabled
133 __raw_writel(0, avic_base + AVIC_INTCNTL);
134 __raw_writel(0x1f, avic_base + AVIC_NIMASK);
136 /* disable all interrupts */
137 __raw_writel(0, avic_base + AVIC_INTENABLEH);
138 __raw_writel(0, avic_base + AVIC_INTENABLEL);
140 /* all IRQ no FIQ */
141 __raw_writel(0, avic_base + AVIC_INTTYPEH);
142 __raw_writel(0, avic_base + AVIC_INTTYPEL);
143 for (i = 0; i < AVIC_NUM_IRQS; i++) {
144 irq_set_chip_and_handler(i, &mxc_avic_chip.base,
145 handle_level_irq);
146 set_irq_flags(i, IRQF_VALID);
149 /* Set default priority value (0) for all IRQ's */
150 for (i = 0; i < 8; i++)
151 __raw_writel(0, avic_base + AVIC_NIPRIORITY(i));
153 #ifdef CONFIG_FIQ
154 /* Initialize FIQ */
155 init_FIQ();
156 #endif
158 printk(KERN_INFO "MXC IRQ initialized\n");