2 * Kernel execution entry point code.
4 * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
5 * Initial PowerPC version.
6 * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
8 * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
9 * Low-level exception handers, MMU support, and rewrite.
10 * Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
11 * PowerPC 8xx modifications.
12 * Copyright (c) 1998-1999 TiVo, Inc.
13 * PowerPC 403GCX modifications.
14 * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
15 * PowerPC 403GCX/405GP modifications.
16 * Copyright 2000 MontaVista Software Inc.
17 * PPC405 modifications
18 * PowerPC 403GCX/405GP modifications.
19 * Author: MontaVista Software, Inc.
20 * frank_rowand@mvista.com or source@mvista.com
21 * debbie_chu@mvista.com
22 * Copyright 2002-2004 MontaVista Software, Inc.
23 * PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org>
24 * Copyright 2004 Freescale Semiconductor, Inc
25 * PowerPC e500 modifications, Kumar Gala <galak@kernel.crashing.org>
27 * This program is free software; you can redistribute it and/or modify it
28 * under the terms of the GNU General Public License as published by the
29 * Free Software Foundation; either version 2 of the License, or (at your
30 * option) any later version.
33 #include <linux/init.h>
34 #include <linux/threads.h>
35 #include <asm/processor.h>
38 #include <asm/pgtable.h>
39 #include <asm/cputable.h>
40 #include <asm/thread_info.h>
41 #include <asm/ppc_asm.h>
42 #include <asm/asm-offsets.h>
43 #include <asm/cache.h>
44 #include <asm/ptrace.h>
45 #include "head_booke.h"
47 /* As with the other PowerPC ports, it is expected that when code
48 * execution begins here, the following registers contain valid, yet
49 * optional, information:
51 * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.)
52 * r4 - Starting address of the init RAM disk
53 * r5 - Ending address of the init RAM disk
54 * r6 - Start of kernel command line string (e.g. "mem=128")
55 * r7 - End of kernel command line string
62 * Reserve a word at a fixed location to store the address
67 * Save parameters we are passed
74 li r25,0 /* phys kernel start (low) */
75 li r24,0 /* CPU number */
76 li r23,0 /* phys kernel start (high) */
78 /* We try to not make any assumptions about how the boot loader
79 * setup or used the TLBs. We invalidate all mappings from the
80 * boot loader and load a single entry in TLB1[0] to map the
81 * first 64M of kernel memory. Any boot info passed from the
82 * bootloader needs to live in this first 64M.
84 * Requirement on bootloader:
85 * - The page we're executing in needs to reside in TLB1 and
86 * have IPROT=1. If not an invalidate broadcast could
87 * evict the entry we're currently executing in.
89 * r3 = Index of TLB1 were executing in
90 * r4 = Current MSR[IS]
91 * r5 = Index of TLB1 temp mapping
93 * Later in mapin_ram we will correctly map lowmem, and resize TLB1[0]
99 #define ENTRY_MAPPING_BOOT_SETUP
100 #include "fsl_booke_entry_mapping.S"
101 #undef ENTRY_MAPPING_BOOT_SETUP
103 /* Establish the interrupt vector offsets */
104 SET_IVOR(0, CriticalInput);
105 SET_IVOR(1, MachineCheck);
106 SET_IVOR(2, DataStorage);
107 SET_IVOR(3, InstructionStorage);
108 SET_IVOR(4, ExternalInput);
109 SET_IVOR(5, Alignment);
110 SET_IVOR(6, Program);
111 SET_IVOR(7, FloatingPointUnavailable);
112 SET_IVOR(8, SystemCall);
113 SET_IVOR(9, AuxillaryProcessorUnavailable);
114 SET_IVOR(10, Decrementer);
115 SET_IVOR(11, FixedIntervalTimer);
116 SET_IVOR(12, WatchdogTimer);
117 SET_IVOR(13, DataTLBError);
118 SET_IVOR(14, InstructionTLBError);
119 SET_IVOR(15, DebugCrit);
121 /* Establish the interrupt vector base */
122 lis r4,interrupt_base@h /* IVPR only uses the high 16-bits */
125 /* Setup the defaults for TLB entries */
126 li r2,(MAS4_TSIZED(BOOK3E_PAGESZ_4K))@l
128 oris r2,r2,MAS4_TLBSELD(1)@h
135 oris r2,r2,HID0_DOZE@h
139 #if !defined(CONFIG_BDI_SWITCH)
141 * The Abatron BDI JTAG debugger does not tolerate others
142 * mucking with the debug registers.
147 /* clear any residual debug events */
153 /* Check to see if we're the second processor, and jump
154 * to the secondary_start code if so
156 lis r24, boot_cpuid@h
157 ori r24, r24, boot_cpuid@l
161 bne __secondary_start
165 * This is where the main kernel code starts.
170 ori r2,r2,init_task@l
172 /* ptr to current thread */
173 addi r4,r2,THREAD /* init task's THREAD */
174 mtspr SPRN_SPRG_THREAD,r4
177 lis r1,init_thread_union@h
178 ori r1,r1,init_thread_union@l
180 stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
182 rlwinm r22,r1,0,0,31-THREAD_SHIFT /* current thread_info */
187 #ifdef CONFIG_RELOCATABLE
188 lis r3,kernstart_addr@ha
189 la r3,kernstart_addr@l(r3)
190 #ifdef CONFIG_PHYS_64BIT
199 * Decide what sort of machine this is and initialize the MMU.
209 /* Setup PTE pointers for the Abatron bdiGDB */
210 lis r6, swapper_pg_dir@h
211 ori r6, r6, swapper_pg_dir@l
212 lis r5, abatron_pteptrs@h
213 ori r5, r5, abatron_pteptrs@l
215 ori r4, r4, KERNELBASE@l
216 stw r5, 0(r4) /* Save abatron_pteptrs at a fixed location */
220 lis r4,start_kernel@h
221 ori r4,r4,start_kernel@l
223 ori r3,r3,MSR_KERNEL@l
226 rfi /* change context and jump to start_kernel */
228 /* Macros to hide the PTE size differences
230 * FIND_PTE -- walks the page tables given EA & pgdir pointer
232 * r11 -- PGDIR pointer
234 * label 2: is the bailout case
236 * if we find the pte (fall through):
237 * r11 is low pte word
238 * r12 is pointer to the pte
240 #ifdef CONFIG_PTE_64BIT
242 rlwinm r12, r10, 13, 19, 29; /* Compute pgdir/pmd offset */ \
243 lwzx r11, r12, r11; /* Get pgd/pmd entry */ \
244 rlwinm. r12, r11, 0, 0, 20; /* Extract pt base address */ \
245 beq 2f; /* Bail if no table */ \
246 rlwimi r12, r10, 23, 20, 28; /* Compute pte address */ \
247 lwz r11, 4(r12); /* Get pte entry */
250 rlwimi r11, r10, 12, 20, 29; /* Create L1 (pgdir/pmd) address */ \
251 lwz r11, 0(r11); /* Get L1 entry */ \
252 rlwinm. r12, r11, 0, 0, 19; /* Extract L2 (pte) base address */ \
253 beq 2f; /* Bail if no table */ \
254 rlwimi r12, r10, 22, 20, 29; /* Compute PTE address */ \
255 lwz r11, 0(r12); /* Get Linux PTE */
259 * Interrupt vector entry code
261 * The Book E MMUs are always on so we don't need to handle
262 * interrupts in real mode as with previous PPC processors. In
263 * this case we handle interrupts in the kernel virtual address
266 * Interrupt vectors are dynamically placed relative to the
267 * interrupt prefix as determined by the address of interrupt_base.
268 * The interrupt vectors offsets are programmed using the labels
269 * for each interrupt vector entry.
271 * Interrupt vectors must be aligned on a 16 byte boundary.
272 * We align on a 32 byte cache line boundary for good measure.
276 /* Critical Input Interrupt */
277 CRITICAL_EXCEPTION(0x0100, CriticalInput, unknown_exception)
279 /* Machine Check Interrupt */
281 /* no RFMCI, MCSRRs on E200 */
282 CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
284 MCHECK_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
287 /* Data Storage Interrupt */
288 START_EXCEPTION(DataStorage)
289 NORMAL_EXCEPTION_PROLOG
290 mfspr r5,SPRN_ESR /* Grab the ESR, save it, pass arg3 */
292 mfspr r4,SPRN_DEAR /* Grab the DEAR, save it, pass arg2 */
293 andis. r10,r5,(ESR_ILK|ESR_DLK)@h
295 EXC_XFER_EE_LITE(0x0300, handle_page_fault)
297 addi r3,r1,STACK_FRAME_OVERHEAD
298 EXC_XFER_EE_LITE(0x0300, CacheLockingException)
300 /* Instruction Storage Interrupt */
301 INSTRUCTION_STORAGE_EXCEPTION
303 /* External Input Interrupt */
304 EXCEPTION(0x0500, ExternalInput, do_IRQ, EXC_XFER_LITE)
306 /* Alignment Interrupt */
309 /* Program Interrupt */
312 /* Floating Point Unavailable Interrupt */
313 #ifdef CONFIG_PPC_FPU
314 FP_UNAVAILABLE_EXCEPTION
317 /* E200 treats 'normal' floating point instructions as FP Unavail exception */
318 EXCEPTION(0x0800, FloatingPointUnavailable, program_check_exception, EXC_XFER_EE)
320 EXCEPTION(0x0800, FloatingPointUnavailable, unknown_exception, EXC_XFER_EE)
324 /* System Call Interrupt */
325 START_EXCEPTION(SystemCall)
326 NORMAL_EXCEPTION_PROLOG
327 EXC_XFER_EE_LITE(0x0c00, DoSyscall)
329 /* Auxiliary Processor Unavailable Interrupt */
330 EXCEPTION(0x2900, AuxillaryProcessorUnavailable, unknown_exception, EXC_XFER_EE)
332 /* Decrementer Interrupt */
333 DECREMENTER_EXCEPTION
335 /* Fixed Internal Timer Interrupt */
336 /* TODO: Add FIT support */
337 EXCEPTION(0x3100, FixedIntervalTimer, unknown_exception, EXC_XFER_EE)
339 /* Watchdog Timer Interrupt */
340 #ifdef CONFIG_BOOKE_WDT
341 CRITICAL_EXCEPTION(0x3200, WatchdogTimer, WatchdogException)
343 CRITICAL_EXCEPTION(0x3200, WatchdogTimer, unknown_exception)
346 /* Data TLB Error Interrupt */
347 START_EXCEPTION(DataTLBError)
348 mtspr SPRN_SPRG_WSCRATCH0, r10 /* Save some working registers */
349 mfspr r10, SPRN_SPRG_THREAD
350 stw r11, THREAD_NORMSAVE(0)(r10)
351 stw r12, THREAD_NORMSAVE(1)(r10)
352 stw r13, THREAD_NORMSAVE(2)(r10)
354 stw r13, THREAD_NORMSAVE(3)(r10)
355 mfspr r10, SPRN_DEAR /* Get faulting address */
357 /* If we are faulting a kernel address, we have to use the
358 * kernel page tables.
360 lis r11, PAGE_OFFSET@h
363 lis r11, swapper_pg_dir@h
364 ori r11, r11, swapper_pg_dir@l
366 mfspr r12,SPRN_MAS1 /* Set TID to 0 */
367 rlwinm r12,r12,0,16,1
372 /* Get the PGD for the current thread */
374 mfspr r11,SPRN_SPRG_THREAD
378 /* Mask of required permission bits. Note that while we
379 * do copy ESR:ST to _PAGE_RW position as trying to write
380 * to an RO page is pretty common, we don't do it with
381 * _PAGE_DIRTY. We could do it, but it's a fairly rare
382 * event so I'd rather take the overhead when it happens
383 * rather than adding an instruction here. We should measure
384 * whether the whole thing is worth it in the first place
385 * as we could avoid loading SPRN_ESR completely in the first
388 * TODO: Is it worth doing that mfspr & rlwimi in the first
389 * place or can we save a couple of instructions here ?
392 #ifdef CONFIG_PTE_64BIT
394 oris r13,r13,_PAGE_ACCESSED@h
396 li r13,_PAGE_PRESENT|_PAGE_ACCESSED
398 rlwimi r13,r12,11,29,29
401 andc. r13,r13,r11 /* Check permission */
403 #ifdef CONFIG_PTE_64BIT
405 subf r10,r11,r12 /* create false data dep */
406 lwzx r13,r11,r10 /* Get upper pte bits */
408 lwz r13,0(r12) /* Get upper pte bits */
412 bne 2f /* Bail if permission/valid mismach */
414 /* Jump to common tlb load */
417 /* The bailout. Restore registers to pre-exception conditions
418 * and call the heavyweights to help us out.
420 mfspr r10, SPRN_SPRG_THREAD
421 lwz r11, THREAD_NORMSAVE(3)(r10)
423 lwz r13, THREAD_NORMSAVE(2)(r10)
424 lwz r12, THREAD_NORMSAVE(1)(r10)
425 lwz r11, THREAD_NORMSAVE(0)(r10)
426 mfspr r10, SPRN_SPRG_RSCRATCH0
429 /* Instruction TLB Error Interrupt */
431 * Nearly the same as above, except we get our
432 * information from different registers and bailout
433 * to a different point.
435 START_EXCEPTION(InstructionTLBError)
436 mtspr SPRN_SPRG_WSCRATCH0, r10 /* Save some working registers */
437 mfspr r10, SPRN_SPRG_THREAD
438 stw r11, THREAD_NORMSAVE(0)(r10)
439 stw r12, THREAD_NORMSAVE(1)(r10)
440 stw r13, THREAD_NORMSAVE(2)(r10)
442 stw r13, THREAD_NORMSAVE(3)(r10)
443 mfspr r10, SPRN_SRR0 /* Get faulting address */
445 /* If we are faulting a kernel address, we have to use the
446 * kernel page tables.
448 lis r11, PAGE_OFFSET@h
451 lis r11, swapper_pg_dir@h
452 ori r11, r11, swapper_pg_dir@l
454 mfspr r12,SPRN_MAS1 /* Set TID to 0 */
455 rlwinm r12,r12,0,16,1
458 /* Make up the required permissions for kernel code */
459 #ifdef CONFIG_PTE_64BIT
460 li r13,_PAGE_PRESENT | _PAGE_BAP_SX
461 oris r13,r13,_PAGE_ACCESSED@h
463 li r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_EXEC
467 /* Get the PGD for the current thread */
469 mfspr r11,SPRN_SPRG_THREAD
472 /* Make up the required permissions for user code */
473 #ifdef CONFIG_PTE_64BIT
474 li r13,_PAGE_PRESENT | _PAGE_BAP_UX
475 oris r13,r13,_PAGE_ACCESSED@h
477 li r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_EXEC
482 andc. r13,r13,r11 /* Check permission */
484 #ifdef CONFIG_PTE_64BIT
486 subf r10,r11,r12 /* create false data dep */
487 lwzx r13,r11,r10 /* Get upper pte bits */
489 lwz r13,0(r12) /* Get upper pte bits */
493 bne 2f /* Bail if permission mismach */
495 /* Jump to common TLB load point */
499 /* The bailout. Restore registers to pre-exception conditions
500 * and call the heavyweights to help us out.
502 mfspr r10, SPRN_SPRG_THREAD
503 lwz r11, THREAD_NORMSAVE(3)(r10)
505 lwz r13, THREAD_NORMSAVE(2)(r10)
506 lwz r12, THREAD_NORMSAVE(1)(r10)
507 lwz r11, THREAD_NORMSAVE(0)(r10)
508 mfspr r10, SPRN_SPRG_RSCRATCH0
512 /* SPE Unavailable */
513 START_EXCEPTION(SPEUnavailable)
514 NORMAL_EXCEPTION_PROLOG
516 addi r3,r1,STACK_FRAME_OVERHEAD
517 EXC_XFER_EE_LITE(0x2010, KernelSPE)
519 EXCEPTION(0x2020, SPEUnavailable, unknown_exception, EXC_XFER_EE)
520 #endif /* CONFIG_SPE */
522 /* SPE Floating Point Data */
524 EXCEPTION(0x2030, SPEFloatingPointData, SPEFloatingPointException, EXC_XFER_EE);
526 /* SPE Floating Point Round */
527 EXCEPTION(0x2050, SPEFloatingPointRound, SPEFloatingPointRoundException, EXC_XFER_EE)
529 EXCEPTION(0x2040, SPEFloatingPointData, unknown_exception, EXC_XFER_EE)
530 EXCEPTION(0x2050, SPEFloatingPointRound, unknown_exception, EXC_XFER_EE)
531 #endif /* CONFIG_SPE */
533 /* Performance Monitor */
534 EXCEPTION(0x2060, PerformanceMonitor, performance_monitor_exception, EXC_XFER_STD)
536 EXCEPTION(0x2070, Doorbell, doorbell_exception, EXC_XFER_STD)
538 CRITICAL_EXCEPTION(0x2080, CriticalDoorbell, unknown_exception)
540 /* Debug Interrupt */
541 DEBUG_DEBUG_EXCEPTION
549 * Both the instruction and data TLB miss get to this
550 * point to load the TLB.
551 * r10 - available to use
552 * r11 - TLB (info from Linux PTE)
553 * r12 - available to use
554 * r13 - upper bits of PTE (if PTE_64BIT) or available to use
555 * CR5 - results of addr >= PAGE_OFFSET
556 * MAS0, MAS1 - loaded with proper value when we get here
557 * MAS2, MAS3 - will need additional info from Linux PTE
558 * Upon exit, we reload everything and RFI.
562 * We set execute, because we don't have the granularity to
563 * properly set this at the page level (Linux problem).
564 * Many of these bits are software only. Bits we don't set
565 * here we (properly should) assume have the appropriate value.
569 #ifdef CONFIG_PTE_64BIT
570 rlwimi r12, r11, 32-19, 27, 31 /* extract WIMGE from pte */
572 rlwimi r12, r11, 26, 27, 31 /* extract WIMGE from pte */
576 #ifdef CONFIG_PTE_64BIT
577 rlwinm r12, r11, 32-2, 26, 31 /* Move in perm bits */
578 andi. r10, r11, _PAGE_DIRTY
580 li r10, MAS3_SW | MAS3_UW
582 1: rlwimi r12, r13, 20, 0, 11 /* grab RPN[32:43] */
583 rlwimi r12, r11, 20, 12, 19 /* grab RPN[44:51] */
585 BEGIN_MMU_FTR_SECTION
586 srwi r10, r13, 12 /* grab RPN[12:31] */
588 END_MMU_FTR_SECTION_IFSET(MMU_FTR_BIG_PHYS)
590 li r10, (_PAGE_EXEC | _PAGE_PRESENT)
591 rlwimi r10, r11, 31, 29, 29 /* extract _PAGE_DIRTY into SW */
593 andi. r10, r11, _PAGE_USER /* Test for _PAGE_USER */
597 rlwimi r11, r12, 0, 20, 31 /* Extract RPN from PTE and merge with perms */
601 /* Round robin TLB1 entries assignment */
604 /* Extract TLB1CFG(NENTRY) */
605 mfspr r11, SPRN_TLB1CFG
606 andi. r11, r11, 0xfff
608 /* Extract MAS0(NV) */
609 andi. r13, r12, 0xfff
614 /* check if we need to wrap */
617 /* wrap back to first free tlbcam entry */
618 lis r13, tlbcam_index@ha
619 lwz r13, tlbcam_index@l(r13)
620 rlwimi r12, r13, 0, 20, 31
623 #endif /* CONFIG_E200 */
627 /* Done...restore registers and get out of here. */
628 mfspr r10, SPRN_SPRG_THREAD
629 lwz r11, THREAD_NORMSAVE(3)(r10)
631 lwz r13, THREAD_NORMSAVE(2)(r10)
632 lwz r12, THREAD_NORMSAVE(1)(r10)
633 lwz r11, THREAD_NORMSAVE(0)(r10)
634 mfspr r10, SPRN_SPRG_RSCRATCH0
635 rfi /* Force context change */
638 /* Note that the SPE support is closely modeled after the AltiVec
639 * support. Changes to one are likely to be applicable to the
643 * Disable SPE for the task which had SPE previously,
644 * and save its SPE registers in its thread_struct.
645 * Enables SPE for use in the kernel on return.
646 * On SMP we know the SPE units are free, since we give it up every
651 mtmsr r5 /* enable use of SPE now */
654 * For SMP, we don't do lazy SPE switching because it just gets too
655 * horrendously complex, especially when a task switches from one CPU
656 * to another. Instead we call giveup_spe in switch_to.
659 lis r3,last_task_used_spe@ha
660 lwz r4,last_task_used_spe@l(r3)
663 addi r4,r4,THREAD /* want THREAD of last_task_used_spe */
664 SAVE_32EVRS(0,r10,r4,THREAD_EVR0)
665 evxor evr10, evr10, evr10 /* clear out evr10 */
666 evmwumiaa evr10, evr10, evr10 /* evr10 <- ACC = 0 * 0 + ACC */
668 evstddx evr10, r4, r5 /* save off accumulator */
670 lwz r4,_MSR-STACK_FRAME_OVERHEAD(r5)
672 andc r4,r4,r10 /* disable SPE for previous task */
673 stw r4,_MSR-STACK_FRAME_OVERHEAD(r5)
675 #endif /* !CONFIG_SMP */
676 /* enable use of SPE after return */
678 mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
681 stw r4,THREAD_USED_SPE(r5)
684 REST_32EVRS(0,r10,r5,THREAD_EVR0)
687 stw r4,last_task_used_spe@l(r3)
688 #endif /* !CONFIG_SMP */
689 /* restore registers and return */
690 2: REST_4GPRS(3, r11)
705 * SPE unavailable trap from kernel - print a message, but let
706 * the task use SPE in the kernel until it returns to user mode.
711 stw r3,_MSR(r1) /* enable use of SPE after return */
715 mr r4,r2 /* current */
721 87: .string "SPE used in kernel (task=%p, pc=%x) \n"
725 #endif /* CONFIG_SPE */
731 /* Adjust or setup IVORs for e200 */
732 _GLOBAL(__setup_e200_ivors)
735 li r3,SPEUnavailable@l
737 li r3,SPEFloatingPointData@l
739 li r3,SPEFloatingPointRound@l
744 /* Adjust or setup IVORs for e500v1/v2 */
745 _GLOBAL(__setup_e500_ivors)
748 li r3,SPEUnavailable@l
750 li r3,SPEFloatingPointData@l
752 li r3,SPEFloatingPointRound@l
754 li r3,PerformanceMonitor@l
759 /* Adjust or setup IVORs for e500mc */
760 _GLOBAL(__setup_e500mc_ivors)
763 li r3,PerformanceMonitor@l
767 li r3,CriticalDoorbell@l
773 * extern void giveup_altivec(struct task_struct *prev)
775 * The e500 core does not have an AltiVec unit.
777 _GLOBAL(giveup_altivec)
782 * extern void giveup_spe(struct task_struct *prev)
788 mtmsr r5 /* enable use of SPE now */
791 beqlr- /* if no previous owner, done */
792 addi r3,r3,THREAD /* want THREAD of task */
795 SAVE_32EVRS(0, r4, r3, THREAD_EVR0)
796 evxor evr6, evr6, evr6 /* clear out evr6 */
797 evmwumiaa evr6, evr6, evr6 /* evr6 <- ACC = 0 * 0 + ACC */
799 evstddx evr6, r4, r3 /* save off accumulator */
801 lwz r4,_MSR-STACK_FRAME_OVERHEAD(r5)
803 andc r4,r4,r3 /* disable SPE for previous task */
804 stw r4,_MSR-STACK_FRAME_OVERHEAD(r5)
808 lis r4,last_task_used_spe@ha
809 stw r5,last_task_used_spe@l(r4)
810 #endif /* !CONFIG_SMP */
812 #endif /* CONFIG_SPE */
815 * extern void giveup_fpu(struct task_struct *prev)
817 * Not all FSL Book-E cores have an FPU
819 #ifndef CONFIG_PPC_FPU
825 * extern void abort(void)
827 * At present, this routine just applies a system reset.
831 mtspr SPRN_DBCR0,r13 /* disable all debug events */
834 ori r13,r13,MSR_DE@l /* Enable Debug Events */
838 lis r13,(DBCR0_IDM|DBCR0_RST_CHIP)@h
844 #ifdef CONFIG_BDI_SWITCH
845 /* Context switch the PTE pointer for the Abatron BDI2000.
846 * The PGDIR is the second parameter.
848 lis r5, abatron_pteptrs@h
849 ori r5, r5, abatron_pteptrs@l
853 isync /* Force context change */
856 _GLOBAL(flush_dcache_L1)
859 rlwinm r5,r3,9,3 /* Extract cache block size */
860 twlgti r5,1 /* Only 32 and 64 byte cache blocks
861 * are currently defined.
864 subfic r6,r5,2 /* r6 = log2(1KiB / cache block size) -
865 * log2(number of ways)
867 slw r5,r4,r5 /* r5 = cache block size */
869 rlwinm r7,r3,0,0xff /* Extract number of KiB in the cache */
870 mulli r7,r7,13 /* An 8-way cache will require 13
875 /* save off HID0 and set DCFA */
877 ori r9,r8,HID0_DCFA@l
884 1: lwz r3,0(r4) /* Load... */
892 1: dcbf 0,r4 /* ...and flush. */
903 /* When we get here, r24 needs to hold the CPU # */
904 .globl __secondary_start
906 lis r3,__secondary_hold_acknowledge@h
907 ori r3,r3,__secondary_hold_acknowledge@l
914 lis r3,tlbcam_index@ha
915 lwz r3,tlbcam_index@l(r3)
917 li r26,0 /* r26 safe? */
919 /* Load each CAM entry */
925 /* get current_thread_info and current */
926 lis r1,secondary_ti@ha
927 lwz r1,secondary_ti@l(r1)
931 addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
935 /* ptr to current thread */
936 addi r4,r2,THREAD /* address of our thread_struct */
937 mtspr SPRN_SPRG_THREAD,r4
939 /* Setup the defaults for TLB entries */
940 li r4,(MAS4_TSIZED(BOOK3E_PAGESZ_4K))@l
943 /* Jump to start_secondary */
945 ori r4,r4,MSR_KERNEL@l
946 lis r3,start_secondary@h
947 ori r3,r3,start_secondary@l
954 .globl __secondary_hold_acknowledge
955 __secondary_hold_acknowledge:
960 * We put a few things here that have to be page-aligned. This stuff
961 * goes at the beginning of the data segment, which is page-aligned.
967 .globl empty_zero_page
970 .globl swapper_pg_dir
972 .space PGD_TABLE_SIZE
975 * Room for two PTE pointers, usually the kernel and current user pointers
976 * to their respective root page table.