2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/perf_event.h>
18 #include <linux/kernel_stat.h>
19 #include <linux/mc146818rtc.h>
20 #include <linux/acpi_pmtmr.h>
21 #include <linux/clockchips.h>
22 #include <linux/interrupt.h>
23 #include <linux/bootmem.h>
24 #include <linux/ftrace.h>
25 #include <linux/ioport.h>
26 #include <linux/module.h>
27 #include <linux/sysdev.h>
28 #include <linux/delay.h>
29 #include <linux/timex.h>
30 #include <linux/dmar.h>
31 #include <linux/init.h>
32 #include <linux/cpu.h>
33 #include <linux/dmi.h>
34 #include <linux/smp.h>
37 #include <asm/perf_event.h>
38 #include <asm/x86_init.h>
39 #include <asm/pgalloc.h>
40 #include <asm/atomic.h>
41 #include <asm/mpspec.h>
42 #include <asm/i8253.h>
43 #include <asm/i8259.h>
44 #include <asm/proto.h>
53 #include <asm/hypervisor.h>
55 unsigned int num_processors
;
57 unsigned disabled_cpus __cpuinitdata
;
59 /* Processor that is doing the boot up */
60 unsigned int boot_cpu_physical_apicid
= -1U;
63 * The highest APIC ID seen during enumeration.
65 unsigned int max_physical_apicid
;
68 * Bitmask of physically existing CPUs:
70 physid_mask_t phys_cpu_present_map
;
73 * Map cpu index to physical APIC ID
75 DEFINE_EARLY_PER_CPU(u16
, x86_cpu_to_apicid
, BAD_APICID
);
76 DEFINE_EARLY_PER_CPU(u16
, x86_bios_cpu_apicid
, BAD_APICID
);
77 EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid
);
78 EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid
);
82 * Knob to control our willingness to enable the local APIC.
86 static int force_enable_local_apic
;
88 * APIC command line parameters
90 static int __init
parse_lapic(char *arg
)
92 force_enable_local_apic
= 1;
95 early_param("lapic", parse_lapic
);
96 /* Local APIC was disabled by the BIOS and enabled by the kernel */
97 static int enabled_via_apicbase
;
100 * Handle interrupt mode configuration register (IMCR).
101 * This register controls whether the interrupt signals
102 * that reach the BSP come from the master PIC or from the
103 * local APIC. Before entering Symmetric I/O Mode, either
104 * the BIOS or the operating system must switch out of
105 * PIC Mode by changing the IMCR.
107 static inline void imcr_pic_to_apic(void)
109 /* select IMCR register */
111 /* NMI and 8259 INTR go through APIC */
115 static inline void imcr_apic_to_pic(void)
117 /* select IMCR register */
119 /* NMI and 8259 INTR go directly to BSP */
125 static int apic_calibrate_pmtmr __initdata
;
126 static __init
int setup_apicpmtimer(char *s
)
128 apic_calibrate_pmtmr
= 1;
132 __setup("apicpmtimer", setup_apicpmtimer
);
136 #ifdef CONFIG_X86_X2APIC
137 /* x2apic enabled before OS handover */
138 static int x2apic_preenabled
;
139 static __init
int setup_nox2apic(char *str
)
141 if (x2apic_enabled()) {
142 pr_warning("Bios already enabled x2apic, "
143 "can't enforce nox2apic");
147 setup_clear_cpu_cap(X86_FEATURE_X2APIC
);
150 early_param("nox2apic", setup_nox2apic
);
153 unsigned long mp_lapic_addr
;
155 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
156 static int disable_apic_timer __cpuinitdata
;
157 /* Local APIC timer works in C2 */
158 int local_apic_timer_c2_ok
;
159 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok
);
161 int first_system_vector
= 0xfe;
164 * Debug level, exported for io_apic.c
166 unsigned int apic_verbosity
;
170 /* Have we found an MP table */
171 int smp_found_config
;
173 static struct resource lapic_resource
= {
174 .name
= "Local APIC",
175 .flags
= IORESOURCE_MEM
| IORESOURCE_BUSY
,
178 static unsigned int calibration_result
;
180 static int lapic_next_event(unsigned long delta
,
181 struct clock_event_device
*evt
);
182 static void lapic_timer_setup(enum clock_event_mode mode
,
183 struct clock_event_device
*evt
);
184 static void lapic_timer_broadcast(const struct cpumask
*mask
);
185 static void apic_pm_activate(void);
188 * The local apic timer can be used for any function which is CPU local.
190 static struct clock_event_device lapic_clockevent
= {
192 .features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
193 | CLOCK_EVT_FEAT_C3STOP
| CLOCK_EVT_FEAT_DUMMY
,
195 .set_mode
= lapic_timer_setup
,
196 .set_next_event
= lapic_next_event
,
197 .broadcast
= lapic_timer_broadcast
,
201 static DEFINE_PER_CPU(struct clock_event_device
, lapic_events
);
203 static unsigned long apic_phys
;
206 * Get the LAPIC version
208 static inline int lapic_get_version(void)
210 return GET_APIC_VERSION(apic_read(APIC_LVR
));
214 * Check, if the APIC is integrated or a separate chip
216 static inline int lapic_is_integrated(void)
221 return APIC_INTEGRATED(lapic_get_version());
226 * Check, whether this is a modern or a first generation APIC
228 static int modern_apic(void)
230 /* AMD systems use old APIC versions, so check the CPU */
231 if (boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
&&
232 boot_cpu_data
.x86
>= 0xf)
234 return lapic_get_version() >= 0x14;
238 * right after this call apic become NOOP driven
239 * so apic->write/read doesn't do anything
241 void apic_disable(void)
243 pr_info("APIC: switched to apic NOOP\n");
247 void native_apic_wait_icr_idle(void)
249 while (apic_read(APIC_ICR
) & APIC_ICR_BUSY
)
253 u32
native_safe_apic_wait_icr_idle(void)
260 send_status
= apic_read(APIC_ICR
) & APIC_ICR_BUSY
;
264 } while (timeout
++ < 1000);
269 void native_apic_icr_write(u32 low
, u32 id
)
271 apic_write(APIC_ICR2
, SET_APIC_DEST_FIELD(id
));
272 apic_write(APIC_ICR
, low
);
275 u64
native_apic_icr_read(void)
279 icr2
= apic_read(APIC_ICR2
);
280 icr1
= apic_read(APIC_ICR
);
282 return icr1
| ((u64
)icr2
<< 32);
286 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
288 void __cpuinit
enable_NMI_through_LVT0(void)
292 /* unmask and set to NMI */
295 /* Level triggered for 82489DX (32bit mode) */
296 if (!lapic_is_integrated())
297 v
|= APIC_LVT_LEVEL_TRIGGER
;
299 apic_write(APIC_LVT0
, v
);
304 * get_physical_broadcast - Get number of physical broadcast IDs
306 int get_physical_broadcast(void)
308 return modern_apic() ? 0xff : 0xf;
313 * lapic_get_maxlvt - get the maximum number of local vector table entries
315 int lapic_get_maxlvt(void)
319 v
= apic_read(APIC_LVR
);
321 * - we always have APIC integrated on 64bit mode
322 * - 82489DXs do not report # of LVT entries
324 return APIC_INTEGRATED(GET_APIC_VERSION(v
)) ? GET_APIC_MAXLVT(v
) : 2;
332 #define APIC_DIVISOR 16
335 * This function sets up the local APIC timer, with a timeout of
336 * 'clocks' APIC bus clock. During calibration we actually call
337 * this function twice on the boot CPU, once with a bogus timeout
338 * value, second time for real. The other (noncalibrating) CPUs
339 * call this function only once, with the real, calibrated value.
341 * We do reads before writes even if unnecessary, to get around the
342 * P5 APIC double write bug.
344 static void __setup_APIC_LVTT(unsigned int clocks
, int oneshot
, int irqen
)
346 unsigned int lvtt_value
, tmp_value
;
348 lvtt_value
= LOCAL_TIMER_VECTOR
;
350 lvtt_value
|= APIC_LVT_TIMER_PERIODIC
;
351 if (!lapic_is_integrated())
352 lvtt_value
|= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV
);
355 lvtt_value
|= APIC_LVT_MASKED
;
357 apic_write(APIC_LVTT
, lvtt_value
);
362 tmp_value
= apic_read(APIC_TDCR
);
363 apic_write(APIC_TDCR
,
364 (tmp_value
& ~(APIC_TDR_DIV_1
| APIC_TDR_DIV_TMBASE
)) |
368 apic_write(APIC_TMICT
, clocks
/ APIC_DIVISOR
);
372 * Setup extended LVT, AMD specific
374 * Software should use the LVT offsets the BIOS provides. The offsets
375 * are determined by the subsystems using it like those for MCE
376 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
377 * are supported. Beginning with family 10h at least 4 offsets are
380 * Since the offsets must be consistent for all cores, we keep track
381 * of the LVT offsets in software and reserve the offset for the same
382 * vector also to be used on other cores. An offset is freed by
383 * setting the entry to APIC_EILVT_MASKED.
385 * If the BIOS is right, there should be no conflicts. Otherwise a
386 * "[Firmware Bug]: ..." error message is generated. However, if
387 * software does not properly determines the offsets, it is not
388 * necessarily a BIOS bug.
391 static atomic_t eilvt_offsets
[APIC_EILVT_NR_MAX
];
393 static inline int eilvt_entry_is_changeable(unsigned int old
, unsigned int new)
395 return (old
& APIC_EILVT_MASKED
)
396 || (new == APIC_EILVT_MASKED
)
397 || ((new & ~APIC_EILVT_MASKED
) == old
);
400 static unsigned int reserve_eilvt_offset(int offset
, unsigned int new)
402 unsigned int rsvd
; /* 0: uninitialized */
404 if (offset
>= APIC_EILVT_NR_MAX
)
407 rsvd
= atomic_read(&eilvt_offsets
[offset
]) & ~APIC_EILVT_MASKED
;
410 !eilvt_entry_is_changeable(rsvd
, new))
411 /* may not change if vectors are different */
413 rsvd
= atomic_cmpxchg(&eilvt_offsets
[offset
], rsvd
, new);
414 } while (rsvd
!= new);
420 * If mask=1, the LVT entry does not generate interrupts while mask=0
421 * enables the vector. See also the BKDGs.
424 int setup_APIC_eilvt(u8 offset
, u8 vector
, u8 msg_type
, u8 mask
)
426 unsigned long reg
= APIC_EILVTn(offset
);
427 unsigned int new, old
, reserved
;
429 new = (mask
<< 16) | (msg_type
<< 8) | vector
;
430 old
= apic_read(reg
);
431 reserved
= reserve_eilvt_offset(offset
, new);
433 if (reserved
!= new) {
434 pr_err(FW_BUG
"cpu %d, try to use APIC%lX (LVT offset %d) for "
435 "vector 0x%x, but the register is already in use for "
436 "vector 0x%x on another cpu\n",
437 smp_processor_id(), reg
, offset
, new, reserved
);
441 if (!eilvt_entry_is_changeable(old
, new)) {
442 pr_err(FW_BUG
"cpu %d, try to use APIC%lX (LVT offset %d) for "
443 "vector 0x%x, but the register is already in use for "
444 "vector 0x%x on this cpu\n",
445 smp_processor_id(), reg
, offset
, new, old
);
449 apic_write(reg
, new);
453 EXPORT_SYMBOL_GPL(setup_APIC_eilvt
);
456 * Program the next event, relative to now
458 static int lapic_next_event(unsigned long delta
,
459 struct clock_event_device
*evt
)
461 apic_write(APIC_TMICT
, delta
);
466 * Setup the lapic timer in periodic or oneshot mode
468 static void lapic_timer_setup(enum clock_event_mode mode
,
469 struct clock_event_device
*evt
)
474 /* Lapic used as dummy for broadcast ? */
475 if (evt
->features
& CLOCK_EVT_FEAT_DUMMY
)
478 local_irq_save(flags
);
481 case CLOCK_EVT_MODE_PERIODIC
:
482 case CLOCK_EVT_MODE_ONESHOT
:
483 __setup_APIC_LVTT(calibration_result
,
484 mode
!= CLOCK_EVT_MODE_PERIODIC
, 1);
486 case CLOCK_EVT_MODE_UNUSED
:
487 case CLOCK_EVT_MODE_SHUTDOWN
:
488 v
= apic_read(APIC_LVTT
);
489 v
|= (APIC_LVT_MASKED
| LOCAL_TIMER_VECTOR
);
490 apic_write(APIC_LVTT
, v
);
491 apic_write(APIC_TMICT
, 0);
493 case CLOCK_EVT_MODE_RESUME
:
494 /* Nothing to do here */
498 local_irq_restore(flags
);
502 * Local APIC timer broadcast function
504 static void lapic_timer_broadcast(const struct cpumask
*mask
)
507 apic
->send_IPI_mask(mask
, LOCAL_TIMER_VECTOR
);
512 * Setup the local APIC timer for this CPU. Copy the initialized values
513 * of the boot CPU and register the clock event in the framework.
515 static void __cpuinit
setup_APIC_timer(void)
517 struct clock_event_device
*levt
= &__get_cpu_var(lapic_events
);
519 if (cpu_has(__this_cpu_ptr(&cpu_info
), X86_FEATURE_ARAT
)) {
520 lapic_clockevent
.features
&= ~CLOCK_EVT_FEAT_C3STOP
;
521 /* Make LAPIC timer preferrable over percpu HPET */
522 lapic_clockevent
.rating
= 150;
525 memcpy(levt
, &lapic_clockevent
, sizeof(*levt
));
526 levt
->cpumask
= cpumask_of(smp_processor_id());
528 clockevents_register_device(levt
);
532 * In this functions we calibrate APIC bus clocks to the external timer.
534 * We want to do the calibration only once since we want to have local timer
535 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
538 * This was previously done by reading the PIT/HPET and waiting for a wrap
539 * around to find out, that a tick has elapsed. I have a box, where the PIT
540 * readout is broken, so it never gets out of the wait loop again. This was
541 * also reported by others.
543 * Monitoring the jiffies value is inaccurate and the clockevents
544 * infrastructure allows us to do a simple substitution of the interrupt
547 * The calibration routine also uses the pm_timer when possible, as the PIT
548 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
549 * back to normal later in the boot process).
552 #define LAPIC_CAL_LOOPS (HZ/10)
554 static __initdata
int lapic_cal_loops
= -1;
555 static __initdata
long lapic_cal_t1
, lapic_cal_t2
;
556 static __initdata
unsigned long long lapic_cal_tsc1
, lapic_cal_tsc2
;
557 static __initdata
unsigned long lapic_cal_pm1
, lapic_cal_pm2
;
558 static __initdata
unsigned long lapic_cal_j1
, lapic_cal_j2
;
561 * Temporary interrupt handler.
563 static void __init
lapic_cal_handler(struct clock_event_device
*dev
)
565 unsigned long long tsc
= 0;
566 long tapic
= apic_read(APIC_TMCCT
);
567 unsigned long pm
= acpi_pm_read_early();
572 switch (lapic_cal_loops
++) {
574 lapic_cal_t1
= tapic
;
575 lapic_cal_tsc1
= tsc
;
577 lapic_cal_j1
= jiffies
;
580 case LAPIC_CAL_LOOPS
:
581 lapic_cal_t2
= tapic
;
582 lapic_cal_tsc2
= tsc
;
583 if (pm
< lapic_cal_pm1
)
584 pm
+= ACPI_PM_OVRRUN
;
586 lapic_cal_j2
= jiffies
;
592 calibrate_by_pmtimer(long deltapm
, long *delta
, long *deltatsc
)
594 const long pm_100ms
= PMTMR_TICKS_PER_SEC
/ 10;
595 const long pm_thresh
= pm_100ms
/ 100;
599 #ifndef CONFIG_X86_PM_TIMER
603 apic_printk(APIC_VERBOSE
, "... PM-Timer delta = %ld\n", deltapm
);
605 /* Check, if the PM timer is available */
609 mult
= clocksource_hz2mult(PMTMR_TICKS_PER_SEC
, 22);
611 if (deltapm
> (pm_100ms
- pm_thresh
) &&
612 deltapm
< (pm_100ms
+ pm_thresh
)) {
613 apic_printk(APIC_VERBOSE
, "... PM-Timer result ok\n");
617 res
= (((u64
)deltapm
) * mult
) >> 22;
618 do_div(res
, 1000000);
619 pr_warning("APIC calibration not consistent "
620 "with PM-Timer: %ldms instead of 100ms\n",(long)res
);
622 /* Correct the lapic counter value */
623 res
= (((u64
)(*delta
)) * pm_100ms
);
624 do_div(res
, deltapm
);
625 pr_info("APIC delta adjusted to PM-Timer: "
626 "%lu (%ld)\n", (unsigned long)res
, *delta
);
629 /* Correct the tsc counter value */
631 res
= (((u64
)(*deltatsc
)) * pm_100ms
);
632 do_div(res
, deltapm
);
633 apic_printk(APIC_VERBOSE
, "TSC delta adjusted to "
634 "PM-Timer: %lu (%ld)\n",
635 (unsigned long)res
, *deltatsc
);
636 *deltatsc
= (long)res
;
642 static int __init
calibrate_APIC_clock(void)
644 struct clock_event_device
*levt
= &__get_cpu_var(lapic_events
);
645 void (*real_handler
)(struct clock_event_device
*dev
);
646 unsigned long deltaj
;
647 long delta
, deltatsc
;
648 int pm_referenced
= 0;
652 /* Replace the global interrupt handler */
653 real_handler
= global_clock_event
->event_handler
;
654 global_clock_event
->event_handler
= lapic_cal_handler
;
657 * Setup the APIC counter to maximum. There is no way the lapic
658 * can underflow in the 100ms detection time frame
660 __setup_APIC_LVTT(0xffffffff, 0, 0);
662 /* Let the interrupts run */
665 while (lapic_cal_loops
<= LAPIC_CAL_LOOPS
)
670 /* Restore the real event handler */
671 global_clock_event
->event_handler
= real_handler
;
673 /* Build delta t1-t2 as apic timer counts down */
674 delta
= lapic_cal_t1
- lapic_cal_t2
;
675 apic_printk(APIC_VERBOSE
, "... lapic delta = %ld\n", delta
);
677 deltatsc
= (long)(lapic_cal_tsc2
- lapic_cal_tsc1
);
679 /* we trust the PM based calibration if possible */
680 pm_referenced
= !calibrate_by_pmtimer(lapic_cal_pm2
- lapic_cal_pm1
,
683 /* Calculate the scaled math multiplication factor */
684 lapic_clockevent
.mult
= div_sc(delta
, TICK_NSEC
* LAPIC_CAL_LOOPS
,
685 lapic_clockevent
.shift
);
686 lapic_clockevent
.max_delta_ns
=
687 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent
);
688 lapic_clockevent
.min_delta_ns
=
689 clockevent_delta2ns(0xF, &lapic_clockevent
);
691 calibration_result
= (delta
* APIC_DIVISOR
) / LAPIC_CAL_LOOPS
;
693 apic_printk(APIC_VERBOSE
, "..... delta %ld\n", delta
);
694 apic_printk(APIC_VERBOSE
, "..... mult: %u\n", lapic_clockevent
.mult
);
695 apic_printk(APIC_VERBOSE
, "..... calibration result: %u\n",
699 apic_printk(APIC_VERBOSE
, "..... CPU clock speed is "
701 (deltatsc
/ LAPIC_CAL_LOOPS
) / (1000000 / HZ
),
702 (deltatsc
/ LAPIC_CAL_LOOPS
) % (1000000 / HZ
));
705 apic_printk(APIC_VERBOSE
, "..... host bus clock speed is "
707 calibration_result
/ (1000000 / HZ
),
708 calibration_result
% (1000000 / HZ
));
711 * Do a sanity check on the APIC calibration result
713 if (calibration_result
< (1000000 / HZ
)) {
715 pr_warning("APIC frequency too slow, disabling apic timer\n");
719 levt
->features
&= ~CLOCK_EVT_FEAT_DUMMY
;
722 * PM timer calibration failed or not turned on
723 * so lets try APIC timer based calibration
725 if (!pm_referenced
) {
726 apic_printk(APIC_VERBOSE
, "... verify APIC timer\n");
729 * Setup the apic timer manually
731 levt
->event_handler
= lapic_cal_handler
;
732 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC
, levt
);
733 lapic_cal_loops
= -1;
735 /* Let the interrupts run */
738 while (lapic_cal_loops
<= LAPIC_CAL_LOOPS
)
741 /* Stop the lapic timer */
742 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN
, levt
);
745 deltaj
= lapic_cal_j2
- lapic_cal_j1
;
746 apic_printk(APIC_VERBOSE
, "... jiffies delta = %lu\n", deltaj
);
748 /* Check, if the jiffies result is consistent */
749 if (deltaj
>= LAPIC_CAL_LOOPS
-2 && deltaj
<= LAPIC_CAL_LOOPS
+2)
750 apic_printk(APIC_VERBOSE
, "... jiffies result ok\n");
752 levt
->features
|= CLOCK_EVT_FEAT_DUMMY
;
756 if (levt
->features
& CLOCK_EVT_FEAT_DUMMY
) {
757 pr_warning("APIC timer disabled due to verification failure\n");
765 * Setup the boot APIC
767 * Calibrate and verify the result.
769 void __init
setup_boot_APIC_clock(void)
772 * The local apic timer can be disabled via the kernel
773 * commandline or from the CPU detection code. Register the lapic
774 * timer as a dummy clock event source on SMP systems, so the
775 * broadcast mechanism is used. On UP systems simply ignore it.
777 if (disable_apic_timer
) {
778 pr_info("Disabling APIC timer\n");
779 /* No broadcast on UP ! */
780 if (num_possible_cpus() > 1) {
781 lapic_clockevent
.mult
= 1;
787 apic_printk(APIC_VERBOSE
, "Using local APIC timer interrupts.\n"
788 "calibrating APIC timer ...\n");
790 if (calibrate_APIC_clock()) {
791 /* No broadcast on UP ! */
792 if (num_possible_cpus() > 1)
798 * If nmi_watchdog is set to IO_APIC, we need the
799 * PIT/HPET going. Otherwise register lapic as a dummy
802 lapic_clockevent
.features
&= ~CLOCK_EVT_FEAT_DUMMY
;
804 /* Setup the lapic or request the broadcast */
808 void __cpuinit
setup_secondary_APIC_clock(void)
814 * The guts of the apic timer interrupt
816 static void local_apic_timer_interrupt(void)
818 int cpu
= smp_processor_id();
819 struct clock_event_device
*evt
= &per_cpu(lapic_events
, cpu
);
822 * Normally we should not be here till LAPIC has been initialized but
823 * in some cases like kdump, its possible that there is a pending LAPIC
824 * timer interrupt from previous kernel's context and is delivered in
825 * new kernel the moment interrupts are enabled.
827 * Interrupts are enabled early and LAPIC is setup much later, hence
828 * its possible that when we get here evt->event_handler is NULL.
829 * Check for event_handler being NULL and discard the interrupt as
832 if (!evt
->event_handler
) {
833 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu
);
835 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN
, evt
);
840 * the NMI deadlock-detector uses this.
842 inc_irq_stat(apic_timer_irqs
);
844 evt
->event_handler(evt
);
848 * Local APIC timer interrupt. This is the most natural way for doing
849 * local interrupts, but local timer interrupts can be emulated by
850 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
852 * [ if a single-CPU system runs an SMP kernel then we call the local
853 * interrupt as well. Thus we cannot inline the local irq ... ]
855 void __irq_entry
smp_apic_timer_interrupt(struct pt_regs
*regs
)
857 struct pt_regs
*old_regs
= set_irq_regs(regs
);
860 * NOTE! We'd better ACK the irq immediately,
861 * because timer handling can be slow.
865 * update_process_times() expects us to have done irq_enter().
866 * Besides, if we don't timer interrupts ignore the global
867 * interrupt lock, which is the WrongThing (tm) to do.
871 local_apic_timer_interrupt();
874 set_irq_regs(old_regs
);
877 int setup_profiling_timer(unsigned int multiplier
)
883 * Local APIC start and shutdown
887 * clear_local_APIC - shutdown the local APIC
889 * This is called, when a CPU is disabled and before rebooting, so the state of
890 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
891 * leftovers during boot.
893 void clear_local_APIC(void)
898 /* APIC hasn't been mapped yet */
899 if (!x2apic_mode
&& !apic_phys
)
902 maxlvt
= lapic_get_maxlvt();
904 * Masking an LVT entry can trigger a local APIC error
905 * if the vector is zero. Mask LVTERR first to prevent this.
908 v
= ERROR_APIC_VECTOR
; /* any non-zero vector will do */
909 apic_write(APIC_LVTERR
, v
| APIC_LVT_MASKED
);
912 * Careful: we have to set masks only first to deassert
913 * any level-triggered sources.
915 v
= apic_read(APIC_LVTT
);
916 apic_write(APIC_LVTT
, v
| APIC_LVT_MASKED
);
917 v
= apic_read(APIC_LVT0
);
918 apic_write(APIC_LVT0
, v
| APIC_LVT_MASKED
);
919 v
= apic_read(APIC_LVT1
);
920 apic_write(APIC_LVT1
, v
| APIC_LVT_MASKED
);
922 v
= apic_read(APIC_LVTPC
);
923 apic_write(APIC_LVTPC
, v
| APIC_LVT_MASKED
);
926 /* lets not touch this if we didn't frob it */
927 #ifdef CONFIG_X86_THERMAL_VECTOR
929 v
= apic_read(APIC_LVTTHMR
);
930 apic_write(APIC_LVTTHMR
, v
| APIC_LVT_MASKED
);
933 #ifdef CONFIG_X86_MCE_INTEL
935 v
= apic_read(APIC_LVTCMCI
);
936 if (!(v
& APIC_LVT_MASKED
))
937 apic_write(APIC_LVTCMCI
, v
| APIC_LVT_MASKED
);
942 * Clean APIC state for other OSs:
944 apic_write(APIC_LVTT
, APIC_LVT_MASKED
);
945 apic_write(APIC_LVT0
, APIC_LVT_MASKED
);
946 apic_write(APIC_LVT1
, APIC_LVT_MASKED
);
948 apic_write(APIC_LVTERR
, APIC_LVT_MASKED
);
950 apic_write(APIC_LVTPC
, APIC_LVT_MASKED
);
952 /* Integrated APIC (!82489DX) ? */
953 if (lapic_is_integrated()) {
955 /* Clear ESR due to Pentium errata 3AP and 11AP */
956 apic_write(APIC_ESR
, 0);
962 * disable_local_APIC - clear and disable the local APIC
964 void disable_local_APIC(void)
968 /* APIC hasn't been mapped yet */
969 if (!x2apic_mode
&& !apic_phys
)
975 * Disable APIC (implies clearing of registers
978 value
= apic_read(APIC_SPIV
);
979 value
&= ~APIC_SPIV_APIC_ENABLED
;
980 apic_write(APIC_SPIV
, value
);
984 * When LAPIC was disabled by the BIOS and enabled by the kernel,
985 * restore the disabled state.
987 if (enabled_via_apicbase
) {
990 rdmsr(MSR_IA32_APICBASE
, l
, h
);
991 l
&= ~MSR_IA32_APICBASE_ENABLE
;
992 wrmsr(MSR_IA32_APICBASE
, l
, h
);
998 * If Linux enabled the LAPIC against the BIOS default disable it down before
999 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1000 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1001 * for the case where Linux didn't enable the LAPIC.
1003 void lapic_shutdown(void)
1005 unsigned long flags
;
1007 if (!cpu_has_apic
&& !apic_from_smp_config())
1010 local_irq_save(flags
);
1012 #ifdef CONFIG_X86_32
1013 if (!enabled_via_apicbase
)
1017 disable_local_APIC();
1020 local_irq_restore(flags
);
1024 * This is to verify that we're looking at a real local APIC.
1025 * Check these against your board if the CPUs aren't getting
1026 * started for no apparent reason.
1028 int __init
verify_local_APIC(void)
1030 unsigned int reg0
, reg1
;
1033 * The version register is read-only in a real APIC.
1035 reg0
= apic_read(APIC_LVR
);
1036 apic_printk(APIC_DEBUG
, "Getting VERSION: %x\n", reg0
);
1037 apic_write(APIC_LVR
, reg0
^ APIC_LVR_MASK
);
1038 reg1
= apic_read(APIC_LVR
);
1039 apic_printk(APIC_DEBUG
, "Getting VERSION: %x\n", reg1
);
1042 * The two version reads above should print the same
1043 * numbers. If the second one is different, then we
1044 * poke at a non-APIC.
1050 * Check if the version looks reasonably.
1052 reg1
= GET_APIC_VERSION(reg0
);
1053 if (reg1
== 0x00 || reg1
== 0xff)
1055 reg1
= lapic_get_maxlvt();
1056 if (reg1
< 0x02 || reg1
== 0xff)
1060 * The ID register is read/write in a real APIC.
1062 reg0
= apic_read(APIC_ID
);
1063 apic_printk(APIC_DEBUG
, "Getting ID: %x\n", reg0
);
1064 apic_write(APIC_ID
, reg0
^ apic
->apic_id_mask
);
1065 reg1
= apic_read(APIC_ID
);
1066 apic_printk(APIC_DEBUG
, "Getting ID: %x\n", reg1
);
1067 apic_write(APIC_ID
, reg0
);
1068 if (reg1
!= (reg0
^ apic
->apic_id_mask
))
1072 * The next two are just to see if we have sane values.
1073 * They're only really relevant if we're in Virtual Wire
1074 * compatibility mode, but most boxes are anymore.
1076 reg0
= apic_read(APIC_LVT0
);
1077 apic_printk(APIC_DEBUG
, "Getting LVT0: %x\n", reg0
);
1078 reg1
= apic_read(APIC_LVT1
);
1079 apic_printk(APIC_DEBUG
, "Getting LVT1: %x\n", reg1
);
1085 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1087 void __init
sync_Arb_IDs(void)
1090 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1093 if (modern_apic() || boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
)
1099 apic_wait_icr_idle();
1101 apic_printk(APIC_DEBUG
, "Synchronizing Arb IDs.\n");
1102 apic_write(APIC_ICR
, APIC_DEST_ALLINC
|
1103 APIC_INT_LEVELTRIG
| APIC_DM_INIT
);
1107 * An initial setup of the virtual wire mode.
1109 void __init
init_bsp_APIC(void)
1114 * Don't do the setup now if we have a SMP BIOS as the
1115 * through-I/O-APIC virtual wire mode might be active.
1117 if (smp_found_config
|| !cpu_has_apic
)
1121 * Do not trust the local APIC being empty at bootup.
1128 value
= apic_read(APIC_SPIV
);
1129 value
&= ~APIC_VECTOR_MASK
;
1130 value
|= APIC_SPIV_APIC_ENABLED
;
1132 #ifdef CONFIG_X86_32
1133 /* This bit is reserved on P4/Xeon and should be cleared */
1134 if ((boot_cpu_data
.x86_vendor
== X86_VENDOR_INTEL
) &&
1135 (boot_cpu_data
.x86
== 15))
1136 value
&= ~APIC_SPIV_FOCUS_DISABLED
;
1139 value
|= APIC_SPIV_FOCUS_DISABLED
;
1140 value
|= SPURIOUS_APIC_VECTOR
;
1141 apic_write(APIC_SPIV
, value
);
1144 * Set up the virtual wire mode.
1146 apic_write(APIC_LVT0
, APIC_DM_EXTINT
);
1147 value
= APIC_DM_NMI
;
1148 if (!lapic_is_integrated()) /* 82489DX */
1149 value
|= APIC_LVT_LEVEL_TRIGGER
;
1150 apic_write(APIC_LVT1
, value
);
1153 static void __cpuinit
lapic_setup_esr(void)
1155 unsigned int oldvalue
, value
, maxlvt
;
1157 if (!lapic_is_integrated()) {
1158 pr_info("No ESR for 82489DX.\n");
1162 if (apic
->disable_esr
) {
1164 * Something untraceable is creating bad interrupts on
1165 * secondary quads ... for the moment, just leave the
1166 * ESR disabled - we can't do anything useful with the
1167 * errors anyway - mbligh
1169 pr_info("Leaving ESR disabled.\n");
1173 maxlvt
= lapic_get_maxlvt();
1174 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
1175 apic_write(APIC_ESR
, 0);
1176 oldvalue
= apic_read(APIC_ESR
);
1178 /* enables sending errors */
1179 value
= ERROR_APIC_VECTOR
;
1180 apic_write(APIC_LVTERR
, value
);
1183 * spec says clear errors after enabling vector.
1186 apic_write(APIC_ESR
, 0);
1187 value
= apic_read(APIC_ESR
);
1188 if (value
!= oldvalue
)
1189 apic_printk(APIC_VERBOSE
, "ESR value before enabling "
1190 "vector: 0x%08x after: 0x%08x\n",
1195 * setup_local_APIC - setup the local APIC
1197 * Used to setup local APIC while initializing BSP or bringin up APs.
1198 * Always called with preemption disabled.
1200 void __cpuinit
setup_local_APIC(void)
1202 int cpu
= smp_processor_id();
1203 unsigned int value
, queued
;
1204 int i
, j
, acked
= 0;
1205 unsigned long long tsc
= 0, ntsc
;
1206 long long max_loops
= cpu_khz
;
1212 arch_disable_smp_support();
1216 #ifdef CONFIG_X86_32
1217 /* Pound the ESR really hard over the head with a big hammer - mbligh */
1218 if (lapic_is_integrated() && apic
->disable_esr
) {
1219 apic_write(APIC_ESR
, 0);
1220 apic_write(APIC_ESR
, 0);
1221 apic_write(APIC_ESR
, 0);
1222 apic_write(APIC_ESR
, 0);
1225 perf_events_lapic_init();
1228 * Double-check whether this APIC is really registered.
1229 * This is meaningless in clustered apic mode, so we skip it.
1231 BUG_ON(!apic
->apic_id_registered());
1234 * Intel recommends to set DFR, LDR and TPR before enabling
1235 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1236 * document number 292116). So here it goes...
1238 apic
->init_apic_ldr();
1241 * Set Task Priority to 'accept all'. We never change this
1244 value
= apic_read(APIC_TASKPRI
);
1245 value
&= ~APIC_TPRI_MASK
;
1246 apic_write(APIC_TASKPRI
, value
);
1249 * After a crash, we no longer service the interrupts and a pending
1250 * interrupt from previous kernel might still have ISR bit set.
1252 * Most probably by now CPU has serviced that pending interrupt and
1253 * it might not have done the ack_APIC_irq() because it thought,
1254 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1255 * does not clear the ISR bit and cpu thinks it has already serivced
1256 * the interrupt. Hence a vector might get locked. It was noticed
1257 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1261 for (i
= APIC_ISR_NR
- 1; i
>= 0; i
--)
1262 queued
|= apic_read(APIC_IRR
+ i
*0x10);
1264 for (i
= APIC_ISR_NR
- 1; i
>= 0; i
--) {
1265 value
= apic_read(APIC_ISR
+ i
*0x10);
1266 for (j
= 31; j
>= 0; j
--) {
1267 if (value
& (1<<j
)) {
1274 printk(KERN_ERR
"LAPIC pending interrupts after %d EOI\n",
1280 max_loops
= (cpu_khz
<< 10) - (ntsc
- tsc
);
1283 } while (queued
&& max_loops
> 0);
1284 WARN_ON(max_loops
<= 0);
1287 * Now that we are all set up, enable the APIC
1289 value
= apic_read(APIC_SPIV
);
1290 value
&= ~APIC_VECTOR_MASK
;
1294 value
|= APIC_SPIV_APIC_ENABLED
;
1296 #ifdef CONFIG_X86_32
1298 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1299 * certain networking cards. If high frequency interrupts are
1300 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1301 * entry is masked/unmasked at a high rate as well then sooner or
1302 * later IOAPIC line gets 'stuck', no more interrupts are received
1303 * from the device. If focus CPU is disabled then the hang goes
1306 * [ This bug can be reproduced easily with a level-triggered
1307 * PCI Ne2000 networking cards and PII/PIII processors, dual
1311 * Actually disabling the focus CPU check just makes the hang less
1312 * frequent as it makes the interrupt distributon model be more
1313 * like LRU than MRU (the short-term load is more even across CPUs).
1314 * See also the comment in end_level_ioapic_irq(). --macro
1318 * - enable focus processor (bit==0)
1319 * - 64bit mode always use processor focus
1320 * so no need to set it
1322 value
&= ~APIC_SPIV_FOCUS_DISABLED
;
1326 * Set spurious IRQ vector
1328 value
|= SPURIOUS_APIC_VECTOR
;
1329 apic_write(APIC_SPIV
, value
);
1332 * Set up LVT0, LVT1:
1334 * set up through-local-APIC on the BP's LINT0. This is not
1335 * strictly necessary in pure symmetric-IO mode, but sometimes
1336 * we delegate interrupts to the 8259A.
1339 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1341 value
= apic_read(APIC_LVT0
) & APIC_LVT_MASKED
;
1342 if (!cpu
&& (pic_mode
|| !value
)) {
1343 value
= APIC_DM_EXTINT
;
1344 apic_printk(APIC_VERBOSE
, "enabled ExtINT on CPU#%d\n", cpu
);
1346 value
= APIC_DM_EXTINT
| APIC_LVT_MASKED
;
1347 apic_printk(APIC_VERBOSE
, "masked ExtINT on CPU#%d\n", cpu
);
1349 apic_write(APIC_LVT0
, value
);
1352 * only the BP should see the LINT1 NMI signal, obviously.
1355 value
= APIC_DM_NMI
;
1357 value
= APIC_DM_NMI
| APIC_LVT_MASKED
;
1358 if (!lapic_is_integrated()) /* 82489DX */
1359 value
|= APIC_LVT_LEVEL_TRIGGER
;
1360 apic_write(APIC_LVT1
, value
);
1362 #ifdef CONFIG_X86_MCE_INTEL
1363 /* Recheck CMCI information after local APIC is up on CPU #0 */
1369 void __cpuinit
end_local_APIC_setup(void)
1373 #ifdef CONFIG_X86_32
1376 /* Disable the local apic timer */
1377 value
= apic_read(APIC_LVTT
);
1378 value
|= (APIC_LVT_MASKED
| LOCAL_TIMER_VECTOR
);
1379 apic_write(APIC_LVTT
, value
);
1386 void __init
bsp_end_local_APIC_setup(void)
1388 end_local_APIC_setup();
1391 * Now that local APIC setup is completed for BP, configure the fault
1392 * handling for interrupt remapping.
1394 if (intr_remapping_enabled
)
1395 enable_drhd_fault_handling();
1399 #ifdef CONFIG_X86_X2APIC
1400 void check_x2apic(void)
1402 if (x2apic_enabled()) {
1403 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1404 x2apic_preenabled
= x2apic_mode
= 1;
1408 void enable_x2apic(void)
1415 rdmsr(MSR_IA32_APICBASE
, msr
, msr2
);
1416 if (!(msr
& X2APIC_ENABLE
)) {
1417 printk_once(KERN_INFO
"Enabling x2apic\n");
1418 wrmsr(MSR_IA32_APICBASE
, msr
| X2APIC_ENABLE
, 0);
1421 #endif /* CONFIG_X86_X2APIC */
1423 int __init
enable_IR(void)
1425 #ifdef CONFIG_INTR_REMAP
1426 if (!intr_remapping_supported()) {
1427 pr_debug("intr-remapping not supported\n");
1431 if (!x2apic_preenabled
&& skip_ioapic_setup
) {
1432 pr_info("Skipped enabling intr-remap because of skipping "
1437 if (enable_intr_remapping(x2apic_supported()))
1440 pr_info("Enabled Interrupt-remapping\n");
1448 void __init
enable_IR_x2apic(void)
1450 unsigned long flags
;
1451 struct IO_APIC_route_entry
**ioapic_entries
= NULL
;
1452 int ret
, x2apic_enabled
= 0;
1453 int dmar_table_init_ret
;
1455 dmar_table_init_ret
= dmar_table_init();
1456 if (dmar_table_init_ret
&& !x2apic_supported())
1459 ioapic_entries
= alloc_ioapic_entries();
1460 if (!ioapic_entries
) {
1461 pr_err("Allocate ioapic_entries failed\n");
1465 ret
= save_IO_APIC_setup(ioapic_entries
);
1467 pr_info("Saving IO-APIC state failed: %d\n", ret
);
1471 local_irq_save(flags
);
1472 legacy_pic
->mask_all();
1473 mask_IO_APIC_setup(ioapic_entries
);
1475 if (dmar_table_init_ret
)
1481 /* IR is required if there is APIC ID > 255 even when running
1484 if (max_physical_apicid
> 255 ||
1485 !hypervisor_x2apic_available())
1488 * without IR all CPUs can be addressed by IOAPIC/MSI
1489 * only in physical mode
1491 x2apic_force_phys();
1496 if (x2apic_supported() && !x2apic_mode
) {
1499 pr_info("Enabled x2apic\n");
1503 if (!ret
) /* IR enabling failed */
1504 restore_IO_APIC_setup(ioapic_entries
);
1505 legacy_pic
->restore_mask();
1506 local_irq_restore(flags
);
1510 free_ioapic_entries(ioapic_entries
);
1515 if (x2apic_preenabled
)
1516 panic("x2apic: enabled by BIOS but kernel init failed.");
1517 else if (cpu_has_x2apic
)
1518 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
1521 #ifdef CONFIG_X86_64
1523 * Detect and enable local APICs on non-SMP boards.
1524 * Original code written by Keir Fraser.
1525 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1526 * not correctly set up (usually the APIC timer won't work etc.)
1528 static int __init
detect_init_APIC(void)
1530 if (!cpu_has_apic
) {
1531 pr_info("No local APIC present\n");
1535 mp_lapic_addr
= APIC_DEFAULT_PHYS_BASE
;
1540 static int apic_verify(void)
1545 * The APIC feature bit should now be enabled
1548 features
= cpuid_edx(1);
1549 if (!(features
& (1 << X86_FEATURE_APIC
))) {
1550 pr_warning("Could not enable APIC!\n");
1553 set_cpu_cap(&boot_cpu_data
, X86_FEATURE_APIC
);
1554 mp_lapic_addr
= APIC_DEFAULT_PHYS_BASE
;
1556 /* The BIOS may have set up the APIC at some other address */
1557 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1558 if (l
& MSR_IA32_APICBASE_ENABLE
)
1559 mp_lapic_addr
= l
& MSR_IA32_APICBASE_BASE
;
1561 pr_info("Found and enabled local APIC!\n");
1565 int apic_force_enable(void)
1573 * Some BIOSes disable the local APIC in the APIC_BASE
1574 * MSR. This can only be done in software for Intel P6 or later
1575 * and AMD K7 (Model > 1) or later.
1577 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1578 if (!(l
& MSR_IA32_APICBASE_ENABLE
)) {
1579 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1580 l
&= ~MSR_IA32_APICBASE_BASE
;
1581 l
|= MSR_IA32_APICBASE_ENABLE
| APIC_DEFAULT_PHYS_BASE
;
1582 wrmsr(MSR_IA32_APICBASE
, l
, h
);
1583 enabled_via_apicbase
= 1;
1585 return apic_verify();
1589 * Detect and initialize APIC
1591 static int __init
detect_init_APIC(void)
1593 /* Disabled by kernel option? */
1597 switch (boot_cpu_data
.x86_vendor
) {
1598 case X86_VENDOR_AMD
:
1599 if ((boot_cpu_data
.x86
== 6 && boot_cpu_data
.x86_model
> 1) ||
1600 (boot_cpu_data
.x86
>= 15))
1603 case X86_VENDOR_INTEL
:
1604 if (boot_cpu_data
.x86
== 6 || boot_cpu_data
.x86
== 15 ||
1605 (boot_cpu_data
.x86
== 5 && cpu_has_apic
))
1612 if (!cpu_has_apic
) {
1614 * Over-ride BIOS and try to enable the local APIC only if
1615 * "lapic" specified.
1617 if (!force_enable_local_apic
) {
1618 pr_info("Local APIC disabled by BIOS -- "
1619 "you can enable it with \"lapic\"\n");
1622 if (apic_force_enable())
1634 pr_info("No local APIC present or hardware disabled\n");
1640 * init_apic_mappings - initialize APIC mappings
1642 void __init
init_apic_mappings(void)
1644 unsigned int new_apicid
;
1647 boot_cpu_physical_apicid
= read_apic_id();
1651 /* If no local APIC can be found return early */
1652 if (!smp_found_config
&& detect_init_APIC()) {
1653 /* lets NOP'ify apic operations */
1654 pr_info("APIC: disable apic facility\n");
1657 apic_phys
= mp_lapic_addr
;
1660 * acpi lapic path already maps that address in
1661 * acpi_register_lapic_address()
1663 if (!acpi_lapic
&& !smp_found_config
)
1664 register_lapic_address(apic_phys
);
1668 * Fetch the APIC ID of the BSP in case we have a
1669 * default configuration (or the MP table is broken).
1671 new_apicid
= read_apic_id();
1672 if (boot_cpu_physical_apicid
!= new_apicid
) {
1673 boot_cpu_physical_apicid
= new_apicid
;
1675 * yeah -- we lie about apic_version
1676 * in case if apic was disabled via boot option
1677 * but it's not a problem for SMP compiled kernel
1678 * since smp_sanity_check is prepared for such a case
1679 * and disable smp mode
1681 apic_version
[new_apicid
] =
1682 GET_APIC_VERSION(apic_read(APIC_LVR
));
1686 void __init
register_lapic_address(unsigned long address
)
1688 mp_lapic_addr
= address
;
1691 set_fixmap_nocache(FIX_APIC_BASE
, address
);
1692 apic_printk(APIC_VERBOSE
, "mapped APIC to %16lx (%16lx)\n",
1693 APIC_BASE
, mp_lapic_addr
);
1695 if (boot_cpu_physical_apicid
== -1U) {
1696 boot_cpu_physical_apicid
= read_apic_id();
1697 apic_version
[boot_cpu_physical_apicid
] =
1698 GET_APIC_VERSION(apic_read(APIC_LVR
));
1703 * This initializes the IO-APIC and APIC hardware if this is
1706 int apic_version
[MAX_LOCAL_APIC
];
1708 int __init
APIC_init_uniprocessor(void)
1711 pr_info("Apic disabled\n");
1714 #ifdef CONFIG_X86_64
1715 if (!cpu_has_apic
) {
1717 pr_info("Apic disabled by BIOS\n");
1721 if (!smp_found_config
&& !cpu_has_apic
)
1725 * Complain if the BIOS pretends there is one.
1727 if (!cpu_has_apic
&&
1728 APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
])) {
1729 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1730 boot_cpu_physical_apicid
);
1735 default_setup_apic_routing();
1737 verify_local_APIC();
1740 #ifdef CONFIG_X86_64
1741 apic_write(APIC_ID
, SET_APIC_ID(boot_cpu_physical_apicid
));
1744 * Hack: In case of kdump, after a crash, kernel might be booting
1745 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1746 * might be zero if read from MP tables. Get it from LAPIC.
1748 # ifdef CONFIG_CRASH_DUMP
1749 boot_cpu_physical_apicid
= read_apic_id();
1752 physid_set_mask_of_physid(boot_cpu_physical_apicid
, &phys_cpu_present_map
);
1755 #ifdef CONFIG_X86_IO_APIC
1757 * Now enable IO-APICs, actually call clear_IO_APIC
1758 * We need clear_IO_APIC before enabling error vector
1760 if (!skip_ioapic_setup
&& nr_ioapics
)
1764 bsp_end_local_APIC_setup();
1766 #ifdef CONFIG_X86_IO_APIC
1767 if (smp_found_config
&& !skip_ioapic_setup
&& nr_ioapics
)
1774 x86_init
.timers
.setup_percpu_clockev();
1779 * Local APIC interrupts
1783 * This interrupt should _never_ happen with our APIC/SMP architecture
1785 void smp_spurious_interrupt(struct pt_regs
*regs
)
1792 * Check if this really is a spurious interrupt and ACK it
1793 * if it is a vectored one. Just in case...
1794 * Spurious interrupts should not be ACKed.
1796 v
= apic_read(APIC_ISR
+ ((SPURIOUS_APIC_VECTOR
& ~0x1f) >> 1));
1797 if (v
& (1 << (SPURIOUS_APIC_VECTOR
& 0x1f)))
1800 inc_irq_stat(irq_spurious_count
);
1802 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1803 pr_info("spurious APIC interrupt on CPU#%d, "
1804 "should never happen.\n", smp_processor_id());
1809 * This interrupt should never happen with our APIC/SMP architecture
1811 void smp_error_interrupt(struct pt_regs
*regs
)
1817 /* First tickle the hardware, only then report what went on. -- REW */
1818 v
= apic_read(APIC_ESR
);
1819 apic_write(APIC_ESR
, 0);
1820 v1
= apic_read(APIC_ESR
);
1822 atomic_inc(&irq_err_count
);
1825 * Here is what the APIC error bits mean:
1827 * 1: Receive CS error
1828 * 2: Send accept error
1829 * 3: Receive accept error
1831 * 5: Send illegal vector
1832 * 6: Received illegal vector
1833 * 7: Illegal register address
1835 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
1836 smp_processor_id(), v
, v1
);
1841 * connect_bsp_APIC - attach the APIC to the interrupt system
1843 void __init
connect_bsp_APIC(void)
1845 #ifdef CONFIG_X86_32
1848 * Do not trust the local APIC being empty at bootup.
1852 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1853 * local APIC to INT and NMI lines.
1855 apic_printk(APIC_VERBOSE
, "leaving PIC mode, "
1856 "enabling APIC mode.\n");
1860 if (apic
->enable_apic_mode
)
1861 apic
->enable_apic_mode();
1865 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1866 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1868 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1871 void disconnect_bsp_APIC(int virt_wire_setup
)
1875 #ifdef CONFIG_X86_32
1878 * Put the board back into PIC mode (has an effect only on
1879 * certain older boards). Note that APIC interrupts, including
1880 * IPIs, won't work beyond this point! The only exception are
1883 apic_printk(APIC_VERBOSE
, "disabling APIC mode, "
1884 "entering PIC mode.\n");
1890 /* Go back to Virtual Wire compatibility mode */
1892 /* For the spurious interrupt use vector F, and enable it */
1893 value
= apic_read(APIC_SPIV
);
1894 value
&= ~APIC_VECTOR_MASK
;
1895 value
|= APIC_SPIV_APIC_ENABLED
;
1897 apic_write(APIC_SPIV
, value
);
1899 if (!virt_wire_setup
) {
1901 * For LVT0 make it edge triggered, active high,
1902 * external and enabled
1904 value
= apic_read(APIC_LVT0
);
1905 value
&= ~(APIC_MODE_MASK
| APIC_SEND_PENDING
|
1906 APIC_INPUT_POLARITY
| APIC_LVT_REMOTE_IRR
|
1907 APIC_LVT_LEVEL_TRIGGER
| APIC_LVT_MASKED
);
1908 value
|= APIC_LVT_REMOTE_IRR
| APIC_SEND_PENDING
;
1909 value
= SET_APIC_DELIVERY_MODE(value
, APIC_MODE_EXTINT
);
1910 apic_write(APIC_LVT0
, value
);
1913 apic_write(APIC_LVT0
, APIC_LVT_MASKED
);
1917 * For LVT1 make it edge triggered, active high,
1920 value
= apic_read(APIC_LVT1
);
1921 value
&= ~(APIC_MODE_MASK
| APIC_SEND_PENDING
|
1922 APIC_INPUT_POLARITY
| APIC_LVT_REMOTE_IRR
|
1923 APIC_LVT_LEVEL_TRIGGER
| APIC_LVT_MASKED
);
1924 value
|= APIC_LVT_REMOTE_IRR
| APIC_SEND_PENDING
;
1925 value
= SET_APIC_DELIVERY_MODE(value
, APIC_MODE_NMI
);
1926 apic_write(APIC_LVT1
, value
);
1929 void __cpuinit
generic_processor_info(int apicid
, int version
)
1936 if (version
== 0x0) {
1937 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1938 "fixing up to 0x10. (tell your hw vendor)\n",
1942 apic_version
[apicid
] = version
;
1944 if (num_processors
>= nr_cpu_ids
) {
1945 int max
= nr_cpu_ids
;
1946 int thiscpu
= max
+ disabled_cpus
;
1949 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1950 " Processor %d/0x%x ignored.\n", max
, thiscpu
, apicid
);
1957 cpu
= cpumask_next_zero(-1, cpu_present_mask
);
1959 if (version
!= apic_version
[boot_cpu_physical_apicid
])
1961 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1962 apic_version
[boot_cpu_physical_apicid
], cpu
, version
);
1964 physid_set(apicid
, phys_cpu_present_map
);
1965 if (apicid
== boot_cpu_physical_apicid
) {
1967 * x86_bios_cpu_apicid is required to have processors listed
1968 * in same order as logical cpu numbers. Hence the first
1969 * entry is BSP, and so on.
1973 if (apicid
> max_physical_apicid
)
1974 max_physical_apicid
= apicid
;
1976 #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
1977 early_per_cpu(x86_cpu_to_apicid
, cpu
) = apicid
;
1978 early_per_cpu(x86_bios_cpu_apicid
, cpu
) = apicid
;
1981 set_cpu_possible(cpu
, true);
1982 set_cpu_present(cpu
, true);
1985 int hard_smp_processor_id(void)
1987 return read_apic_id();
1990 void default_init_apic_ldr(void)
1994 apic_write(APIC_DFR
, APIC_DFR_VALUE
);
1995 val
= apic_read(APIC_LDR
) & ~APIC_LDR_MASK
;
1996 val
|= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1997 apic_write(APIC_LDR
, val
);
2000 #ifdef CONFIG_X86_32
2001 int default_apicid_to_node(int logical_apicid
)
2004 return apicid_2_node
[hard_smp_processor_id()];
2018 * 'active' is true if the local APIC was enabled by us and
2019 * not the BIOS; this signifies that we are also responsible
2020 * for disabling it before entering apm/acpi suspend
2023 /* r/w apic fields */
2024 unsigned int apic_id
;
2025 unsigned int apic_taskpri
;
2026 unsigned int apic_ldr
;
2027 unsigned int apic_dfr
;
2028 unsigned int apic_spiv
;
2029 unsigned int apic_lvtt
;
2030 unsigned int apic_lvtpc
;
2031 unsigned int apic_lvt0
;
2032 unsigned int apic_lvt1
;
2033 unsigned int apic_lvterr
;
2034 unsigned int apic_tmict
;
2035 unsigned int apic_tdcr
;
2036 unsigned int apic_thmr
;
2039 static int lapic_suspend(struct sys_device
*dev
, pm_message_t state
)
2041 unsigned long flags
;
2044 if (!apic_pm_state
.active
)
2047 maxlvt
= lapic_get_maxlvt();
2049 apic_pm_state
.apic_id
= apic_read(APIC_ID
);
2050 apic_pm_state
.apic_taskpri
= apic_read(APIC_TASKPRI
);
2051 apic_pm_state
.apic_ldr
= apic_read(APIC_LDR
);
2052 apic_pm_state
.apic_dfr
= apic_read(APIC_DFR
);
2053 apic_pm_state
.apic_spiv
= apic_read(APIC_SPIV
);
2054 apic_pm_state
.apic_lvtt
= apic_read(APIC_LVTT
);
2056 apic_pm_state
.apic_lvtpc
= apic_read(APIC_LVTPC
);
2057 apic_pm_state
.apic_lvt0
= apic_read(APIC_LVT0
);
2058 apic_pm_state
.apic_lvt1
= apic_read(APIC_LVT1
);
2059 apic_pm_state
.apic_lvterr
= apic_read(APIC_LVTERR
);
2060 apic_pm_state
.apic_tmict
= apic_read(APIC_TMICT
);
2061 apic_pm_state
.apic_tdcr
= apic_read(APIC_TDCR
);
2062 #ifdef CONFIG_X86_THERMAL_VECTOR
2064 apic_pm_state
.apic_thmr
= apic_read(APIC_LVTTHMR
);
2067 local_irq_save(flags
);
2068 disable_local_APIC();
2070 if (intr_remapping_enabled
)
2071 disable_intr_remapping();
2073 local_irq_restore(flags
);
2077 static int lapic_resume(struct sys_device
*dev
)
2080 unsigned long flags
;
2083 struct IO_APIC_route_entry
**ioapic_entries
= NULL
;
2085 if (!apic_pm_state
.active
)
2088 local_irq_save(flags
);
2089 if (intr_remapping_enabled
) {
2090 ioapic_entries
= alloc_ioapic_entries();
2091 if (!ioapic_entries
) {
2092 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
2097 ret
= save_IO_APIC_setup(ioapic_entries
);
2099 WARN(1, "Saving IO-APIC state failed: %d\n", ret
);
2100 free_ioapic_entries(ioapic_entries
);
2104 mask_IO_APIC_setup(ioapic_entries
);
2105 legacy_pic
->mask_all();
2112 * Make sure the APICBASE points to the right address
2114 * FIXME! This will be wrong if we ever support suspend on
2115 * SMP! We'll need to do this as part of the CPU restore!
2117 rdmsr(MSR_IA32_APICBASE
, l
, h
);
2118 l
&= ~MSR_IA32_APICBASE_BASE
;
2119 l
|= MSR_IA32_APICBASE_ENABLE
| mp_lapic_addr
;
2120 wrmsr(MSR_IA32_APICBASE
, l
, h
);
2123 maxlvt
= lapic_get_maxlvt();
2124 apic_write(APIC_LVTERR
, ERROR_APIC_VECTOR
| APIC_LVT_MASKED
);
2125 apic_write(APIC_ID
, apic_pm_state
.apic_id
);
2126 apic_write(APIC_DFR
, apic_pm_state
.apic_dfr
);
2127 apic_write(APIC_LDR
, apic_pm_state
.apic_ldr
);
2128 apic_write(APIC_TASKPRI
, apic_pm_state
.apic_taskpri
);
2129 apic_write(APIC_SPIV
, apic_pm_state
.apic_spiv
);
2130 apic_write(APIC_LVT0
, apic_pm_state
.apic_lvt0
);
2131 apic_write(APIC_LVT1
, apic_pm_state
.apic_lvt1
);
2132 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
2134 apic_write(APIC_LVTTHMR
, apic_pm_state
.apic_thmr
);
2137 apic_write(APIC_LVTPC
, apic_pm_state
.apic_lvtpc
);
2138 apic_write(APIC_LVTT
, apic_pm_state
.apic_lvtt
);
2139 apic_write(APIC_TDCR
, apic_pm_state
.apic_tdcr
);
2140 apic_write(APIC_TMICT
, apic_pm_state
.apic_tmict
);
2141 apic_write(APIC_ESR
, 0);
2142 apic_read(APIC_ESR
);
2143 apic_write(APIC_LVTERR
, apic_pm_state
.apic_lvterr
);
2144 apic_write(APIC_ESR
, 0);
2145 apic_read(APIC_ESR
);
2147 if (intr_remapping_enabled
) {
2148 reenable_intr_remapping(x2apic_mode
);
2149 legacy_pic
->restore_mask();
2150 restore_IO_APIC_setup(ioapic_entries
);
2151 free_ioapic_entries(ioapic_entries
);
2154 local_irq_restore(flags
);
2160 * This device has no shutdown method - fully functioning local APICs
2161 * are needed on every CPU up until machine_halt/restart/poweroff.
2164 static struct sysdev_class lapic_sysclass
= {
2166 .resume
= lapic_resume
,
2167 .suspend
= lapic_suspend
,
2170 static struct sys_device device_lapic
= {
2172 .cls
= &lapic_sysclass
,
2175 static void __cpuinit
apic_pm_activate(void)
2177 apic_pm_state
.active
= 1;
2180 static int __init
init_lapic_sysfs(void)
2186 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2188 error
= sysdev_class_register(&lapic_sysclass
);
2190 error
= sysdev_register(&device_lapic
);
2194 /* local apic needs to resume before other devices access its registers. */
2195 core_initcall(init_lapic_sysfs
);
2197 #else /* CONFIG_PM */
2199 static void apic_pm_activate(void) { }
2201 #endif /* CONFIG_PM */
2203 #ifdef CONFIG_X86_64
2205 static int __cpuinit
apic_cluster_num(void)
2207 int i
, clusters
, zeros
;
2209 u16
*bios_cpu_apicid
;
2210 DECLARE_BITMAP(clustermap
, NUM_APIC_CLUSTERS
);
2212 bios_cpu_apicid
= early_per_cpu_ptr(x86_bios_cpu_apicid
);
2213 bitmap_zero(clustermap
, NUM_APIC_CLUSTERS
);
2215 for (i
= 0; i
< nr_cpu_ids
; i
++) {
2216 /* are we being called early in kernel startup? */
2217 if (bios_cpu_apicid
) {
2218 id
= bios_cpu_apicid
[i
];
2219 } else if (i
< nr_cpu_ids
) {
2221 id
= per_cpu(x86_bios_cpu_apicid
, i
);
2227 if (id
!= BAD_APICID
)
2228 __set_bit(APIC_CLUSTERID(id
), clustermap
);
2231 /* Problem: Partially populated chassis may not have CPUs in some of
2232 * the APIC clusters they have been allocated. Only present CPUs have
2233 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2234 * Since clusters are allocated sequentially, count zeros only if
2235 * they are bounded by ones.
2239 for (i
= 0; i
< NUM_APIC_CLUSTERS
; i
++) {
2240 if (test_bit(i
, clustermap
)) {
2241 clusters
+= 1 + zeros
;
2250 static int __cpuinitdata multi_checked
;
2251 static int __cpuinitdata multi
;
2253 static int __cpuinit
set_multi(const struct dmi_system_id
*d
)
2257 pr_info("APIC: %s detected, Multi Chassis\n", d
->ident
);
2262 static const __cpuinitconst
struct dmi_system_id multi_dmi_table
[] = {
2264 .callback
= set_multi
,
2265 .ident
= "IBM System Summit2",
2267 DMI_MATCH(DMI_SYS_VENDOR
, "IBM"),
2268 DMI_MATCH(DMI_PRODUCT_NAME
, "Summit2"),
2274 static void __cpuinit
dmi_check_multi(void)
2279 dmi_check_system(multi_dmi_table
);
2284 * apic_is_clustered_box() -- Check if we can expect good TSC
2286 * Thus far, the major user of this is IBM's Summit2 series:
2287 * Clustered boxes may have unsynced TSC problems if they are
2289 * Use DMI to check them
2291 __cpuinit
int apic_is_clustered_box(void)
2301 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2302 * not guaranteed to be synced between boards
2304 if (apic_cluster_num() > 1)
2312 * APIC command line parameters
2314 static int __init
setup_disableapic(char *arg
)
2317 setup_clear_cpu_cap(X86_FEATURE_APIC
);
2320 early_param("disableapic", setup_disableapic
);
2322 /* same as disableapic, for compatibility */
2323 static int __init
setup_nolapic(char *arg
)
2325 return setup_disableapic(arg
);
2327 early_param("nolapic", setup_nolapic
);
2329 static int __init
parse_lapic_timer_c2_ok(char *arg
)
2331 local_apic_timer_c2_ok
= 1;
2334 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok
);
2336 static int __init
parse_disable_apic_timer(char *arg
)
2338 disable_apic_timer
= 1;
2341 early_param("noapictimer", parse_disable_apic_timer
);
2343 static int __init
parse_nolapic_timer(char *arg
)
2345 disable_apic_timer
= 1;
2348 early_param("nolapic_timer", parse_nolapic_timer
);
2350 static int __init
apic_set_verbosity(char *arg
)
2353 #ifdef CONFIG_X86_64
2354 skip_ioapic_setup
= 0;
2360 if (strcmp("debug", arg
) == 0)
2361 apic_verbosity
= APIC_DEBUG
;
2362 else if (strcmp("verbose", arg
) == 0)
2363 apic_verbosity
= APIC_VERBOSE
;
2365 pr_warning("APIC Verbosity level %s not recognised"
2366 " use apic=verbose or apic=debug\n", arg
);
2372 early_param("apic", apic_set_verbosity
);
2374 static int __init
lapic_insert_resource(void)
2379 /* Put local APIC into the resource map. */
2380 lapic_resource
.start
= apic_phys
;
2381 lapic_resource
.end
= lapic_resource
.start
+ PAGE_SIZE
- 1;
2382 insert_resource(&iomem_resource
, &lapic_resource
);
2388 * need call insert after e820_reserve_resources()
2389 * that is using request_resource
2391 late_initcall(lapic_insert_resource
);