2 * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
21 #include <linux/slab.h>
22 #include <linux/device.h>
23 #include <linux/module.h>
24 #include <linux/mfd/syscon.h>
25 #include <linux/err.h>
27 #include <linux/platform_device.h>
29 #include <linux/of_address.h>
30 #include <linux/regmap.h>
31 #include <linux/regulator/driver.h>
32 #include <linux/regulator/of_regulator.h>
33 #include <linux/regulator/machine.h>
35 #define LDO_RAMP_UP_UNIT_IN_CYCLES 64 /* 64 cycles per step */
36 #define LDO_RAMP_UP_FREQ_IN_MHZ 24 /* cycle based on 24M OSC */
38 #define LDO_POWER_GATE 0x00
39 #define LDO_FET_FULL_ON 0x1f
41 struct anatop_regulator
{
43 struct regmap
*anatop
;
52 struct regulator_desc rdesc
;
53 struct regulator_init_data
*initdata
;
58 static int anatop_regmap_set_voltage_time_sel(struct regulator_dev
*reg
,
62 struct anatop_regulator
*anatop_reg
= rdev_get_drvdata(reg
);
66 /* check whether need to care about LDO ramp up speed */
67 if (anatop_reg
->delay_bit_width
&& new_sel
> old_sel
) {
69 * the delay for LDO ramp up time is
70 * based on the register setting, we need
71 * to calculate how many steps LDO need to
72 * ramp up, and how much delay needed. (us)
74 regmap_read(anatop_reg
->anatop
, anatop_reg
->delay_reg
, &val
);
75 val
= (val
>> anatop_reg
->delay_bit_shift
) &
76 ((1 << anatop_reg
->delay_bit_width
) - 1);
77 ret
= (new_sel
- old_sel
) * (LDO_RAMP_UP_UNIT_IN_CYCLES
<<
78 val
) / LDO_RAMP_UP_FREQ_IN_MHZ
+ 1;
84 static int anatop_regmap_enable(struct regulator_dev
*reg
)
86 struct anatop_regulator
*anatop_reg
= rdev_get_drvdata(reg
);
89 sel
= anatop_reg
->bypass
? LDO_FET_FULL_ON
: anatop_reg
->sel
;
90 return regulator_set_voltage_sel_regmap(reg
, sel
);
93 static int anatop_regmap_disable(struct regulator_dev
*reg
)
95 return regulator_set_voltage_sel_regmap(reg
, LDO_POWER_GATE
);
98 static int anatop_regmap_is_enabled(struct regulator_dev
*reg
)
100 return regulator_get_voltage_sel_regmap(reg
) != LDO_POWER_GATE
;
103 static int anatop_regmap_core_set_voltage_sel(struct regulator_dev
*reg
,
106 struct anatop_regulator
*anatop_reg
= rdev_get_drvdata(reg
);
109 if (anatop_reg
->bypass
|| !anatop_regmap_is_enabled(reg
)) {
110 anatop_reg
->sel
= selector
;
114 ret
= regulator_set_voltage_sel_regmap(reg
, selector
);
116 anatop_reg
->sel
= selector
;
120 static int anatop_regmap_core_get_voltage_sel(struct regulator_dev
*reg
)
122 struct anatop_regulator
*anatop_reg
= rdev_get_drvdata(reg
);
124 if (anatop_reg
->bypass
|| !anatop_regmap_is_enabled(reg
))
125 return anatop_reg
->sel
;
127 return regulator_get_voltage_sel_regmap(reg
);
130 static int anatop_regmap_get_bypass(struct regulator_dev
*reg
, bool *enable
)
132 struct anatop_regulator
*anatop_reg
= rdev_get_drvdata(reg
);
135 sel
= regulator_get_voltage_sel_regmap(reg
);
136 if (sel
== LDO_FET_FULL_ON
)
137 WARN_ON(!anatop_reg
->bypass
);
138 else if (sel
!= LDO_POWER_GATE
)
139 WARN_ON(anatop_reg
->bypass
);
141 *enable
= anatop_reg
->bypass
;
145 static int anatop_regmap_set_bypass(struct regulator_dev
*reg
, bool enable
)
147 struct anatop_regulator
*anatop_reg
= rdev_get_drvdata(reg
);
150 if (enable
== anatop_reg
->bypass
)
153 sel
= enable
? LDO_FET_FULL_ON
: anatop_reg
->sel
;
154 anatop_reg
->bypass
= enable
;
156 return regulator_set_voltage_sel_regmap(reg
, sel
);
159 static struct regulator_ops anatop_rops
= {
160 .set_voltage_sel
= regulator_set_voltage_sel_regmap
,
161 .get_voltage_sel
= regulator_get_voltage_sel_regmap
,
162 .list_voltage
= regulator_list_voltage_linear
,
163 .map_voltage
= regulator_map_voltage_linear
,
166 static struct regulator_ops anatop_core_rops
= {
167 .enable
= anatop_regmap_enable
,
168 .disable
= anatop_regmap_disable
,
169 .is_enabled
= anatop_regmap_is_enabled
,
170 .set_voltage_sel
= anatop_regmap_core_set_voltage_sel
,
171 .set_voltage_time_sel
= anatop_regmap_set_voltage_time_sel
,
172 .get_voltage_sel
= anatop_regmap_core_get_voltage_sel
,
173 .list_voltage
= regulator_list_voltage_linear
,
174 .map_voltage
= regulator_map_voltage_linear
,
175 .get_bypass
= anatop_regmap_get_bypass
,
176 .set_bypass
= anatop_regmap_set_bypass
,
179 static int anatop_regulator_probe(struct platform_device
*pdev
)
181 struct device
*dev
= &pdev
->dev
;
182 struct device_node
*np
= dev
->of_node
;
183 struct device_node
*anatop_np
;
184 struct regulator_desc
*rdesc
;
185 struct regulator_dev
*rdev
;
186 struct anatop_regulator
*sreg
;
187 struct regulator_init_data
*initdata
;
188 struct regulator_config config
= { };
192 sreg
= devm_kzalloc(dev
, sizeof(*sreg
), GFP_KERNEL
);
196 rdesc
= &sreg
->rdesc
;
197 rdesc
->type
= REGULATOR_VOLTAGE
;
198 rdesc
->owner
= THIS_MODULE
;
200 of_property_read_string(np
, "regulator-name", &rdesc
->name
);
202 dev_err(dev
, "failed to get a regulator-name\n");
206 initdata
= of_get_regulator_init_data(dev
, np
, rdesc
);
210 initdata
->supply_regulator
= "vin";
211 sreg
->initdata
= initdata
;
213 anatop_np
= of_get_parent(np
);
216 sreg
->anatop
= syscon_node_to_regmap(anatop_np
);
217 of_node_put(anatop_np
);
218 if (IS_ERR(sreg
->anatop
))
219 return PTR_ERR(sreg
->anatop
);
221 ret
= of_property_read_u32(np
, "anatop-reg-offset",
224 dev_err(dev
, "no anatop-reg-offset property set\n");
227 ret
= of_property_read_u32(np
, "anatop-vol-bit-width",
228 &sreg
->vol_bit_width
);
230 dev_err(dev
, "no anatop-vol-bit-width property set\n");
233 ret
= of_property_read_u32(np
, "anatop-vol-bit-shift",
234 &sreg
->vol_bit_shift
);
236 dev_err(dev
, "no anatop-vol-bit-shift property set\n");
239 ret
= of_property_read_u32(np
, "anatop-min-bit-val",
242 dev_err(dev
, "no anatop-min-bit-val property set\n");
245 ret
= of_property_read_u32(np
, "anatop-min-voltage",
248 dev_err(dev
, "no anatop-min-voltage property set\n");
251 ret
= of_property_read_u32(np
, "anatop-max-voltage",
254 dev_err(dev
, "no anatop-max-voltage property set\n");
258 /* read LDO ramp up setting, only for core reg */
259 of_property_read_u32(np
, "anatop-delay-reg-offset",
261 of_property_read_u32(np
, "anatop-delay-bit-width",
262 &sreg
->delay_bit_width
);
263 of_property_read_u32(np
, "anatop-delay-bit-shift",
264 &sreg
->delay_bit_shift
);
266 rdesc
->n_voltages
= (sreg
->max_voltage
- sreg
->min_voltage
) / 25000 + 1
268 rdesc
->min_uV
= sreg
->min_voltage
;
269 rdesc
->uV_step
= 25000;
270 rdesc
->linear_min_sel
= sreg
->min_bit_val
;
271 rdesc
->vsel_reg
= sreg
->control_reg
;
272 rdesc
->vsel_mask
= ((1 << sreg
->vol_bit_width
) - 1) <<
274 rdesc
->min_dropout_uV
= 125000;
276 config
.dev
= &pdev
->dev
;
277 config
.init_data
= initdata
;
278 config
.driver_data
= sreg
;
279 config
.of_node
= pdev
->dev
.of_node
;
280 config
.regmap
= sreg
->anatop
;
282 /* Only core regulators have the ramp up delay configuration. */
283 if (sreg
->control_reg
&& sreg
->delay_bit_width
) {
284 rdesc
->ops
= &anatop_core_rops
;
286 ret
= regmap_read(config
.regmap
, rdesc
->vsel_reg
, &val
);
288 dev_err(dev
, "failed to read initial state\n");
292 sreg
->sel
= (val
& rdesc
->vsel_mask
) >> sreg
->vol_bit_shift
;
293 if (sreg
->sel
== LDO_FET_FULL_ON
) {
299 * In case vddpu was disabled by the bootloader, we need to set
300 * a sane default until imx6-cpufreq was probed and changes the
301 * voltage to the correct value. In this case we set 1.25V.
303 if (!sreg
->sel
&& !strcmp(rdesc
->name
, "vddpu"))
306 /* set the default voltage of the pcie phy to be 1.100v */
307 if (!sreg
->sel
&& !strcmp(rdesc
->name
, "vddpcie"))
310 if (!sreg
->bypass
&& !sreg
->sel
) {
311 dev_err(&pdev
->dev
, "Failed to read a valid default voltage selector.\n");
317 rdesc
->ops
= &anatop_rops
;
319 if (!of_property_read_u32(np
, "anatop-enable-bit",
321 anatop_rops
.enable
= regulator_enable_regmap
;
322 anatop_rops
.disable
= regulator_disable_regmap
;
323 anatop_rops
.is_enabled
= regulator_is_enabled_regmap
;
325 rdesc
->enable_reg
= sreg
->control_reg
;
326 rdesc
->enable_mask
= BIT(enable_bit
);
330 /* register regulator */
331 rdev
= devm_regulator_register(dev
, rdesc
, &config
);
333 dev_err(dev
, "failed to register %s\n",
335 return PTR_ERR(rdev
);
338 platform_set_drvdata(pdev
, rdev
);
343 static const struct of_device_id of_anatop_regulator_match_tbl
[] = {
344 { .compatible
= "fsl,anatop-regulator", },
347 MODULE_DEVICE_TABLE(of
, of_anatop_regulator_match_tbl
);
349 static struct platform_driver anatop_regulator_driver
= {
351 .name
= "anatop_regulator",
352 .of_match_table
= of_anatop_regulator_match_tbl
,
354 .probe
= anatop_regulator_probe
,
357 static int __init
anatop_regulator_init(void)
359 return platform_driver_register(&anatop_regulator_driver
);
361 postcore_initcall(anatop_regulator_init
);
363 static void __exit
anatop_regulator_exit(void)
365 platform_driver_unregister(&anatop_regulator_driver
);
367 module_exit(anatop_regulator_exit
);
369 MODULE_AUTHOR("Nancy Chen <Nancy.Chen@freescale.com>");
370 MODULE_AUTHOR("Ying-Chun Liu (PaulLiu) <paul.liu@linaro.org>");
371 MODULE_DESCRIPTION("ANATOP Regulator driver");
372 MODULE_LICENSE("GPL v2");
373 MODULE_ALIAS("platform:anatop_regulator");