1 // SPDX-License-Identifier: GPL-2.0
4 * Copyright (C) 2017 Pengutronix, Lucas Stach <kernel@pengutronix.de>
7 #include <dt-bindings/clock/imx8mq-clock.h>
11 #include <linux/module.h>
12 #include <linux/of_address.h>
13 #include <linux/types.h>
14 #include <linux/platform_device.h>
18 static u32 share_count_sai1
;
19 static u32 share_count_sai2
;
20 static u32 share_count_sai3
;
21 static u32 share_count_sai4
;
22 static u32 share_count_sai5
;
23 static u32 share_count_sai6
;
24 static u32 share_count_dcss
;
25 static u32 share_count_nand
;
27 static struct clk
*clks
[IMX8MQ_CLK_END
];
29 static const char * const pll_ref_sels
[] = { "osc_25m", "osc_27m", "dummy", "dummy", };
30 static const char * const arm_pll_bypass_sels
[] = {"arm_pll", "arm_pll_ref_sel", };
31 static const char * const gpu_pll_bypass_sels
[] = {"gpu_pll", "gpu_pll_ref_sel", };
32 static const char * const vpu_pll_bypass_sels
[] = {"vpu_pll", "vpu_pll_ref_sel", };
33 static const char * const audio_pll1_bypass_sels
[] = {"audio_pll1", "audio_pll1_ref_sel", };
34 static const char * const audio_pll2_bypass_sels
[] = {"audio_pll2", "audio_pll2_ref_sel", };
35 static const char * const video_pll1_bypass_sels
[] = {"video_pll1", "video_pll1_ref_sel", };
37 static const char * const sys3_pll_out_sels
[] = {"sys3_pll1_ref_sel", };
38 static const char * const dram_pll_out_sels
[] = {"dram_pll1_ref_sel", };
39 static const char * const video2_pll_out_sels
[] = {"video2_pll1_ref_sel", };
42 static const char * const imx8mq_a53_sels
[] = {"osc_25m", "arm_pll_out", "sys2_pll_500m", "sys2_pll_1000m",
43 "sys1_pll_800m", "sys1_pll_400m", "audio_pll1_out", "sys3_pll_out", };
45 static const char * const imx8mq_arm_m4_sels
[] = {"osc_25m", "sys2_pll_200m", "sys2_pll_250m", "sys1_pll_266m",
46 "sys1_pll_800m", "audio_pll1_out", "video_pll1_out", "sys3_pll_out", };
48 static const char * const imx8mq_vpu_sels
[] = {"osc_25m", "arm_pll_out", "sys2_pll_500m", "sys2_pll_1000m",
49 "sys1_pll_800m", "sys1_pll_400m", "audio_pll1_out", "vpu_pll_out", };
51 static const char * const imx8mq_gpu_core_sels
[] = {"osc_25m", "gpu_pll_out", "sys1_pll_800m", "sys3_pll_out",
52 "sys2_pll_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
54 static const char * const imx8mq_gpu_shader_sels
[] = {"osc_25m", "gpu_pll_out", "sys1_pll_800m", "sys3_pll_out",
55 "sys2_pll_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
57 static const char * const imx8mq_main_axi_sels
[] = {"osc_25m", "sys2_pll_333m", "sys1_pll_800m", "sys2_pll_250m",
58 "sys2_pll_1000m", "audio_pll1_out", "video_pll1_out", "sys1_pll_100m",};
60 static const char * const imx8mq_enet_axi_sels
[] = {"osc_25m", "sys1_pll_266m", "sys1_pll_800m", "sys2_pll_250m",
61 "sys2_pll_200m", "audio_pll1_out", "video_pll1_out", "sys3_pll_out", };
63 static const char * const imx8mq_nand_usdhc_sels
[] = {"osc_25m", "sys1_pll_266m", "sys1_pll_800m", "sys2_pll_200m",
64 "sys1_pll_133m", "sys3_pll_out", "sys2_pll_250m", "audio_pll1_out", };
66 static const char * const imx8mq_vpu_bus_sels
[] = {"osc_25m", "sys1_pll_800m", "vpu_pll_out", "audio_pll2_out", "sys3_pll_out", "sys2_pll_1000m", "sys2_pll_200m", "sys1_pll_100m", };
68 static const char * const imx8mq_disp_axi_sels
[] = {"osc_25m", "sys2_pll_125m", "sys1_pll_800m", "sys3_pll_out", "sys1_pll_400m", "audio_pll2_out", "clk_ext1", "clk_ext4", };
70 static const char * const imx8mq_disp_apb_sels
[] = {"osc_25m", "sys2_pll_125m", "sys1_pll_800m", "sys3_pll_out",
71 "sys1_pll_40m", "audio_pll2_out", "clk_ext1", "clk_ext3", };
73 static const char * const imx8mq_disp_rtrm_sels
[] = {"osc_25m", "sys1_pll_800m", "sys2_pll_200m", "sys1_pll_400m",
74 "audio_pll1_out", "video_pll1_out", "clk_ext2", "clk_ext3", };
76 static const char * const imx8mq_usb_bus_sels
[] = {"osc_25m", "sys2_pll_500m", "sys1_pll_800m", "sys2_pll_100m",
77 "sys2_pll_200m", "clk_ext2", "clk_ext4", "audio_pll2_out", };
79 static const char * const imx8mq_gpu_axi_sels
[] = {"osc_25m", "sys1_pll_800m", "gpu_pll_out", "sys3_pll_out", "sys2_pll_1000m",
80 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
82 static const char * const imx8mq_gpu_ahb_sels
[] = {"osc_25m", "sys1_pll_800m", "gpu_pll_out", "sys3_pll_out", "sys2_pll_1000m",
83 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
85 static const char * const imx8mq_noc_sels
[] = {"osc_25m", "sys1_pll_800m", "sys3_pll_out", "sys2_pll_1000m", "sys2_pll_500m",
86 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
88 static const char * const imx8mq_noc_apb_sels
[] = {"osc_25m", "sys1_pll_400m", "sys3_pll_out", "sys2_pll_333m", "sys2_pll_200m",
89 "sys1_pll_800m", "audio_pll1_out", "video_pll1_out", };
91 static const char * const imx8mq_ahb_sels
[] = {"osc_25m", "sys1_pll_133m", "sys1_pll_800m", "sys1_pll_400m",
92 "sys2_pll_125m", "sys3_pll_out", "audio_pll1_out", "video_pll1_out", };
94 static const char * const imx8mq_audio_ahb_sels
[] = {"osc_25m", "sys2_pll_500m", "sys1_pll_800m", "sys2_pll_1000m",
95 "sys2_pll_166m", "sys3_pll_out", "audio_pll1_out", "video_pll1_out", };
97 static const char * const imx8mq_dsi_ahb_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_800m",
98 "sys2_pll_1000m", "sys3_pll_out", "clk_ext3", "audio_pll2_out"};
100 static const char * const imx8mq_dram_alt_sels
[] = {"osc_25m", "sys1_pll_800m", "sys1_pll_100m", "sys2_pll_500m",
101 "sys2_pll_250m", "sys1_pll_400m", "audio_pll1_out", "sys1_pll_266m", };
103 static const char * const imx8mq_dram_apb_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_40m", "sys1_pll_160m",
104 "sys1_pll_800m", "sys3_pll_out", "sys2_pll_250m", "audio_pll2_out", };
106 static const char * const imx8mq_vpu_g1_sels
[] = {"osc_25m", "vpu_pll_out", "sys1_pll_800m", "sys2_pll_1000m", "sys1_pll_100m", "sys2_pll_125m", "sys3_pll_out", "audio_pll1_out", };
108 static const char * const imx8mq_vpu_g2_sels
[] = {"osc_25m", "vpu_pll_out", "sys1_pll_800m", "sys2_pll_1000m", "sys1_pll_100m", "sys2_pll_125m", "sys3_pll_out", "audio_pll1_out", };
110 static const char * const imx8mq_disp_dtrc_sels
[] = {"osc_25m", "vpu_pll_out", "sys1_pll_800m", "sys2_pll_1000m", "sys1_pll_160m", "sys2_pll_100m", "sys3_pll_out", "audio_pll2_out", };
112 static const char * const imx8mq_disp_dc8000_sels
[] = {"osc_25m", "vpu_pll_out", "sys1_pll_800m", "sys2_pll_1000m", "sys1_pll_160m", "sys2_pll_100m", "sys3_pll_out", "audio_pll2_out", };
114 static const char * const imx8mq_pcie1_ctrl_sels
[] = {"osc_25m", "sys2_pll_250m", "sys2_pll_200m", "sys1_pll_266m",
115 "sys1_pll_800m", "sys2_pll_500m", "sys2_pll_250m", "sys3_pll_out", };
117 static const char * const imx8mq_pcie1_phy_sels
[] = {"osc_25m", "sys2_pll_100m", "sys2_pll_500m", "clk_ext1", "clk_ext2",
118 "clk_ext3", "clk_ext4", };
120 static const char * const imx8mq_pcie1_aux_sels
[] = {"osc_25m", "sys2_pll_200m", "sys2_pll_500m", "sys3_pll_out",
121 "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_160m", "sys1_pll_200m", };
123 static const char * const imx8mq_dc_pixel_sels
[] = {"osc_25m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out", "sys1_pll_800m", "sys2_pll_1000m", "sys3_pll_out", "clk_ext4", };
125 static const char * const imx8mq_lcdif_pixel_sels
[] = {"osc_25m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out", "sys1_pll_800m", "sys2_pll_1000m", "sys3_pll_out", "clk_ext4", };
127 static const char * const imx8mq_sai1_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext1", "clk_ext2", };
129 static const char * const imx8mq_sai2_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext2", "clk_ext3", };
131 static const char * const imx8mq_sai3_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext3", "clk_ext4", };
133 static const char * const imx8mq_sai4_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext1", "clk_ext2", };
135 static const char * const imx8mq_sai5_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext2", "clk_ext3", };
137 static const char * const imx8mq_sai6_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext3", "clk_ext4", };
139 static const char * const imx8mq_spdif1_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext2", "clk_ext3", };
141 static const char * const imx8mq_spdif2_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext3", "clk_ext4", };
143 static const char * const imx8mq_enet_ref_sels
[] = {"osc_25m", "sys2_pll_125m", "sys2_pll_500m", "sys2_pll_100m",
144 "sys1_pll_160m", "audio_pll1_out", "video_pll1_out", "clk_ext4", };
146 static const char * const imx8mq_enet_timer_sels
[] = {"osc_25m", "sys2_pll_100m", "audio_pll1_out", "clk_ext1", "clk_ext2",
147 "clk_ext3", "clk_ext4", "video_pll1_out", };
149 static const char * const imx8mq_enet_phy_sels
[] = {"osc_25m", "sys2_pll_50m", "sys2_pll_125m", "sys2_pll_500m",
150 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
152 static const char * const imx8mq_nand_sels
[] = {"osc_25m", "sys2_pll_500m", "audio_pll1_out", "sys1_pll_400m",
153 "audio_pll2_out", "sys3_pll_out", "sys2_pll_250m", "video_pll1_out", };
155 static const char * const imx8mq_qspi_sels
[] = {"osc_25m", "sys1_pll_400m", "sys1_pll_800m", "sys2_pll_500m",
156 "audio_pll2_out", "sys1_pll_266m", "sys3_pll_out", "sys1_pll_100m", };
158 static const char * const imx8mq_usdhc1_sels
[] = {"osc_25m", "sys1_pll_400m", "sys1_pll_800m", "sys2_pll_500m",
159 "audio_pll2_out", "sys1_pll_266m", "sys3_pll_out", "sys1_pll_100m", };
161 static const char * const imx8mq_usdhc2_sels
[] = {"osc_25m", "sys1_pll_400m", "sys1_pll_800m", "sys2_pll_500m",
162 "audio_pll2_out", "sys1_pll_266m", "sys3_pll_out", "sys1_pll_100m", };
164 static const char * const imx8mq_i2c1_sels
[] = {"osc_25m", "sys1_pll_160m", "sys2_pll_50m", "sys3_pll_out", "audio_pll1_out",
165 "video_pll1_out", "audio_pll2_out", "sys1_pll_133m", };
167 static const char * const imx8mq_i2c2_sels
[] = {"osc_25m", "sys1_pll_160m", "sys2_pll_50m", "sys3_pll_out", "audio_pll1_out",
168 "video_pll1_out", "audio_pll2_out", "sys1_pll_133m", };
170 static const char * const imx8mq_i2c3_sels
[] = {"osc_25m", "sys1_pll_160m", "sys2_pll_50m", "sys3_pll_out", "audio_pll1_out",
171 "video_pll1_out", "audio_pll2_out", "sys1_pll_133m", };
173 static const char * const imx8mq_i2c4_sels
[] = {"osc_25m", "sys1_pll_160m", "sys2_pll_50m", "sys3_pll_out", "audio_pll1_out",
174 "video_pll1_out", "audio_pll2_out", "sys1_pll_133m", };
176 static const char * const imx8mq_uart1_sels
[] = {"osc_25m", "sys1_pll_80m", "sys2_pll_200m", "sys2_pll_100m",
177 "sys3_pll_out", "clk_ext2", "clk_ext4", "audio_pll2_out", };
179 static const char * const imx8mq_uart2_sels
[] = {"osc_25m", "sys1_pll_80m", "sys2_pll_200m", "sys2_pll_100m",
180 "sys3_pll_out", "clk_ext2", "clk_ext3", "audio_pll2_out", };
182 static const char * const imx8mq_uart3_sels
[] = {"osc_25m", "sys1_pll_80m", "sys2_pll_200m", "sys2_pll_100m",
183 "sys3_pll_out", "clk_ext2", "clk_ext4", "audio_pll2_out", };
185 static const char * const imx8mq_uart4_sels
[] = {"osc_25m", "sys1_pll_80m", "sys2_pll_200m", "sys2_pll_100m",
186 "sys3_pll_out", "clk_ext2", "clk_ext3", "audio_pll2_out", };
188 static const char * const imx8mq_usb_core_sels
[] = {"osc_25m", "sys1_pll_100m", "sys1_pll_40m", "sys2_pll_100m",
189 "sys2_pll_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", };
191 static const char * const imx8mq_usb_phy_sels
[] = {"osc_25m", "sys1_pll_100m", "sys1_pll_40m", "sys2_pll_100m",
192 "sys2_pll_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", };
194 static const char * const imx8mq_gic_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_40m", "sys2_pll_100m",
195 "sys2_pll_200m", "clk_ext2", "clk_ext3", "audio_pll2_out" };
197 static const char * const imx8mq_ecspi1_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_40m", "sys1_pll_160m",
198 "sys1_pll_800m", "sys3_pll_out", "sys2_pll_250m", "audio_pll2_out", };
200 static const char * const imx8mq_ecspi2_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_40m", "sys1_pll_160m",
201 "sys1_pll_800m", "sys3_pll_out", "sys2_pll_250m", "audio_pll2_out", };
203 static const char * const imx8mq_pwm1_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_160m", "sys1_pll_40m",
204 "sys3_pll_out", "clk_ext1", "sys1_pll_80m", "video_pll1_out", };
206 static const char * const imx8mq_pwm2_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_160m", "sys1_pll_40m",
207 "sys3_pll_out", "clk_ext1", "sys1_pll_80m", "video_pll1_out", };
209 static const char * const imx8mq_pwm3_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_160m", "sys1_pll_40m",
210 "sys3_pll_out", "clk_ext2", "sys1_pll_80m", "video_pll1_out", };
212 static const char * const imx8mq_pwm4_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_160m", "sys1_pll_40m",
213 "sys3_pll_out", "clk_ext2", "sys1_pll_80m", "video_pll1_out", };
215 static const char * const imx8mq_gpt1_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_400m", "sys1_pll_40m",
216 "sys1_pll_80m", "audio_pll1_out", "clk_ext1", };
218 static const char * const imx8mq_wdog_sels
[] = {"osc_25m", "sys1_pll_133m", "sys1_pll_160m", "vpu_pll_out",
219 "sys2_pll_125m", "sys3_pll_out", "sys1_pll_80m", "sys2_pll_166m", };
221 static const char * const imx8mq_wrclk_sels
[] = {"osc_25m", "sys1_pll_40m", "vpu_pll_out", "sys3_pll_out", "sys2_pll_200m",
222 "sys1_pll_266m", "sys2_pll_500m", "sys1_pll_100m", };
224 static const char * const imx8mq_dsi_core_sels
[] = {"osc_25m", "sys1_pll_266m", "sys2_pll_250m", "sys1_pll_800m",
225 "sys2_pll_1000m", "sys3_pll_out", "audio_pll2_out", "video_pll1_out", };
227 static const char * const imx8mq_dsi_phy_sels
[] = {"osc_25m", "sys2_pll_125m", "sys2_pll_100m", "sys1_pll_800m",
228 "sys2_pll_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
230 static const char * const imx8mq_dsi_dbi_sels
[] = {"osc_25m", "sys1_pll_266m", "sys2_pll_100m", "sys1_pll_800m",
231 "sys2_pll_1000m", "sys3_pll_out", "audio_pll2_out", "video_pll1_out", };
233 static const char * const imx8mq_dsi_esc_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_800m",
234 "sys2_pll_1000m", "sys3_pll_out", "clk_ext3", "audio_pll2_out", };
236 static const char * const imx8mq_csi1_core_sels
[] = {"osc_25m", "sys1_pll_266m", "sys2_pll_250m", "sys1_pll_800m",
237 "sys2_pll_1000m", "sys3_pll_out", "audio_pll2_out", "video_pll1_out", };
239 static const char * const imx8mq_csi1_phy_sels
[] = {"osc_25m", "sys2_pll_125m", "sys2_pll_100m", "sys1_pll_800m",
240 "sys2_pll_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
242 static const char * const imx8mq_csi1_esc_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_800m",
243 "sys2_pll_1000m", "sys3_pll_out", "clk_ext3", "audio_pll2_out", };
245 static const char * const imx8mq_csi2_core_sels
[] = {"osc_25m", "sys1_pll_266m", "sys2_pll_250m", "sys1_pll_800m",
246 "sys2_pll_1000m", "sys3_pll_out", "audio_pll2_out", "video_pll1_out", };
248 static const char * const imx8mq_csi2_phy_sels
[] = {"osc_25m", "sys2_pll_125m", "sys2_pll_100m", "sys1_pll_800m",
249 "sys2_pll_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
251 static const char * const imx8mq_csi2_esc_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_800m",
252 "sys2_pll_1000m", "sys3_pll_out", "clk_ext3", "audio_pll2_out", };
254 static const char * const imx8mq_pcie2_ctrl_sels
[] = {"osc_25m", "sys2_pll_250m", "sys2_pll_200m", "sys1_pll_266m",
255 "sys1_pll_800m", "sys2_pll_500m", "sys2_pll_333m", "sys3_pll_out", };
257 static const char * const imx8mq_pcie2_phy_sels
[] = {"osc_25m", "sys2_pll_100m", "sys2_pll_500m", "clk_ext1",
258 "clk_ext2", "clk_ext3", "clk_ext4", "sys1_pll_400m", };
260 static const char * const imx8mq_pcie2_aux_sels
[] = {"osc_25m", "sys2_pll_200m", "sys2_pll_50m", "sys3_pll_out",
261 "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_160m", "sys1_pll_200m", };
263 static const char * const imx8mq_ecspi3_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_40m", "sys1_pll_160m",
264 "sys1_pll_800m", "sys3_pll_out", "sys2_pll_250m", "audio_pll2_out", };
265 static const char * const imx8mq_dram_core_sels
[] = {"dram_pll_out", "dram_alt_root", };
267 static const char * const imx8mq_clko1_sels
[] = {"osc_25m", "sys1_pll_800m", "osc_27m", "sys1_pll_200m",
268 "audio_pll2_out", "sys2_pll_500m", "vpu_pll_out", "sys1_pll_80m", };
269 static const char * const imx8mq_clko2_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_400m", "sys2_pll_166m",
270 "sys3_pll_out", "audio_pll1_out", "video_pll1_out", "ckil", };
272 static struct clk_onecell_data clk_data
;
274 static struct clk
** const uart_clks
[] = {
275 &clks
[IMX8MQ_CLK_UART1_ROOT
],
276 &clks
[IMX8MQ_CLK_UART2_ROOT
],
277 &clks
[IMX8MQ_CLK_UART3_ROOT
],
278 &clks
[IMX8MQ_CLK_UART4_ROOT
],
282 static int imx8mq_clocks_probe(struct platform_device
*pdev
)
284 struct device
*dev
= &pdev
->dev
;
285 struct device_node
*np
= dev
->of_node
;
289 clks
[IMX8MQ_CLK_DUMMY
] = imx_clk_fixed("dummy", 0);
290 clks
[IMX8MQ_CLK_32K
] = of_clk_get_by_name(np
, "ckil");
291 clks
[IMX8MQ_CLK_25M
] = of_clk_get_by_name(np
, "osc_25m");
292 clks
[IMX8MQ_CLK_27M
] = of_clk_get_by_name(np
, "osc_27m");
293 clks
[IMX8MQ_CLK_EXT1
] = of_clk_get_by_name(np
, "clk_ext1");
294 clks
[IMX8MQ_CLK_EXT2
] = of_clk_get_by_name(np
, "clk_ext2");
295 clks
[IMX8MQ_CLK_EXT3
] = of_clk_get_by_name(np
, "clk_ext3");
296 clks
[IMX8MQ_CLK_EXT4
] = of_clk_get_by_name(np
, "clk_ext4");
298 np
= of_find_compatible_node(NULL
, NULL
, "fsl,imx8mq-anatop");
299 base
= of_iomap(np
, 0);
303 clks
[IMX8MQ_ARM_PLL_REF_SEL
] = imx_clk_mux("arm_pll_ref_sel", base
+ 0x28, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
304 clks
[IMX8MQ_GPU_PLL_REF_SEL
] = imx_clk_mux("gpu_pll_ref_sel", base
+ 0x18, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
305 clks
[IMX8MQ_VPU_PLL_REF_SEL
] = imx_clk_mux("vpu_pll_ref_sel", base
+ 0x20, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
306 clks
[IMX8MQ_AUDIO_PLL1_REF_SEL
] = imx_clk_mux("audio_pll1_ref_sel", base
+ 0x0, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
307 clks
[IMX8MQ_AUDIO_PLL2_REF_SEL
] = imx_clk_mux("audio_pll2_ref_sel", base
+ 0x8, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
308 clks
[IMX8MQ_VIDEO_PLL1_REF_SEL
] = imx_clk_mux("video_pll1_ref_sel", base
+ 0x10, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
309 clks
[IMX8MQ_SYS3_PLL1_REF_SEL
] = imx_clk_mux("sys3_pll1_ref_sel", base
+ 0x48, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
310 clks
[IMX8MQ_DRAM_PLL1_REF_SEL
] = imx_clk_mux("dram_pll1_ref_sel", base
+ 0x60, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
311 clks
[IMX8MQ_VIDEO2_PLL1_REF_SEL
] = imx_clk_mux("video2_pll1_ref_sel", base
+ 0x54, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
313 clks
[IMX8MQ_ARM_PLL_REF_DIV
] = imx_clk_divider("arm_pll_ref_div", "arm_pll_ref_sel", base
+ 0x28, 5, 6);
314 clks
[IMX8MQ_GPU_PLL_REF_DIV
] = imx_clk_divider("gpu_pll_ref_div", "gpu_pll_ref_sel", base
+ 0x18, 5, 6);
315 clks
[IMX8MQ_VPU_PLL_REF_DIV
] = imx_clk_divider("vpu_pll_ref_div", "vpu_pll_ref_sel", base
+ 0x20, 5, 6);
316 clks
[IMX8MQ_AUDIO_PLL1_REF_DIV
] = imx_clk_divider("audio_pll1_ref_div", "audio_pll1_ref_sel", base
+ 0x0, 5, 6);
317 clks
[IMX8MQ_AUDIO_PLL2_REF_DIV
] = imx_clk_divider("audio_pll2_ref_div", "audio_pll2_ref_sel", base
+ 0x8, 5, 6);
318 clks
[IMX8MQ_VIDEO_PLL1_REF_DIV
] = imx_clk_divider("video_pll1_ref_div", "video_pll1_ref_sel", base
+ 0x10, 5, 6);
320 clks
[IMX8MQ_ARM_PLL
] = imx_clk_frac_pll("arm_pll", "arm_pll_ref_div", base
+ 0x28);
321 clks
[IMX8MQ_GPU_PLL
] = imx_clk_frac_pll("gpu_pll", "gpu_pll_ref_div", base
+ 0x18);
322 clks
[IMX8MQ_VPU_PLL
] = imx_clk_frac_pll("vpu_pll", "vpu_pll_ref_div", base
+ 0x20);
323 clks
[IMX8MQ_AUDIO_PLL1
] = imx_clk_frac_pll("audio_pll1", "audio_pll1_ref_div", base
+ 0x0);
324 clks
[IMX8MQ_AUDIO_PLL2
] = imx_clk_frac_pll("audio_pll2", "audio_pll2_ref_div", base
+ 0x8);
325 clks
[IMX8MQ_VIDEO_PLL1
] = imx_clk_frac_pll("video_pll1", "video_pll1_ref_div", base
+ 0x10);
328 clks
[IMX8MQ_ARM_PLL_BYPASS
] = imx_clk_mux_flags("arm_pll_bypass", base
+ 0x28, 14, 1, arm_pll_bypass_sels
, ARRAY_SIZE(arm_pll_bypass_sels
), CLK_SET_RATE_PARENT
);
329 clks
[IMX8MQ_GPU_PLL_BYPASS
] = imx_clk_mux("gpu_pll_bypass", base
+ 0x18, 14, 1, gpu_pll_bypass_sels
, ARRAY_SIZE(gpu_pll_bypass_sels
));
330 clks
[IMX8MQ_VPU_PLL_BYPASS
] = imx_clk_mux("vpu_pll_bypass", base
+ 0x20, 14, 1, vpu_pll_bypass_sels
, ARRAY_SIZE(vpu_pll_bypass_sels
));
331 clks
[IMX8MQ_AUDIO_PLL1_BYPASS
] = imx_clk_mux("audio_pll1_bypass", base
+ 0x0, 14, 1, audio_pll1_bypass_sels
, ARRAY_SIZE(audio_pll1_bypass_sels
));
332 clks
[IMX8MQ_AUDIO_PLL2_BYPASS
] = imx_clk_mux("audio_pll2_bypass", base
+ 0x8, 14, 1, audio_pll2_bypass_sels
, ARRAY_SIZE(audio_pll2_bypass_sels
));
333 clks
[IMX8MQ_VIDEO_PLL1_BYPASS
] = imx_clk_mux("video_pll1_bypass", base
+ 0x10, 14, 1, video_pll1_bypass_sels
, ARRAY_SIZE(video_pll1_bypass_sels
));
336 clks
[IMX8MQ_ARM_PLL_OUT
] = imx_clk_gate("arm_pll_out", "arm_pll_bypass", base
+ 0x28, 21);
337 clks
[IMX8MQ_GPU_PLL_OUT
] = imx_clk_gate("gpu_pll_out", "gpu_pll_bypass", base
+ 0x18, 21);
338 clks
[IMX8MQ_VPU_PLL_OUT
] = imx_clk_gate("vpu_pll_out", "vpu_pll_bypass", base
+ 0x20, 21);
339 clks
[IMX8MQ_AUDIO_PLL1_OUT
] = imx_clk_gate("audio_pll1_out", "audio_pll1_bypass", base
+ 0x0, 21);
340 clks
[IMX8MQ_AUDIO_PLL2_OUT
] = imx_clk_gate("audio_pll2_out", "audio_pll2_bypass", base
+ 0x8, 21);
341 clks
[IMX8MQ_VIDEO_PLL1_OUT
] = imx_clk_gate("video_pll1_out", "video_pll1_bypass", base
+ 0x10, 21);
343 clks
[IMX8MQ_SYS1_PLL_OUT
] = imx_clk_fixed("sys1_pll_out", 800000000);
344 clks
[IMX8MQ_SYS2_PLL_OUT
] = imx_clk_fixed("sys2_pll_out", 1000000000);
345 clks
[IMX8MQ_SYS3_PLL_OUT
] = imx_clk_sccg_pll("sys3_pll_out", sys3_pll_out_sels
, ARRAY_SIZE(sys3_pll_out_sels
), 0, 0, 0, base
+ 0x48, CLK_IS_CRITICAL
);
346 clks
[IMX8MQ_DRAM_PLL_OUT
] = imx_clk_sccg_pll("dram_pll_out", dram_pll_out_sels
, ARRAY_SIZE(dram_pll_out_sels
), 0, 0, 0, base
+ 0x60, CLK_IS_CRITICAL
);
347 clks
[IMX8MQ_VIDEO2_PLL_OUT
] = imx_clk_sccg_pll("video2_pll_out", video2_pll_out_sels
, ARRAY_SIZE(video2_pll_out_sels
), 0, 0, 0, base
+ 0x54, 0);
349 /* SYS PLL1 fixed output */
350 clks
[IMX8MQ_SYS1_PLL_40M_CG
] = imx_clk_gate("sys1_pll_40m_cg", "sys1_pll_out", base
+ 0x30, 9);
351 clks
[IMX8MQ_SYS1_PLL_80M_CG
] = imx_clk_gate("sys1_pll_80m_cg", "sys1_pll_out", base
+ 0x30, 11);
352 clks
[IMX8MQ_SYS1_PLL_100M_CG
] = imx_clk_gate("sys1_pll_100m_cg", "sys1_pll_out", base
+ 0x30, 13);
353 clks
[IMX8MQ_SYS1_PLL_133M_CG
] = imx_clk_gate("sys1_pll_133m_cg", "sys1_pll_out", base
+ 0x30, 15);
354 clks
[IMX8MQ_SYS1_PLL_160M_CG
] = imx_clk_gate("sys1_pll_160m_cg", "sys1_pll_out", base
+ 0x30, 17);
355 clks
[IMX8MQ_SYS1_PLL_200M_CG
] = imx_clk_gate("sys1_pll_200m_cg", "sys1_pll_out", base
+ 0x30, 19);
356 clks
[IMX8MQ_SYS1_PLL_266M_CG
] = imx_clk_gate("sys1_pll_266m_cg", "sys1_pll_out", base
+ 0x30, 21);
357 clks
[IMX8MQ_SYS1_PLL_400M_CG
] = imx_clk_gate("sys1_pll_400m_cg", "sys1_pll_out", base
+ 0x30, 23);
358 clks
[IMX8MQ_SYS1_PLL_800M_CG
] = imx_clk_gate("sys1_pll_800m_cg", "sys1_pll_out", base
+ 0x30, 25);
360 clks
[IMX8MQ_SYS1_PLL_40M
] = imx_clk_fixed_factor("sys1_pll_40m", "sys1_pll_40m_cg", 1, 20);
361 clks
[IMX8MQ_SYS1_PLL_80M
] = imx_clk_fixed_factor("sys1_pll_80m", "sys1_pll_80m_cg", 1, 10);
362 clks
[IMX8MQ_SYS1_PLL_100M
] = imx_clk_fixed_factor("sys1_pll_100m", "sys1_pll_100m_cg", 1, 8);
363 clks
[IMX8MQ_SYS1_PLL_133M
] = imx_clk_fixed_factor("sys1_pll_133m", "sys1_pll_133m_cg", 1, 6);
364 clks
[IMX8MQ_SYS1_PLL_160M
] = imx_clk_fixed_factor("sys1_pll_160m", "sys1_pll_160m_cg", 1, 5);
365 clks
[IMX8MQ_SYS1_PLL_200M
] = imx_clk_fixed_factor("sys1_pll_200m", "sys1_pll_200m_cg", 1, 4);
366 clks
[IMX8MQ_SYS1_PLL_266M
] = imx_clk_fixed_factor("sys1_pll_266m", "sys1_pll_266m_cg", 1, 3);
367 clks
[IMX8MQ_SYS1_PLL_400M
] = imx_clk_fixed_factor("sys1_pll_400m", "sys1_pll_400m_cg", 1, 2);
368 clks
[IMX8MQ_SYS1_PLL_800M
] = imx_clk_fixed_factor("sys1_pll_800m", "sys1_pll_800m_cg", 1, 1);
370 /* SYS PLL2 fixed output */
371 clks
[IMX8MQ_SYS2_PLL_50M_CG
] = imx_clk_gate("sys2_pll_50m_cg", "sys2_pll_out", base
+ 0x3c, 9);
372 clks
[IMX8MQ_SYS2_PLL_100M_CG
] = imx_clk_gate("sys2_pll_100m_cg", "sys2_pll_out", base
+ 0x3c, 11);
373 clks
[IMX8MQ_SYS2_PLL_125M_CG
] = imx_clk_gate("sys2_pll_125m_cg", "sys2_pll_out", base
+ 0x3c, 13);
374 clks
[IMX8MQ_SYS2_PLL_166M_CG
] = imx_clk_gate("sys2_pll_166m_cg", "sys2_pll_out", base
+ 0x3c, 15);
375 clks
[IMX8MQ_SYS2_PLL_200M_CG
] = imx_clk_gate("sys2_pll_200m_cg", "sys2_pll_out", base
+ 0x3c, 17);
376 clks
[IMX8MQ_SYS2_PLL_250M_CG
] = imx_clk_gate("sys2_pll_250m_cg", "sys2_pll_out", base
+ 0x3c, 19);
377 clks
[IMX8MQ_SYS2_PLL_333M_CG
] = imx_clk_gate("sys2_pll_333m_cg", "sys2_pll_out", base
+ 0x3c, 21);
378 clks
[IMX8MQ_SYS2_PLL_500M_CG
] = imx_clk_gate("sys2_pll_500m_cg", "sys2_pll_out", base
+ 0x3c, 23);
379 clks
[IMX8MQ_SYS2_PLL_1000M_CG
] = imx_clk_gate("sys2_pll_1000m_cg", "sys2_pll_out", base
+ 0x3c, 25);
381 clks
[IMX8MQ_SYS2_PLL_50M
] = imx_clk_fixed_factor("sys2_pll_50m", "sys2_pll_50m_cg", 1, 20);
382 clks
[IMX8MQ_SYS2_PLL_100M
] = imx_clk_fixed_factor("sys2_pll_100m", "sys2_pll_100m_cg", 1, 10);
383 clks
[IMX8MQ_SYS2_PLL_125M
] = imx_clk_fixed_factor("sys2_pll_125m", "sys2_pll_125m_cg", 1, 8);
384 clks
[IMX8MQ_SYS2_PLL_166M
] = imx_clk_fixed_factor("sys2_pll_166m", "sys2_pll_166m_cg", 1, 6);
385 clks
[IMX8MQ_SYS2_PLL_200M
] = imx_clk_fixed_factor("sys2_pll_200m", "sys2_pll_200m_cg", 1, 5);
386 clks
[IMX8MQ_SYS2_PLL_250M
] = imx_clk_fixed_factor("sys2_pll_250m", "sys2_pll_250m_cg", 1, 4);
387 clks
[IMX8MQ_SYS2_PLL_333M
] = imx_clk_fixed_factor("sys2_pll_333m", "sys2_pll_333m_cg", 1, 3);
388 clks
[IMX8MQ_SYS2_PLL_500M
] = imx_clk_fixed_factor("sys2_pll_500m", "sys2_pll_500m_cg", 1, 2);
389 clks
[IMX8MQ_SYS2_PLL_1000M
] = imx_clk_fixed_factor("sys2_pll_1000m", "sys2_pll_1000m_cg", 1, 1);
392 base
= devm_platform_ioremap_resource(pdev
, 0);
393 if (WARN_ON(IS_ERR(base
)))
394 return PTR_ERR(base
);
397 clks
[IMX8MQ_CLK_A53_SRC
] = imx_clk_mux2("arm_a53_src", base
+ 0x8000, 24, 3, imx8mq_a53_sels
, ARRAY_SIZE(imx8mq_a53_sels
));
398 clks
[IMX8MQ_CLK_M4_SRC
] = imx_clk_mux2("arm_m4_src", base
+ 0x8080, 24, 3, imx8mq_arm_m4_sels
, ARRAY_SIZE(imx8mq_arm_m4_sels
));
399 clks
[IMX8MQ_CLK_VPU_SRC
] = imx_clk_mux2("vpu_src", base
+ 0x8100, 24, 3, imx8mq_vpu_sels
, ARRAY_SIZE(imx8mq_vpu_sels
));
400 clks
[IMX8MQ_CLK_GPU_CORE_SRC
] = imx_clk_mux2("gpu_core_src", base
+ 0x8180, 24, 3, imx8mq_gpu_core_sels
, ARRAY_SIZE(imx8mq_gpu_core_sels
));
401 clks
[IMX8MQ_CLK_GPU_SHADER_SRC
] = imx_clk_mux2("gpu_shader_src", base
+ 0x8200, 24, 3, imx8mq_gpu_shader_sels
, ARRAY_SIZE(imx8mq_gpu_shader_sels
));
403 clks
[IMX8MQ_CLK_A53_CG
] = imx_clk_gate3_flags("arm_a53_cg", "arm_a53_src", base
+ 0x8000, 28, CLK_IS_CRITICAL
);
404 clks
[IMX8MQ_CLK_M4_CG
] = imx_clk_gate3("arm_m4_cg", "arm_m4_src", base
+ 0x8080, 28);
405 clks
[IMX8MQ_CLK_VPU_CG
] = imx_clk_gate3("vpu_cg", "vpu_src", base
+ 0x8100, 28);
406 clks
[IMX8MQ_CLK_GPU_CORE_CG
] = imx_clk_gate3("gpu_core_cg", "gpu_core_src", base
+ 0x8180, 28);
407 clks
[IMX8MQ_CLK_GPU_SHADER_CG
] = imx_clk_gate3("gpu_shader_cg", "gpu_shader_src", base
+ 0x8200, 28);
409 clks
[IMX8MQ_CLK_A53_DIV
] = imx_clk_divider2("arm_a53_div", "arm_a53_cg", base
+ 0x8000, 0, 3);
410 clks
[IMX8MQ_CLK_M4_DIV
] = imx_clk_divider2("arm_m4_div", "arm_m4_cg", base
+ 0x8080, 0, 3);
411 clks
[IMX8MQ_CLK_VPU_DIV
] = imx_clk_divider2("vpu_div", "vpu_cg", base
+ 0x8100, 0, 3);
412 clks
[IMX8MQ_CLK_GPU_CORE_DIV
] = imx_clk_divider2("gpu_core_div", "gpu_core_cg", base
+ 0x8180, 0, 3);
413 clks
[IMX8MQ_CLK_GPU_SHADER_DIV
] = imx_clk_divider2("gpu_shader_div", "gpu_shader_cg", base
+ 0x8200, 0, 3);
416 clks
[IMX8MQ_CLK_MAIN_AXI
] = imx8m_clk_composite_critical("main_axi", imx8mq_main_axi_sels
, base
+ 0x8800);
417 clks
[IMX8MQ_CLK_ENET_AXI
] = imx8m_clk_composite("enet_axi", imx8mq_enet_axi_sels
, base
+ 0x8880);
418 clks
[IMX8MQ_CLK_NAND_USDHC_BUS
] = imx8m_clk_composite("nand_usdhc_bus", imx8mq_nand_usdhc_sels
, base
+ 0x8900);
419 clks
[IMX8MQ_CLK_VPU_BUS
] = imx8m_clk_composite("vpu_bus", imx8mq_vpu_bus_sels
, base
+ 0x8980);
420 clks
[IMX8MQ_CLK_DISP_AXI
] = imx8m_clk_composite("disp_axi", imx8mq_disp_axi_sels
, base
+ 0x8a00);
421 clks
[IMX8MQ_CLK_DISP_APB
] = imx8m_clk_composite("disp_apb", imx8mq_disp_apb_sels
, base
+ 0x8a80);
422 clks
[IMX8MQ_CLK_DISP_RTRM
] = imx8m_clk_composite("disp_rtrm", imx8mq_disp_rtrm_sels
, base
+ 0x8b00);
423 clks
[IMX8MQ_CLK_USB_BUS
] = imx8m_clk_composite("usb_bus", imx8mq_usb_bus_sels
, base
+ 0x8b80);
424 clks
[IMX8MQ_CLK_GPU_AXI
] = imx8m_clk_composite("gpu_axi", imx8mq_gpu_axi_sels
, base
+ 0x8c00);
425 clks
[IMX8MQ_CLK_GPU_AHB
] = imx8m_clk_composite("gpu_ahb", imx8mq_gpu_ahb_sels
, base
+ 0x8c80);
426 clks
[IMX8MQ_CLK_NOC
] = imx8m_clk_composite_critical("noc", imx8mq_noc_sels
, base
+ 0x8d00);
427 clks
[IMX8MQ_CLK_NOC_APB
] = imx8m_clk_composite_critical("noc_apb", imx8mq_noc_apb_sels
, base
+ 0x8d80);
430 /* AHB clock is used by the AHB bus therefore marked as critical */
431 clks
[IMX8MQ_CLK_AHB
] = imx8m_clk_composite_critical("ahb", imx8mq_ahb_sels
, base
+ 0x9000);
432 clks
[IMX8MQ_CLK_AUDIO_AHB
] = imx8m_clk_composite("audio_ahb", imx8mq_audio_ahb_sels
, base
+ 0x9100);
435 clks
[IMX8MQ_CLK_IPG_ROOT
] = imx_clk_divider2("ipg_root", "ahb", base
+ 0x9080, 0, 1);
436 clks
[IMX8MQ_CLK_IPG_AUDIO_ROOT
] = imx_clk_divider2("ipg_audio_root", "audio_ahb", base
+ 0x9180, 0, 1);
439 clks
[IMX8MQ_CLK_DRAM_CORE
] = imx_clk_mux2_flags("dram_core_clk", base
+ 0x9800, 24, 1, imx8mq_dram_core_sels
, ARRAY_SIZE(imx8mq_dram_core_sels
), CLK_IS_CRITICAL
);
441 clks
[IMX8MQ_CLK_DRAM_ALT
] = imx8m_clk_composite("dram_alt", imx8mq_dram_alt_sels
, base
+ 0xa000);
442 clks
[IMX8MQ_CLK_DRAM_APB
] = imx8m_clk_composite_critical("dram_apb", imx8mq_dram_apb_sels
, base
+ 0xa080);
443 clks
[IMX8MQ_CLK_VPU_G1
] = imx8m_clk_composite("vpu_g1", imx8mq_vpu_g1_sels
, base
+ 0xa100);
444 clks
[IMX8MQ_CLK_VPU_G2
] = imx8m_clk_composite("vpu_g2", imx8mq_vpu_g2_sels
, base
+ 0xa180);
445 clks
[IMX8MQ_CLK_DISP_DTRC
] = imx8m_clk_composite("disp_dtrc", imx8mq_disp_dtrc_sels
, base
+ 0xa200);
446 clks
[IMX8MQ_CLK_DISP_DC8000
] = imx8m_clk_composite("disp_dc8000", imx8mq_disp_dc8000_sels
, base
+ 0xa280);
447 clks
[IMX8MQ_CLK_PCIE1_CTRL
] = imx8m_clk_composite("pcie1_ctrl", imx8mq_pcie1_ctrl_sels
, base
+ 0xa300);
448 clks
[IMX8MQ_CLK_PCIE1_PHY
] = imx8m_clk_composite("pcie1_phy", imx8mq_pcie1_phy_sels
, base
+ 0xa380);
449 clks
[IMX8MQ_CLK_PCIE1_AUX
] = imx8m_clk_composite("pcie1_aux", imx8mq_pcie1_aux_sels
, base
+ 0xa400);
450 clks
[IMX8MQ_CLK_DC_PIXEL
] = imx8m_clk_composite("dc_pixel", imx8mq_dc_pixel_sels
, base
+ 0xa480);
451 clks
[IMX8MQ_CLK_LCDIF_PIXEL
] = imx8m_clk_composite("lcdif_pixel", imx8mq_lcdif_pixel_sels
, base
+ 0xa500);
452 clks
[IMX8MQ_CLK_SAI1
] = imx8m_clk_composite("sai1", imx8mq_sai1_sels
, base
+ 0xa580);
453 clks
[IMX8MQ_CLK_SAI2
] = imx8m_clk_composite("sai2", imx8mq_sai2_sels
, base
+ 0xa600);
454 clks
[IMX8MQ_CLK_SAI3
] = imx8m_clk_composite("sai3", imx8mq_sai3_sels
, base
+ 0xa680);
455 clks
[IMX8MQ_CLK_SAI4
] = imx8m_clk_composite("sai4", imx8mq_sai4_sels
, base
+ 0xa700);
456 clks
[IMX8MQ_CLK_SAI5
] = imx8m_clk_composite("sai5", imx8mq_sai5_sels
, base
+ 0xa780);
457 clks
[IMX8MQ_CLK_SAI6
] = imx8m_clk_composite("sai6", imx8mq_sai6_sels
, base
+ 0xa800);
458 clks
[IMX8MQ_CLK_SPDIF1
] = imx8m_clk_composite("spdif1", imx8mq_spdif1_sels
, base
+ 0xa880);
459 clks
[IMX8MQ_CLK_SPDIF2
] = imx8m_clk_composite("spdif2", imx8mq_spdif2_sels
, base
+ 0xa900);
460 clks
[IMX8MQ_CLK_ENET_REF
] = imx8m_clk_composite("enet_ref", imx8mq_enet_ref_sels
, base
+ 0xa980);
461 clks
[IMX8MQ_CLK_ENET_TIMER
] = imx8m_clk_composite("enet_timer", imx8mq_enet_timer_sels
, base
+ 0xaa00);
462 clks
[IMX8MQ_CLK_ENET_PHY_REF
] = imx8m_clk_composite("enet_phy", imx8mq_enet_phy_sels
, base
+ 0xaa80);
463 clks
[IMX8MQ_CLK_NAND
] = imx8m_clk_composite("nand", imx8mq_nand_sels
, base
+ 0xab00);
464 clks
[IMX8MQ_CLK_QSPI
] = imx8m_clk_composite("qspi", imx8mq_qspi_sels
, base
+ 0xab80);
465 clks
[IMX8MQ_CLK_USDHC1
] = imx8m_clk_composite("usdhc1", imx8mq_usdhc1_sels
, base
+ 0xac00);
466 clks
[IMX8MQ_CLK_USDHC2
] = imx8m_clk_composite("usdhc2", imx8mq_usdhc2_sels
, base
+ 0xac80);
467 clks
[IMX8MQ_CLK_I2C1
] = imx8m_clk_composite("i2c1", imx8mq_i2c1_sels
, base
+ 0xad00);
468 clks
[IMX8MQ_CLK_I2C2
] = imx8m_clk_composite("i2c2", imx8mq_i2c2_sels
, base
+ 0xad80);
469 clks
[IMX8MQ_CLK_I2C3
] = imx8m_clk_composite("i2c3", imx8mq_i2c3_sels
, base
+ 0xae00);
470 clks
[IMX8MQ_CLK_I2C4
] = imx8m_clk_composite("i2c4", imx8mq_i2c4_sels
, base
+ 0xae80);
471 clks
[IMX8MQ_CLK_UART1
] = imx8m_clk_composite("uart1", imx8mq_uart1_sels
, base
+ 0xaf00);
472 clks
[IMX8MQ_CLK_UART2
] = imx8m_clk_composite("uart2", imx8mq_uart2_sels
, base
+ 0xaf80);
473 clks
[IMX8MQ_CLK_UART3
] = imx8m_clk_composite("uart3", imx8mq_uart3_sels
, base
+ 0xb000);
474 clks
[IMX8MQ_CLK_UART4
] = imx8m_clk_composite("uart4", imx8mq_uart4_sels
, base
+ 0xb080);
475 clks
[IMX8MQ_CLK_USB_CORE_REF
] = imx8m_clk_composite("usb_core_ref", imx8mq_usb_core_sels
, base
+ 0xb100);
476 clks
[IMX8MQ_CLK_USB_PHY_REF
] = imx8m_clk_composite("usb_phy_ref", imx8mq_usb_phy_sels
, base
+ 0xb180);
477 clks
[IMX8MQ_CLK_GIC
] = imx8m_clk_composite_critical("gic", imx8mq_gic_sels
, base
+ 0xb200);
478 clks
[IMX8MQ_CLK_ECSPI1
] = imx8m_clk_composite("ecspi1", imx8mq_ecspi1_sels
, base
+ 0xb280);
479 clks
[IMX8MQ_CLK_ECSPI2
] = imx8m_clk_composite("ecspi2", imx8mq_ecspi2_sels
, base
+ 0xb300);
480 clks
[IMX8MQ_CLK_PWM1
] = imx8m_clk_composite("pwm1", imx8mq_pwm1_sels
, base
+ 0xb380);
481 clks
[IMX8MQ_CLK_PWM2
] = imx8m_clk_composite("pwm2", imx8mq_pwm2_sels
, base
+ 0xb400);
482 clks
[IMX8MQ_CLK_PWM3
] = imx8m_clk_composite("pwm3", imx8mq_pwm3_sels
, base
+ 0xb480);
483 clks
[IMX8MQ_CLK_PWM4
] = imx8m_clk_composite("pwm4", imx8mq_pwm4_sels
, base
+ 0xb500);
484 clks
[IMX8MQ_CLK_GPT1
] = imx8m_clk_composite("gpt1", imx8mq_gpt1_sels
, base
+ 0xb580);
485 clks
[IMX8MQ_CLK_WDOG
] = imx8m_clk_composite("wdog", imx8mq_wdog_sels
, base
+ 0xb900);
486 clks
[IMX8MQ_CLK_WRCLK
] = imx8m_clk_composite("wrclk", imx8mq_wrclk_sels
, base
+ 0xb980);
487 clks
[IMX8MQ_CLK_CLKO1
] = imx8m_clk_composite("clko1", imx8mq_clko1_sels
, base
+ 0xba00);
488 clks
[IMX8MQ_CLK_CLKO2
] = imx8m_clk_composite("clko2", imx8mq_clko2_sels
, base
+ 0xba80);
489 clks
[IMX8MQ_CLK_DSI_CORE
] = imx8m_clk_composite("dsi_core", imx8mq_dsi_core_sels
, base
+ 0xbb00);
490 clks
[IMX8MQ_CLK_DSI_PHY_REF
] = imx8m_clk_composite("dsi_phy_ref", imx8mq_dsi_phy_sels
, base
+ 0xbb80);
491 clks
[IMX8MQ_CLK_DSI_DBI
] = imx8m_clk_composite("dsi_dbi", imx8mq_dsi_dbi_sels
, base
+ 0xbc00);
492 clks
[IMX8MQ_CLK_DSI_ESC
] = imx8m_clk_composite("dsi_esc", imx8mq_dsi_esc_sels
, base
+ 0xbc80);
493 clks
[IMX8MQ_CLK_DSI_AHB
] = imx8m_clk_composite("dsi_ahb", imx8mq_dsi_ahb_sels
, base
+ 0x9200);
494 clks
[IMX8MQ_CLK_DSI_IPG_DIV
] = imx_clk_divider2("dsi_ipg_div", "dsi_ahb", base
+ 0x9280, 0, 6);
495 clks
[IMX8MQ_CLK_CSI1_CORE
] = imx8m_clk_composite("csi1_core", imx8mq_csi1_core_sels
, base
+ 0xbd00);
496 clks
[IMX8MQ_CLK_CSI1_PHY_REF
] = imx8m_clk_composite("csi1_phy_ref", imx8mq_csi1_phy_sels
, base
+ 0xbd80);
497 clks
[IMX8MQ_CLK_CSI1_ESC
] = imx8m_clk_composite("csi1_esc", imx8mq_csi1_esc_sels
, base
+ 0xbe00);
498 clks
[IMX8MQ_CLK_CSI2_CORE
] = imx8m_clk_composite("csi2_core", imx8mq_csi2_core_sels
, base
+ 0xbe80);
499 clks
[IMX8MQ_CLK_CSI2_PHY_REF
] = imx8m_clk_composite("csi2_phy_ref", imx8mq_csi2_phy_sels
, base
+ 0xbf00);
500 clks
[IMX8MQ_CLK_CSI2_ESC
] = imx8m_clk_composite("csi2_esc", imx8mq_csi2_esc_sels
, base
+ 0xbf80);
501 clks
[IMX8MQ_CLK_PCIE2_CTRL
] = imx8m_clk_composite("pcie2_ctrl", imx8mq_pcie2_ctrl_sels
, base
+ 0xc000);
502 clks
[IMX8MQ_CLK_PCIE2_PHY
] = imx8m_clk_composite("pcie2_phy", imx8mq_pcie2_phy_sels
, base
+ 0xc080);
503 clks
[IMX8MQ_CLK_PCIE2_AUX
] = imx8m_clk_composite("pcie2_aux", imx8mq_pcie2_aux_sels
, base
+ 0xc100);
504 clks
[IMX8MQ_CLK_ECSPI3
] = imx8m_clk_composite("ecspi3", imx8mq_ecspi3_sels
, base
+ 0xc180);
506 clks
[IMX8MQ_CLK_ECSPI1_ROOT
] = imx_clk_gate4("ecspi1_root_clk", "ecspi1", base
+ 0x4070, 0);
507 clks
[IMX8MQ_CLK_ECSPI2_ROOT
] = imx_clk_gate4("ecspi2_root_clk", "ecspi2", base
+ 0x4080, 0);
508 clks
[IMX8MQ_CLK_ECSPI3_ROOT
] = imx_clk_gate4("ecspi3_root_clk", "ecspi3", base
+ 0x4090, 0);
509 clks
[IMX8MQ_CLK_ENET1_ROOT
] = imx_clk_gate4("enet1_root_clk", "enet_axi", base
+ 0x40a0, 0);
510 clks
[IMX8MQ_CLK_GPIO1_ROOT
] = imx_clk_gate4("gpio1_root_clk", "ipg_root", base
+ 0x40b0, 0);
511 clks
[IMX8MQ_CLK_GPIO2_ROOT
] = imx_clk_gate4("gpio2_root_clk", "ipg_root", base
+ 0x40c0, 0);
512 clks
[IMX8MQ_CLK_GPIO3_ROOT
] = imx_clk_gate4("gpio3_root_clk", "ipg_root", base
+ 0x40d0, 0);
513 clks
[IMX8MQ_CLK_GPIO4_ROOT
] = imx_clk_gate4("gpio4_root_clk", "ipg_root", base
+ 0x40e0, 0);
514 clks
[IMX8MQ_CLK_GPIO5_ROOT
] = imx_clk_gate4("gpio5_root_clk", "ipg_root", base
+ 0x40f0, 0);
515 clks
[IMX8MQ_CLK_GPT1_ROOT
] = imx_clk_gate4("gpt1_root_clk", "gpt1", base
+ 0x4100, 0);
516 clks
[IMX8MQ_CLK_I2C1_ROOT
] = imx_clk_gate4("i2c1_root_clk", "i2c1", base
+ 0x4170, 0);
517 clks
[IMX8MQ_CLK_I2C2_ROOT
] = imx_clk_gate4("i2c2_root_clk", "i2c2", base
+ 0x4180, 0);
518 clks
[IMX8MQ_CLK_I2C3_ROOT
] = imx_clk_gate4("i2c3_root_clk", "i2c3", base
+ 0x4190, 0);
519 clks
[IMX8MQ_CLK_I2C4_ROOT
] = imx_clk_gate4("i2c4_root_clk", "i2c4", base
+ 0x41a0, 0);
520 clks
[IMX8MQ_CLK_MU_ROOT
] = imx_clk_gate4("mu_root_clk", "ipg_root", base
+ 0x4210, 0);
521 clks
[IMX8MQ_CLK_OCOTP_ROOT
] = imx_clk_gate4("ocotp_root_clk", "ipg_root", base
+ 0x4220, 0);
522 clks
[IMX8MQ_CLK_PCIE1_ROOT
] = imx_clk_gate4("pcie1_root_clk", "pcie1_ctrl", base
+ 0x4250, 0);
523 clks
[IMX8MQ_CLK_PCIE2_ROOT
] = imx_clk_gate4("pcie2_root_clk", "pcie2_ctrl", base
+ 0x4640, 0);
524 clks
[IMX8MQ_CLK_PWM1_ROOT
] = imx_clk_gate4("pwm1_root_clk", "pwm1", base
+ 0x4280, 0);
525 clks
[IMX8MQ_CLK_PWM2_ROOT
] = imx_clk_gate4("pwm2_root_clk", "pwm2", base
+ 0x4290, 0);
526 clks
[IMX8MQ_CLK_PWM3_ROOT
] = imx_clk_gate4("pwm3_root_clk", "pwm3", base
+ 0x42a0, 0);
527 clks
[IMX8MQ_CLK_PWM4_ROOT
] = imx_clk_gate4("pwm4_root_clk", "pwm4", base
+ 0x42b0, 0);
528 clks
[IMX8MQ_CLK_QSPI_ROOT
] = imx_clk_gate4("qspi_root_clk", "qspi", base
+ 0x42f0, 0);
529 clks
[IMX8MQ_CLK_RAWNAND_ROOT
] = imx_clk_gate2_shared2("nand_root_clk", "nand", base
+ 0x4300, 0, &share_count_nand
);
530 clks
[IMX8MQ_CLK_NAND_USDHC_BUS_RAWNAND_CLK
] = imx_clk_gate2_shared2("nand_usdhc_rawnand_clk", "nand_usdhc_bus", base
+ 0x4300, 0, &share_count_nand
);
531 clks
[IMX8MQ_CLK_SAI1_ROOT
] = imx_clk_gate2_shared2("sai1_root_clk", "sai1", base
+ 0x4330, 0, &share_count_sai1
);
532 clks
[IMX8MQ_CLK_SAI1_IPG
] = imx_clk_gate2_shared2("sai1_ipg_clk", "ipg_audio_root", base
+ 0x4330, 0, &share_count_sai1
);
533 clks
[IMX8MQ_CLK_SAI2_ROOT
] = imx_clk_gate2_shared2("sai2_root_clk", "sai2", base
+ 0x4340, 0, &share_count_sai2
);
534 clks
[IMX8MQ_CLK_SAI2_IPG
] = imx_clk_gate2_shared2("sai2_ipg_clk", "ipg_root", base
+ 0x4340, 0, &share_count_sai2
);
535 clks
[IMX8MQ_CLK_SAI3_ROOT
] = imx_clk_gate2_shared2("sai3_root_clk", "sai3", base
+ 0x4350, 0, &share_count_sai3
);
536 clks
[IMX8MQ_CLK_SAI3_IPG
] = imx_clk_gate2_shared2("sai3_ipg_clk", "ipg_root", base
+ 0x4350, 0, &share_count_sai3
);
537 clks
[IMX8MQ_CLK_SAI4_ROOT
] = imx_clk_gate2_shared2("sai4_root_clk", "sai4", base
+ 0x4360, 0, &share_count_sai4
);
538 clks
[IMX8MQ_CLK_SAI4_IPG
] = imx_clk_gate2_shared2("sai4_ipg_clk", "ipg_audio_root", base
+ 0x4360, 0, &share_count_sai4
);
539 clks
[IMX8MQ_CLK_SAI5_ROOT
] = imx_clk_gate2_shared2("sai5_root_clk", "sai5", base
+ 0x4370, 0, &share_count_sai5
);
540 clks
[IMX8MQ_CLK_SAI5_IPG
] = imx_clk_gate2_shared2("sai5_ipg_clk", "ipg_audio_root", base
+ 0x4370, 0, &share_count_sai5
);
541 clks
[IMX8MQ_CLK_SAI6_ROOT
] = imx_clk_gate2_shared2("sai6_root_clk", "sai6", base
+ 0x4380, 0, &share_count_sai6
);
542 clks
[IMX8MQ_CLK_SAI6_IPG
] = imx_clk_gate2_shared2("sai6_ipg_clk", "ipg_audio_root", base
+ 0x4380, 0, &share_count_sai6
);
543 clks
[IMX8MQ_CLK_SNVS_ROOT
] = imx_clk_gate4("snvs_root_clk", "ipg_root", base
+ 0x4470, 0);
544 clks
[IMX8MQ_CLK_UART1_ROOT
] = imx_clk_gate4("uart1_root_clk", "uart1", base
+ 0x4490, 0);
545 clks
[IMX8MQ_CLK_UART2_ROOT
] = imx_clk_gate4("uart2_root_clk", "uart2", base
+ 0x44a0, 0);
546 clks
[IMX8MQ_CLK_UART3_ROOT
] = imx_clk_gate4("uart3_root_clk", "uart3", base
+ 0x44b0, 0);
547 clks
[IMX8MQ_CLK_UART4_ROOT
] = imx_clk_gate4("uart4_root_clk", "uart4", base
+ 0x44c0, 0);
548 clks
[IMX8MQ_CLK_USB1_CTRL_ROOT
] = imx_clk_gate4("usb1_ctrl_root_clk", "usb_bus", base
+ 0x44d0, 0);
549 clks
[IMX8MQ_CLK_USB2_CTRL_ROOT
] = imx_clk_gate4("usb2_ctrl_root_clk", "usb_bus", base
+ 0x44e0, 0);
550 clks
[IMX8MQ_CLK_USB1_PHY_ROOT
] = imx_clk_gate4("usb1_phy_root_clk", "usb_phy_ref", base
+ 0x44f0, 0);
551 clks
[IMX8MQ_CLK_USB2_PHY_ROOT
] = imx_clk_gate4("usb2_phy_root_clk", "usb_phy_ref", base
+ 0x4500, 0);
552 clks
[IMX8MQ_CLK_USDHC1_ROOT
] = imx_clk_gate4("usdhc1_root_clk", "usdhc1", base
+ 0x4510, 0);
553 clks
[IMX8MQ_CLK_USDHC2_ROOT
] = imx_clk_gate4("usdhc2_root_clk", "usdhc2", base
+ 0x4520, 0);
554 clks
[IMX8MQ_CLK_WDOG1_ROOT
] = imx_clk_gate4("wdog1_root_clk", "wdog", base
+ 0x4530, 0);
555 clks
[IMX8MQ_CLK_WDOG2_ROOT
] = imx_clk_gate4("wdog2_root_clk", "wdog", base
+ 0x4540, 0);
556 clks
[IMX8MQ_CLK_WDOG3_ROOT
] = imx_clk_gate4("wdog3_root_clk", "wdog", base
+ 0x4550, 0);
557 clks
[IMX8MQ_CLK_VPU_G1_ROOT
] = imx_clk_gate2_flags("vpu_g1_root_clk", "vpu_g1", base
+ 0x4560, 0, CLK_SET_RATE_PARENT
| CLK_OPS_PARENT_ENABLE
);
558 clks
[IMX8MQ_CLK_GPU_ROOT
] = imx_clk_gate4("gpu_root_clk", "gpu_core_div", base
+ 0x4570, 0);
559 clks
[IMX8MQ_CLK_VPU_G2_ROOT
] = imx_clk_gate2_flags("vpu_g2_root_clk", "vpu_g2", base
+ 0x45a0, 0, CLK_SET_RATE_PARENT
| CLK_OPS_PARENT_ENABLE
);
560 clks
[IMX8MQ_CLK_DISP_ROOT
] = imx_clk_gate2_shared2("disp_root_clk", "disp_dc8000", base
+ 0x45d0, 0, &share_count_dcss
);
561 clks
[IMX8MQ_CLK_DISP_AXI_ROOT
] = imx_clk_gate2_shared2("disp_axi_root_clk", "disp_axi", base
+ 0x45d0, 0, &share_count_dcss
);
562 clks
[IMX8MQ_CLK_DISP_APB_ROOT
] = imx_clk_gate2_shared2("disp_apb_root_clk", "disp_apb", base
+ 0x45d0, 0, &share_count_dcss
);
563 clks
[IMX8MQ_CLK_DISP_RTRM_ROOT
] = imx_clk_gate2_shared2("disp_rtrm_root_clk", "disp_rtrm", base
+ 0x45d0, 0, &share_count_dcss
);
564 clks
[IMX8MQ_CLK_TMU_ROOT
] = imx_clk_gate4("tmu_root_clk", "ipg_root", base
+ 0x4620, 0);
565 clks
[IMX8MQ_CLK_VPU_DEC_ROOT
] = imx_clk_gate2_flags("vpu_dec_root_clk", "vpu_bus", base
+ 0x4630, 0, CLK_SET_RATE_PARENT
| CLK_OPS_PARENT_ENABLE
);
566 clks
[IMX8MQ_CLK_CSI1_ROOT
] = imx_clk_gate4("csi1_root_clk", "csi1_core", base
+ 0x4650, 0);
567 clks
[IMX8MQ_CLK_CSI2_ROOT
] = imx_clk_gate4("csi2_root_clk", "csi2_core", base
+ 0x4660, 0);
568 clks
[IMX8MQ_CLK_SDMA1_ROOT
] = imx_clk_gate4("sdma1_clk", "ipg_root", base
+ 0x43a0, 0);
569 clks
[IMX8MQ_CLK_SDMA2_ROOT
] = imx_clk_gate4("sdma2_clk", "ipg_audio_root", base
+ 0x43b0, 0);
571 clks
[IMX8MQ_GPT_3M_CLK
] = imx_clk_fixed_factor("gpt_3m", "osc_25m", 1, 8);
572 clks
[IMX8MQ_CLK_DRAM_ALT_ROOT
] = imx_clk_fixed_factor("dram_alt_root", "dram_alt", 1, 4);
574 clks
[IMX8MQ_CLK_ARM
] = imx_clk_cpu("arm", "arm_a53_div",
575 clks
[IMX8MQ_CLK_A53_DIV
],
576 clks
[IMX8MQ_CLK_A53_SRC
],
577 clks
[IMX8MQ_ARM_PLL_OUT
],
578 clks
[IMX8MQ_SYS1_PLL_800M
]);
580 imx_check_clocks(clks
, ARRAY_SIZE(clks
));
582 clk_data
.clks
= clks
;
583 clk_data
.clk_num
= ARRAY_SIZE(clks
);
585 err
= of_clk_add_provider(np
, of_clk_src_onecell_get
, &clk_data
);
587 dev_err(dev
, "failed to register clks for i.MX8MQ\n");
588 goto unregister_clks
;
591 imx_register_uart_clocks(uart_clks
);
596 imx_unregister_clocks(clks
, ARRAY_SIZE(clks
));
601 static const struct of_device_id imx8mq_clk_of_match
[] = {
602 { .compatible
= "fsl,imx8mq-ccm" },
605 MODULE_DEVICE_TABLE(of
, imx8mq_clk_of_match
);
608 static struct platform_driver imx8mq_clk_driver
= {
609 .probe
= imx8mq_clocks_probe
,
611 .name
= "imx8mq-ccm",
612 .of_match_table
= of_match_ptr(imx8mq_clk_of_match
),
615 module_platform_driver(imx8mq_clk_driver
);