treewide: remove redundant IS_ERR() before error code check
[linux/fpc-iii.git] / drivers / gpu / drm / amd / display / dc / dcn10 / dcn10_hw_sequencer.h
blob4d20f6586bb57e49de2f83de58428119a4fc9b26
1 /*
2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: AMD
26 #ifndef __DC_HWSS_DCN10_H__
27 #define __DC_HWSS_DCN10_H__
29 #include "core_types.h"
30 #include "hw_sequencer_private.h"
32 struct dc;
34 void dcn10_hw_sequencer_construct(struct dc *dc);
36 int dcn10_get_vupdate_offset_from_vsync(struct pipe_ctx *pipe_ctx);
37 void dcn10_setup_vupdate_interrupt(struct dc *dc, struct pipe_ctx *pipe_ctx);
38 enum dc_status dcn10_enable_stream_timing(
39 struct pipe_ctx *pipe_ctx,
40 struct dc_state *context,
41 struct dc *dc);
42 void dcn10_optimize_bandwidth(
43 struct dc *dc,
44 struct dc_state *context);
45 void dcn10_prepare_bandwidth(
46 struct dc *dc,
47 struct dc_state *context);
48 void dcn10_pipe_control_lock(
49 struct dc *dc,
50 struct pipe_ctx *pipe,
51 bool lock);
52 void dcn10_blank_pixel_data(
53 struct dc *dc,
54 struct pipe_ctx *pipe_ctx,
55 bool blank);
56 void dcn10_unblank_stream(struct pipe_ctx *pipe_ctx,
57 struct dc_link_settings *link_settings);
58 void dcn10_program_output_csc(struct dc *dc,
59 struct pipe_ctx *pipe_ctx,
60 enum dc_color_space colorspace,
61 uint16_t *matrix,
62 int opp_id);
63 bool dcn10_set_output_transfer_func(struct dc *dc, struct pipe_ctx *pipe_ctx,
64 const struct dc_stream_state *stream);
65 bool dcn10_set_input_transfer_func(struct dc *dc, struct pipe_ctx *pipe_ctx,
66 const struct dc_plane_state *plane_state);
67 void dcn10_update_plane_addr(const struct dc *dc, struct pipe_ctx *pipe_ctx);
68 void dcn10_update_mpcc(struct dc *dc, struct pipe_ctx *pipe_ctx);
69 void dcn10_reset_hw_ctx_wrap(
70 struct dc *dc,
71 struct dc_state *context);
72 void dcn10_disable_plane(struct dc *dc, struct pipe_ctx *pipe_ctx);
73 void dcn10_apply_ctx_for_surface(
74 struct dc *dc,
75 const struct dc_stream_state *stream,
76 int num_planes,
77 struct dc_state *context);
78 void dcn10_hubp_pg_control(
79 struct dce_hwseq *hws,
80 unsigned int hubp_inst,
81 bool power_on);
82 void dcn10_dpp_pg_control(
83 struct dce_hwseq *hws,
84 unsigned int dpp_inst,
85 bool power_on);
86 void dcn10_enable_power_gating_plane(
87 struct dce_hwseq *hws,
88 bool enable);
89 void dcn10_plane_atomic_disable(struct dc *dc, struct pipe_ctx *pipe_ctx);
90 void dcn10_disable_vga(
91 struct dce_hwseq *hws);
92 void dcn10_program_pipe(
93 struct dc *dc,
94 struct pipe_ctx *pipe_ctx,
95 struct dc_state *context);
96 void dcn10_program_gamut_remap(struct pipe_ctx *pipe_ctx);
97 void dcn10_init_hw(struct dc *dc);
98 void dcn10_init_pipes(struct dc *dc, struct dc_state *context);
99 enum dc_status dce110_apply_ctx_to_hw(
100 struct dc *dc,
101 struct dc_state *context);
102 void dcn10_plane_atomic_disconnect(struct dc *dc, struct pipe_ctx *pipe_ctx);
103 void dcn10_update_dchub(struct dce_hwseq *hws, struct dchub_init_data *dh_data);
104 void dcn10_update_pending_status(struct pipe_ctx *pipe_ctx);
105 void dce110_power_down(struct dc *dc);
106 void dce110_enable_accelerated_mode(struct dc *dc, struct dc_state *context);
107 void dcn10_enable_timing_synchronization(
108 struct dc *dc,
109 int group_index,
110 int group_size,
111 struct pipe_ctx *grouped_pipes[]);
112 void dcn10_enable_per_frame_crtc_position_reset(
113 struct dc *dc,
114 int group_size,
115 struct pipe_ctx *grouped_pipes[]);
116 void dce110_update_info_frame(struct pipe_ctx *pipe_ctx);
117 void dcn10_send_immediate_sdp_message(struct pipe_ctx *pipe_ctx,
118 const uint8_t *custom_sdp_message,
119 unsigned int sdp_message_size);
120 void dce110_blank_stream(struct pipe_ctx *pipe_ctx);
121 void dce110_enable_audio_stream(struct pipe_ctx *pipe_ctx);
122 void dce110_disable_audio_stream(struct pipe_ctx *pipe_ctx);
123 bool dcn10_dummy_display_power_gating(
124 struct dc *dc,
125 uint8_t controller_id,
126 struct dc_bios *dcb,
127 enum pipe_gating_control power_gating);
128 void dcn10_set_drr(struct pipe_ctx **pipe_ctx,
129 int num_pipes, unsigned int vmin, unsigned int vmax,
130 unsigned int vmid, unsigned int vmid_frame_number);
131 void dcn10_get_position(struct pipe_ctx **pipe_ctx,
132 int num_pipes,
133 struct crtc_position *position);
134 void dcn10_set_static_screen_control(struct pipe_ctx **pipe_ctx,
135 int num_pipes, const struct dc_static_screen_params *params);
136 void dcn10_setup_stereo(struct pipe_ctx *pipe_ctx, struct dc *dc);
137 void dce110_set_avmute(struct pipe_ctx *pipe_ctx, bool enable);
138 void dcn10_log_hw_state(struct dc *dc,
139 struct dc_log_buffer_ctx *log_ctx);
140 void dcn10_get_hw_state(struct dc *dc,
141 char *pBuf,
142 unsigned int bufSize,
143 unsigned int mask);
144 void dcn10_clear_status_bits(struct dc *dc, unsigned int mask);
145 void dcn10_wait_for_mpcc_disconnect(
146 struct dc *dc,
147 struct resource_pool *res_pool,
148 struct pipe_ctx *pipe_ctx);
149 void dce110_edp_backlight_control(
150 struct dc_link *link,
151 bool enable);
152 void dce110_edp_power_control(
153 struct dc_link *link,
154 bool power_up);
155 void dce110_edp_wait_for_hpd_ready(
156 struct dc_link *link,
157 bool power_up);
158 void dcn10_set_cursor_position(struct pipe_ctx *pipe_ctx);
159 void dcn10_set_cursor_attribute(struct pipe_ctx *pipe_ctx);
160 void dcn10_set_cursor_sdr_white_level(struct pipe_ctx *pipe_ctx);
161 void dcn10_setup_periodic_interrupt(
162 struct dc *dc,
163 struct pipe_ctx *pipe_ctx,
164 enum vline_select vline);
165 enum dc_status dcn10_set_clock(struct dc *dc,
166 enum dc_clock_type clock_type,
167 uint32_t clk_khz,
168 uint32_t stepping);
169 void dcn10_get_clock(struct dc *dc,
170 enum dc_clock_type clock_type,
171 struct dc_clock_config *clock_cfg);
172 bool dcn10_did_underflow_occur(struct dc *dc, struct pipe_ctx *pipe_ctx);
173 void dcn10_bios_golden_init(struct dc *dc);
174 void dcn10_plane_atomic_power_down(struct dc *dc,
175 struct dpp *dpp,
176 struct hubp *hubp);
177 void dcn10_get_surface_visual_confirm_color(
178 const struct pipe_ctx *pipe_ctx,
179 struct tg_color *color);
180 void dcn10_get_hdr_visual_confirm_color(
181 struct pipe_ctx *pipe_ctx,
182 struct tg_color *color);
183 void dcn10_set_hdr_multiplier(struct pipe_ctx *pipe_ctx);
184 void dcn10_verify_allow_pstate_change_high(struct dc *dc);
186 #endif /* __DC_HWSS_DCN10_H__ */