1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 * Copyright (C) 2016 Marvell Technology Group Ltd.
5 * Device Tree file for Marvell Armada 7040 Development board platform
8 #include <dt-bindings/gpio/gpio.h>
9 #include "armada-7040.dtsi"
12 model = "Marvell Armada 7040 DB board";
13 compatible = "marvell,armada7040-db", "marvell,armada7040",
14 "marvell,armada-ap806-quad", "marvell,armada-ap806";
17 stdout-path = "serial0:115200n8";
21 device_type = "memory";
22 reg = <0x0 0x0 0x0 0x80000000>;
26 ethernet0 = &cp0_eth0;
27 ethernet1 = &cp0_eth1;
28 ethernet2 = &cp0_eth2;
31 cp0_exp_usb3_0_current_regulator: gpio-regulator {
32 compatible = "regulator-gpio";
33 regulator-name = "cp0-usb3-0-current-regulator";
34 regulator-type = "current";
35 regulator-min-microamp = <500000>;
36 regulator-max-microamp = <900000>;
37 gpios = <&expander0 4 GPIO_ACTIVE_HIGH>;
44 cp0_exp_usb3_1_current_regulator: gpio-regulator {
45 compatible = "regulator-gpio";
46 regulator-name = "cp0-usb3-1-current-regulator";
47 regulator-type = "current";
48 regulator-min-microamp = <500000>;
49 regulator-max-microamp = <900000>;
50 gpios = <&expander0 5 GPIO_ACTIVE_HIGH>;
57 cp0_reg_usb3_0_vbus: cp0-usb3-0-vbus {
58 compatible = "regulator-fixed";
59 regulator-name = "usb3h0-vbus";
60 regulator-min-microvolt = <5000000>;
61 regulator-max-microvolt = <5000000>;
63 gpio = <&expander0 0 GPIO_ACTIVE_HIGH>;
64 vin-supply = <&cp0_exp_usb3_0_current_regulator>;
67 cp0_reg_usb3_1_vbus: cp0-usb3-1-vbus {
68 compatible = "regulator-fixed";
69 regulator-name = "usb3h1-vbus";
70 regulator-min-microvolt = <5000000>;
71 regulator-max-microvolt = <5000000>;
73 gpio = <&expander0 1 GPIO_ACTIVE_HIGH>;
74 vin-supply = <&cp0_exp_usb3_1_current_regulator>;
77 cp0_usb3_0_phy: cp0-usb3-0-phy {
78 compatible = "usb-nop-xceiv";
79 vcc-supply = <&cp0_reg_usb3_0_vbus>;
82 cp0_usb3_1_phy: cp0-usb3-1-phy {
83 compatible = "usb-nop-xceiv";
84 vcc-supply = <&cp0_reg_usb3_1_vbus>;
90 clock-frequency = <100000>;
97 compatible = "jedec,spi-nor";
99 spi-max-frequency = <10000000>;
102 compatible = "fixed-partitions";
103 #address-cells = <1>;
111 label = "Filesystem";
112 reg = <0x200000 0xce0000>;
120 pinctrl-0 = <&uart0_pins>;
121 pinctrl-names = "default";
131 clock-frequency = <100000>;
133 expander0: pca9555@21 {
134 compatible = "nxp,pca9555";
135 pinctrl-names = "default";
140 * IO0_0: USB3_PWR_EN0 IO1_0: USB_3_1_Dev_Detect
141 * IO0_1: USB3_PWR_EN1 IO1_1: USB2_1_current_limit
142 * IO0_2: DDR3_4_Detect IO1_2: Hcon_IO_RstN
143 * IO0_3: USB2_DEVICE_DETECT
144 * IO0_4: GPIO_0 IO1_4: SD_Status
145 * IO0_5: GPIO_1 IO1_5: LDO_5V_Enable
146 * IO0_6: IHB_5V_Enable IO1_6: PWR_EN_eMMC
147 * IO0_7: IO1_7: SDIO_Vcntrl
152 &cp0_nand_controller {
154 * SPI on CPM and NAND have common pins on this board. We can
155 * use only one at a time. To enable the NAND (which will
156 * disable the SPI), the "status = "okay";" line have to be
159 pinctrl-0 = <&nand_pins>, <&nand_rb>;
160 pinctrl-names = "default";
164 label = "pxa3xx_nand-0";
167 nand-ecc-strength = <4>;
168 nand-ecc-step-size = <512>;
171 compatible = "fixed-partitions";
172 #address-cells = <1>;
182 reg = <0x200000 0xe00000>;
186 label = "Filesystem";
187 reg = <0x1000000 0x3f000000>;
198 compatible = "jedec,spi-nor";
200 spi-max-frequency = <20000000>;
203 compatible = "fixed-partitions";
204 #address-cells = <1>;
209 reg = <0x0 0x200000>;
213 label = "Filesystem";
214 reg = <0x200000 0xe00000>;
225 usb-phy = <&cp0_usb3_0_phy>;
230 usb-phy = <&cp0_usb3_1_phy>;
245 cd-gpios = <&expander0 12 GPIO_ACTIVE_LOW>;
251 phy0: ethernet-phy@0 {
254 phy1: ethernet-phy@1 {
266 phy-mode = "10gbase-kr";
267 /* Generic PHY, providing serdes lanes */
268 phys = <&cp0_comphy2 0>;
281 /* Generic PHY, providing serdes lanes */
282 phys = <&cp0_comphy0 1>;
288 phy-mode = "rgmii-id";