2 * TQM 8560 Device Tree Source
4 * Copyright 2008 Freescale Semiconductor Inc.
5 * Copyright 2008 Wolfgang Grandegger <wg@grandegger.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
16 model = "tqc,tqm8560";
17 compatible = "tqc,tqm8560";
37 d-cache-line-size = <32>;
38 i-cache-line-size = <32>;
39 d-cache-size = <32768>;
40 i-cache-size = <32768>;
41 timebase-frequency = <0>;
43 clock-frequency = <0>;
44 next-level-cache = <&L2>;
49 device_type = "memory";
50 reg = <0x00000000 0x10000000>;
57 ranges = <0x0 0xe0000000 0x100000>;
59 compatible = "fsl,mpc8560-immr", "simple-bus";
62 compatible = "fsl,ecm-law";
68 compatible = "fsl,mpc8560-ecm", "fsl,ecm";
69 reg = <0x1000 0x1000>;
71 interrupt-parent = <&mpic>;
74 memory-controller@2000 {
75 compatible = "fsl,mpc8540-memory-controller";
76 reg = <0x2000 0x1000>;
77 interrupt-parent = <&mpic>;
81 L2: l2-cache-controller@20000 {
82 compatible = "fsl,mpc8540-l2-cache-controller";
83 reg = <0x20000 0x1000>;
84 cache-line-size = <32>;
85 cache-size = <0x40000>; // L2, 256K
86 interrupt-parent = <&mpic>;
94 compatible = "fsl-i2c";
97 interrupt-parent = <&mpic>;
101 compatible = "national,lm75";
106 compatible = "dallas,ds1337";
112 #address-cells = <1>;
114 compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
116 ranges = <0x0 0x21100 0x200>;
119 compatible = "fsl,mpc8560-dma-channel",
120 "fsl,eloplus-dma-channel";
123 interrupt-parent = <&mpic>;
127 compatible = "fsl,mpc8560-dma-channel",
128 "fsl,eloplus-dma-channel";
131 interrupt-parent = <&mpic>;
135 compatible = "fsl,mpc8560-dma-channel",
136 "fsl,eloplus-dma-channel";
139 interrupt-parent = <&mpic>;
143 compatible = "fsl,mpc8560-dma-channel",
144 "fsl,eloplus-dma-channel";
147 interrupt-parent = <&mpic>;
152 enet0: ethernet@24000 {
153 #address-cells = <1>;
156 device_type = "network";
158 compatible = "gianfar";
159 reg = <0x24000 0x1000>;
160 ranges = <0x0 0x24000 0x1000>;
161 local-mac-address = [ 00 00 00 00 00 00 ];
162 interrupts = <29 2 30 2 34 2>;
163 interrupt-parent = <&mpic>;
164 tbi-handle = <&tbi0>;
165 phy-handle = <&phy2>;
168 #address-cells = <1>;
170 compatible = "fsl,gianfar-mdio";
173 phy1: ethernet-phy@1 {
174 interrupt-parent = <&mpic>;
177 device_type = "ethernet-phy";
179 phy2: ethernet-phy@2 {
180 interrupt-parent = <&mpic>;
183 device_type = "ethernet-phy";
185 phy3: ethernet-phy@3 {
186 interrupt-parent = <&mpic>;
189 device_type = "ethernet-phy";
193 device_type = "tbi-phy";
198 enet1: ethernet@25000 {
199 #address-cells = <1>;
202 device_type = "network";
204 compatible = "gianfar";
205 reg = <0x25000 0x1000>;
206 ranges = <0x0 0x25000 0x1000>;
207 local-mac-address = [ 00 00 00 00 00 00 ];
208 interrupts = <35 2 36 2 40 2>;
209 interrupt-parent = <&mpic>;
210 tbi-handle = <&tbi1>;
211 phy-handle = <&phy1>;
214 #address-cells = <1>;
216 compatible = "fsl,gianfar-tbi";
221 device_type = "tbi-phy";
227 interrupt-controller;
228 #address-cells = <0>;
229 #interrupt-cells = <2>;
230 reg = <0x40000 0x40000>;
231 device_type = "open-pic";
232 compatible = "chrp,open-pic";
236 #address-cells = <1>;
238 compatible = "fsl,mpc8560-cpm", "fsl,cpm2", "simple-bus";
239 reg = <0x919c0 0x30>;
243 #address-cells = <1>;
245 ranges = <0 0x80000 0x10000>;
248 compatible = "fsl,cpm-muram-data";
249 reg = <0 0x4000 0x9000 0x2000>;
254 compatible = "fsl,mpc8560-brg",
257 reg = <0x919f0 0x10 0x915f0 0x10>;
258 clock-frequency = <0>;
262 interrupt-controller;
263 #address-cells = <0>;
264 #interrupt-cells = <2>;
266 interrupt-parent = <&mpic>;
267 reg = <0x90c00 0x80>;
268 compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
271 serial0: serial@91a00 {
272 device_type = "serial";
273 compatible = "fsl,mpc8560-scc-uart",
275 reg = <0x91a00 0x20 0x88000 0x100>;
277 fsl,cpm-command = <0x800000>;
278 current-speed = <115200>;
280 interrupt-parent = <&cpmpic>;
283 serial1: serial@91a20 {
284 device_type = "serial";
285 compatible = "fsl,mpc8560-scc-uart",
287 reg = <0x91a20 0x20 0x88100 0x100>;
289 fsl,cpm-command = <0x4a00000>;
290 current-speed = <115200>;
292 interrupt-parent = <&cpmpic>;
295 enet2: ethernet@91340 {
296 device_type = "network";
297 compatible = "fsl,mpc8560-fcc-enet",
299 reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
300 local-mac-address = [ 00 00 00 00 00 00 ];
301 fsl,cpm-command = <0x1a400300>;
303 interrupt-parent = <&cpmpic>;
304 phy-handle = <&phy3>;
310 compatible = "fsl,mpc8560-localbus", "fsl,pq3-localbus",
312 #address-cells = <2>;
314 reg = <0xe0005000 0x100>; // BRx, ORx, etc.
315 interrupt-parent = <&mpic>;
319 0 0x0 0xfc000000 0x04000000 // NOR FLASH bank 1
320 1 0x0 0xf8000000 0x08000000 // NOR FLASH bank 0
321 2 0x0 0xe3000000 0x00008000 // CAN (2 x i82527)
325 #address-cells = <1>;
327 compatible = "cfi-flash";
328 reg = <1 0x0 0x8000000>;
334 reg = <0x00000000 0x00200000>;
338 reg = <0x00200000 0x00300000>;
342 reg = <0x00500000 0x07a00000>;
346 reg = <0x07f00000 0x00040000>;
350 reg = <0x07f40000 0x00040000>;
354 reg = <0x07f80000 0x00080000>;
359 /* Note: CAN support needs be enabled in U-Boot */
361 compatible = "intel,82527"; // Bosch CC770
364 interrupt-parent = <&mpic>;
368 compatible = "intel,82527"; // Bosch CC770
369 reg = <2 0x100 0x100>;
371 interrupt-parent = <&mpic>;
376 #interrupt-cells = <1>;
378 #address-cells = <3>;
379 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
381 reg = <0xe0008000 0x1000>;
382 clock-frequency = <66666666>;
383 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
386 0xe000 0 0 1 &mpic 2 1
387 0xe000 0 0 2 &mpic 3 1
388 0xe000 0 0 3 &mpic 6 1
389 0xe000 0 0 4 &mpic 5 1
392 0x5800 0 0 1 &mpic 6 1
393 0x5800 0 0 2 &mpic 5 1
396 interrupt-parent = <&mpic>;
399 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
400 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;