2 * Copyright 2013 Gateworks Corporation
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
12 #include <dt-bindings/gpio/gpio.h>
15 /* these are used by bootloader for disabling nodes */
28 bootargs = "console=ttymxc1,115200";
32 compatible = "pwm-backlight";
33 pwms = <&pwm4 0 5000000>;
34 brightness-levels = <0 4 8 16 32 64 128 255>;
35 default-brightness-level = <7>;
39 compatible = "gpio-leds";
40 pinctrl-names = "default";
41 pinctrl-0 = <&pinctrl_gpio_leds>;
45 gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
47 linux,default-trigger = "heartbeat";
52 gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
53 default-state = "off";
58 gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */
59 default-state = "off";
64 reg = <0x10000000 0x40000000>;
68 compatible = "pps-gpio";
69 pinctrl-names = "default";
70 pinctrl-0 = <&pinctrl_pps>;
71 gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
76 compatible = "simple-bus";
80 reg_1p0v: regulator@0 {
81 compatible = "regulator-fixed";
83 regulator-name = "1P0V";
84 regulator-min-microvolt = <1000000>;
85 regulator-max-microvolt = <1000000>;
89 /* remove when pmic 1p8 regulator available */
90 reg_1p8v: regulator@1 {
91 compatible = "regulator-fixed";
93 regulator-name = "1P8V";
94 regulator-min-microvolt = <1800000>;
95 regulator-max-microvolt = <1800000>;
99 reg_3p3v: regulator@2 {
100 compatible = "regulator-fixed";
102 regulator-name = "3P3V";
103 regulator-min-microvolt = <3300000>;
104 regulator-max-microvolt = <3300000>;
108 reg_usb_h1_vbus: regulator@3 {
109 compatible = "regulator-fixed";
111 regulator-name = "usb_h1_vbus";
112 regulator-min-microvolt = <5000000>;
113 regulator-max-microvolt = <5000000>;
117 reg_usb_otg_vbus: regulator@4 {
118 compatible = "regulator-fixed";
120 regulator-name = "usb_otg_vbus";
121 regulator-min-microvolt = <5000000>;
122 regulator-max-microvolt = <5000000>;
123 gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
129 compatible = "fsl,imx6q-ventana-sgtl5000",
130 "fsl,imx-audio-sgtl5000";
131 model = "sgtl5000-audio";
132 ssi-controller = <&ssi1>;
133 audio-codec = <&codec>;
135 "MIC_IN", "Mic Jack",
136 "Mic Jack", "Mic Bias",
137 "Headphone Jack", "HP_OUT";
144 pinctrl-names = "default";
145 pinctrl-0 = <&pinctrl_audmux>;
150 pinctrl-names = "default";
151 pinctrl-0 = <&pinctrl_flexcan1>;
156 pinctrl-names = "default";
157 pinctrl-0 = <&pinctrl_enet>;
159 phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
164 pinctrl-names = "default";
165 pinctrl-0 = <&pinctrl_gpmi_nand>;
170 ddc-i2c-bus = <&i2c3>;
175 clock-frequency = <100000>;
176 pinctrl-names = "default";
177 pinctrl-0 = <&pinctrl_i2c1>;
181 compatible = "atmel,24c02";
187 compatible = "atmel,24c02";
193 compatible = "atmel,24c02";
199 compatible = "atmel,24c02";
205 compatible = "nxp,pca9555";
212 compatible = "dallas,ds1672";
218 clock-frequency = <100000>;
219 pinctrl-names = "default";
220 pinctrl-0 = <&pinctrl_i2c2>;
225 clock-frequency = <100000>;
226 pinctrl-names = "default";
227 pinctrl-0 = <&pinctrl_i2c3>;
231 compatible = "fsl,sgtl5000";
233 clocks = <&clks 201>;
234 VDDA-supply = <®_1p8v>;
235 VDDIO-supply = <®_3p3v>;
238 touchscreen: egalax_ts@04 {
239 compatible = "eeti,egalax_ts";
241 interrupt-parent = <&gpio1>;
243 wakeup-gpios = <&gpio1 11 GPIO_ACTIVE_LOW>;
251 fsl,data-mapping = "spwg";
252 fsl,data-width = <18>;
256 native-mode = <&timing0>;
257 timing0: hsd100pxn1 {
258 clock-frequency = <65000000>;
273 pinctrl-names = "default";
274 pinctrl-0 = <&pinctrl_pcie>;
275 reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>;
278 eth1: sky2@8 { /* MAC/PHY on bus 8 */
279 compatible = "marvell,sky2";
284 pinctrl-names = "default";
285 pinctrl-0 = <&pinctrl_pwm4>;
294 pinctrl-names = "default";
295 pinctrl-0 = <&pinctrl_uart1>;
300 pinctrl-names = "default";
301 pinctrl-0 = <&pinctrl_uart2>;
306 pinctrl-names = "default";
307 pinctrl-0 = <&pinctrl_uart5>;
312 vbus-supply = <®_usb_otg_vbus>;
313 pinctrl-names = "default";
314 pinctrl-0 = <&pinctrl_usbotg>;
315 disable-over-current;
320 vbus-supply = <®_usb_h1_vbus>;
325 pinctrl-names = "default", "state_100mhz", "state_200mhz";
326 pinctrl-0 = <&pinctrl_usdhc3>;
327 pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
328 pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
329 cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
330 vmmc-supply = <®_3p3v>;
331 no-1-8-v; /* firmware will remove if board revision supports */
337 pinctrl_audmux: audmuxgrp {
339 MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0
340 MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0
341 MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0
342 MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0
343 MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */
347 pinctrl_enet: enetgrp {
349 MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
350 MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
351 MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
352 MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
353 MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
354 MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
355 MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
356 MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
357 MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
358 MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
359 MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
360 MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
361 MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
362 MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
363 MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
364 MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
368 pinctrl_flexcan1: flexcan1grp {
370 MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1
371 MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1
372 MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x4001b0b0 /* CAN_STBY */
376 pinctrl_gpio_leds: gpioledsgrp {
378 MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
379 MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
380 MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0
384 pinctrl_gpmi_nand: gpminandgrp {
386 MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
387 MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
388 MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
389 MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
390 MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
391 MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
392 MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
393 MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
394 MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
395 MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
396 MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
397 MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
398 MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
399 MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
400 MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
404 pinctrl_i2c1: i2c1grp {
406 MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
407 MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
411 pinctrl_i2c2: i2c2grp {
413 MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
414 MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
418 pinctrl_i2c3: i2c3grp {
420 MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
421 MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
425 pinctrl_pcie: pciegrp {
427 MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 /* PCIE IRQ */
428 MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE RST */
432 pinctrl_pps: ppsgrp {
434 MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1
438 pinctrl_pwm4: pwm4grp {
440 MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
444 pinctrl_uart1: uart1grp {
446 MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
447 MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
451 pinctrl_uart2: uart2grp {
453 MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
454 MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
458 pinctrl_uart5: uart5grp {
460 MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
461 MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
465 pinctrl_usbotg: usbotggrp {
467 MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
468 MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* PWR_EN */
469 MX6QDL_PAD_KEY_COL4__GPIO4_IO14 0x1b0b0 /* OC */
473 pinctrl_usdhc3: usdhc3grp {
475 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
476 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
477 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
478 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
479 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
480 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
481 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */
482 MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059
486 pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
488 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
489 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9
490 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
491 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
492 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
493 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
494 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */
495 MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9
499 pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
501 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
502 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
503 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
504 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
505 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
506 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
507 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */
508 MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9