iwlwifi: mvm: fix version check for GEO_TX_POWER_LIMIT support
[linux/fpc-iii.git] / arch / x86 / include / asm / kvm_host.h
blob3245b95ad2d97e06842b6561769347793c5d0161
1 /*
2 * Kernel-based Virtual Machine driver for Linux
4 * This header defines architecture specific interfaces, x86 version
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
9 */
11 #ifndef _ASM_X86_KVM_HOST_H
12 #define _ASM_X86_KVM_HOST_H
14 #include <linux/types.h>
15 #include <linux/mm.h>
16 #include <linux/mmu_notifier.h>
17 #include <linux/tracepoint.h>
18 #include <linux/cpumask.h>
19 #include <linux/irq_work.h>
20 #include <linux/irq.h>
22 #include <linux/kvm.h>
23 #include <linux/kvm_para.h>
24 #include <linux/kvm_types.h>
25 #include <linux/perf_event.h>
26 #include <linux/pvclock_gtod.h>
27 #include <linux/clocksource.h>
28 #include <linux/irqbypass.h>
29 #include <linux/hyperv.h>
31 #include <asm/apic.h>
32 #include <asm/pvclock-abi.h>
33 #include <asm/desc.h>
34 #include <asm/mtrr.h>
35 #include <asm/msr-index.h>
36 #include <asm/asm.h>
37 #include <asm/kvm_page_track.h>
38 #include <asm/hyperv-tlfs.h>
40 #define KVM_MAX_VCPUS 288
41 #define KVM_SOFT_MAX_VCPUS 240
42 #define KVM_MAX_VCPU_ID 1023
43 #define KVM_USER_MEM_SLOTS 509
44 /* memory slots that are not exposed to userspace */
45 #define KVM_PRIVATE_MEM_SLOTS 3
46 #define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
48 #define KVM_HALT_POLL_NS_DEFAULT 200000
50 #define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
52 /* x86-specific vcpu->requests bit members */
53 #define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
54 #define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
55 #define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
56 #define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
57 #define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
58 #define KVM_REQ_LOAD_CR3 KVM_ARCH_REQ(5)
59 #define KVM_REQ_EVENT KVM_ARCH_REQ(6)
60 #define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
61 #define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
62 #define KVM_REQ_NMI KVM_ARCH_REQ(9)
63 #define KVM_REQ_PMU KVM_ARCH_REQ(10)
64 #define KVM_REQ_PMI KVM_ARCH_REQ(11)
65 #define KVM_REQ_SMI KVM_ARCH_REQ(12)
66 #define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
67 #define KVM_REQ_MCLOCK_INPROGRESS \
68 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
69 #define KVM_REQ_SCAN_IOAPIC \
70 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
71 #define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
72 #define KVM_REQ_APIC_PAGE_RELOAD \
73 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
74 #define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
75 #define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
76 #define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
77 #define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
78 #define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
79 #define KVM_REQ_LOAD_EOI_EXITMAP KVM_ARCH_REQ(23)
80 #define KVM_REQ_GET_VMCS12_PAGES KVM_ARCH_REQ(24)
82 #define CR0_RESERVED_BITS \
83 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
84 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
85 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
87 #define CR4_RESERVED_BITS \
88 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
89 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
90 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
91 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
92 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
93 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
95 #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
99 #define INVALID_PAGE (~(hpa_t)0)
100 #define VALID_PAGE(x) ((x) != INVALID_PAGE)
102 #define UNMAPPED_GVA (~(gpa_t)0)
104 /* KVM Hugepage definitions for x86 */
105 #define KVM_NR_PAGE_SIZES 3
106 #define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
107 #define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
108 #define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
109 #define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
110 #define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
112 static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
114 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
115 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
116 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
119 #define KVM_PERMILLE_MMU_PAGES 20
120 #define KVM_MIN_ALLOC_MMU_PAGES 64
121 #define KVM_MMU_HASH_SHIFT 12
122 #define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
123 #define KVM_MIN_FREE_MMU_PAGES 5
124 #define KVM_REFILL_PAGES 25
125 #define KVM_MAX_CPUID_ENTRIES 80
126 #define KVM_NR_FIXED_MTRR_REGION 88
127 #define KVM_NR_VAR_MTRR 8
129 #define ASYNC_PF_PER_VCPU 64
131 enum kvm_reg {
132 VCPU_REGS_RAX = 0,
133 VCPU_REGS_RCX = 1,
134 VCPU_REGS_RDX = 2,
135 VCPU_REGS_RBX = 3,
136 VCPU_REGS_RSP = 4,
137 VCPU_REGS_RBP = 5,
138 VCPU_REGS_RSI = 6,
139 VCPU_REGS_RDI = 7,
140 #ifdef CONFIG_X86_64
141 VCPU_REGS_R8 = 8,
142 VCPU_REGS_R9 = 9,
143 VCPU_REGS_R10 = 10,
144 VCPU_REGS_R11 = 11,
145 VCPU_REGS_R12 = 12,
146 VCPU_REGS_R13 = 13,
147 VCPU_REGS_R14 = 14,
148 VCPU_REGS_R15 = 15,
149 #endif
150 VCPU_REGS_RIP,
151 NR_VCPU_REGS
154 enum kvm_reg_ex {
155 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
156 VCPU_EXREG_CR3,
157 VCPU_EXREG_RFLAGS,
158 VCPU_EXREG_SEGMENTS,
161 enum {
162 VCPU_SREG_ES,
163 VCPU_SREG_CS,
164 VCPU_SREG_SS,
165 VCPU_SREG_DS,
166 VCPU_SREG_FS,
167 VCPU_SREG_GS,
168 VCPU_SREG_TR,
169 VCPU_SREG_LDTR,
172 #include <asm/kvm_emulate.h>
174 #define KVM_NR_MEM_OBJS 40
176 #define KVM_NR_DB_REGS 4
178 #define DR6_BD (1 << 13)
179 #define DR6_BS (1 << 14)
180 #define DR6_BT (1 << 15)
181 #define DR6_RTM (1 << 16)
182 #define DR6_FIXED_1 0xfffe0ff0
183 #define DR6_INIT 0xffff0ff0
184 #define DR6_VOLATILE 0x0001e00f
186 #define DR7_BP_EN_MASK 0x000000ff
187 #define DR7_GE (1 << 9)
188 #define DR7_GD (1 << 13)
189 #define DR7_FIXED_1 0x00000400
190 #define DR7_VOLATILE 0xffff2bff
192 #define PFERR_PRESENT_BIT 0
193 #define PFERR_WRITE_BIT 1
194 #define PFERR_USER_BIT 2
195 #define PFERR_RSVD_BIT 3
196 #define PFERR_FETCH_BIT 4
197 #define PFERR_PK_BIT 5
198 #define PFERR_GUEST_FINAL_BIT 32
199 #define PFERR_GUEST_PAGE_BIT 33
201 #define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
202 #define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
203 #define PFERR_USER_MASK (1U << PFERR_USER_BIT)
204 #define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
205 #define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
206 #define PFERR_PK_MASK (1U << PFERR_PK_BIT)
207 #define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
208 #define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
210 #define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
211 PFERR_WRITE_MASK | \
212 PFERR_PRESENT_MASK)
215 * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
216 * Access Tracking SPTEs. We use bit 62 instead of bit 63 to avoid conflicting
217 * with the SVE bit in EPT PTEs.
219 #define SPTE_SPECIAL_MASK (1ULL << 62)
221 /* apic attention bits */
222 #define KVM_APIC_CHECK_VAPIC 0
224 * The following bit is set with PV-EOI, unset on EOI.
225 * We detect PV-EOI changes by guest by comparing
226 * this bit with PV-EOI in guest memory.
227 * See the implementation in apic_update_pv_eoi.
229 #define KVM_APIC_PV_EOI_PENDING 1
231 struct kvm_kernel_irq_routing_entry;
234 * We don't want allocation failures within the mmu code, so we preallocate
235 * enough memory for a single page fault in a cache.
237 struct kvm_mmu_memory_cache {
238 int nobjs;
239 void *objects[KVM_NR_MEM_OBJS];
243 * the pages used as guest page table on soft mmu are tracked by
244 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
245 * by indirect shadow page can not be more than 15 bits.
247 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
248 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
250 union kvm_mmu_page_role {
251 unsigned word;
252 struct {
253 unsigned level:4;
254 unsigned cr4_pae:1;
255 unsigned quadrant:2;
256 unsigned direct:1;
257 unsigned access:3;
258 unsigned invalid:1;
259 unsigned nxe:1;
260 unsigned cr0_wp:1;
261 unsigned smep_andnot_wp:1;
262 unsigned smap_andnot_wp:1;
263 unsigned ad_disabled:1;
264 unsigned guest_mode:1;
265 unsigned :6;
268 * This is left at the top of the word so that
269 * kvm_memslots_for_spte_role can extract it with a
270 * simple shift. While there is room, give it a whole
271 * byte so it is also faster to load it from memory.
273 unsigned smm:8;
277 struct kvm_rmap_head {
278 unsigned long val;
281 struct kvm_mmu_page {
282 struct list_head link;
283 struct hlist_node hash_link;
286 * The following two entries are used to key the shadow page in the
287 * hash table.
289 gfn_t gfn;
290 union kvm_mmu_page_role role;
292 u64 *spt;
293 /* hold the gfn of each spte inside spt */
294 gfn_t *gfns;
295 bool unsync;
296 int root_count; /* Currently serving as active root */
297 unsigned int unsync_children;
298 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
300 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
301 unsigned long mmu_valid_gen;
303 DECLARE_BITMAP(unsync_child_bitmap, 512);
305 #ifdef CONFIG_X86_32
307 * Used out of the mmu-lock to avoid reading spte values while an
308 * update is in progress; see the comments in __get_spte_lockless().
310 int clear_spte_count;
311 #endif
313 /* Number of writes since the last time traversal visited this page. */
314 atomic_t write_flooding_count;
317 struct kvm_pio_request {
318 unsigned long linear_rip;
319 unsigned long count;
320 int in;
321 int port;
322 int size;
325 #define PT64_ROOT_MAX_LEVEL 5
327 struct rsvd_bits_validate {
328 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
329 u64 bad_mt_xwr;
332 struct kvm_mmu_root_info {
333 gpa_t cr3;
334 hpa_t hpa;
337 #define KVM_MMU_ROOT_INFO_INVALID \
338 ((struct kvm_mmu_root_info) { .cr3 = INVALID_PAGE, .hpa = INVALID_PAGE })
340 #define KVM_MMU_NUM_PREV_ROOTS 3
343 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
344 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
345 * current mmu mode.
347 struct kvm_mmu {
348 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
349 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
350 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
351 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
352 bool prefault);
353 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
354 struct x86_exception *fault);
355 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
356 struct x86_exception *exception);
357 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
358 struct x86_exception *exception);
359 int (*sync_page)(struct kvm_vcpu *vcpu,
360 struct kvm_mmu_page *sp);
361 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa);
362 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
363 u64 *spte, const void *pte);
364 hpa_t root_hpa;
365 union kvm_mmu_page_role base_role;
366 u8 root_level;
367 u8 shadow_root_level;
368 u8 ept_ad;
369 bool direct_map;
370 struct kvm_mmu_root_info prev_roots[KVM_MMU_NUM_PREV_ROOTS];
373 * Bitmap; bit set = permission fault
374 * Byte index: page fault error code [4:1]
375 * Bit index: pte permissions in ACC_* format
377 u8 permissions[16];
380 * The pkru_mask indicates if protection key checks are needed. It
381 * consists of 16 domains indexed by page fault error code bits [4:1],
382 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
383 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
385 u32 pkru_mask;
387 u64 *pae_root;
388 u64 *lm_root;
391 * check zero bits on shadow page table entries, these
392 * bits include not only hardware reserved bits but also
393 * the bits spte never used.
395 struct rsvd_bits_validate shadow_zero_check;
397 struct rsvd_bits_validate guest_rsvd_check;
399 /* Can have large pages at levels 2..last_nonleaf_level-1. */
400 u8 last_nonleaf_level;
402 bool nx;
404 u64 pdptrs[4]; /* pae */
407 enum pmc_type {
408 KVM_PMC_GP = 0,
409 KVM_PMC_FIXED,
412 struct kvm_pmc {
413 enum pmc_type type;
414 u8 idx;
415 u64 counter;
416 u64 eventsel;
417 struct perf_event *perf_event;
418 struct kvm_vcpu *vcpu;
421 struct kvm_pmu {
422 unsigned nr_arch_gp_counters;
423 unsigned nr_arch_fixed_counters;
424 unsigned available_event_types;
425 u64 fixed_ctr_ctrl;
426 u64 global_ctrl;
427 u64 global_status;
428 u64 global_ovf_ctrl;
429 u64 counter_bitmask[2];
430 u64 global_ctrl_mask;
431 u64 reserved_bits;
432 u8 version;
433 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
434 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
435 struct irq_work irq_work;
436 u64 reprogram_pmi;
439 struct kvm_pmu_ops;
441 enum {
442 KVM_DEBUGREG_BP_ENABLED = 1,
443 KVM_DEBUGREG_WONT_EXIT = 2,
444 KVM_DEBUGREG_RELOAD = 4,
447 struct kvm_mtrr_range {
448 u64 base;
449 u64 mask;
450 struct list_head node;
453 struct kvm_mtrr {
454 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
455 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
456 u64 deftype;
458 struct list_head head;
461 /* Hyper-V SynIC timer */
462 struct kvm_vcpu_hv_stimer {
463 struct hrtimer timer;
464 int index;
465 u64 config;
466 u64 count;
467 u64 exp_time;
468 struct hv_message msg;
469 bool msg_pending;
472 /* Hyper-V synthetic interrupt controller (SynIC)*/
473 struct kvm_vcpu_hv_synic {
474 u64 version;
475 u64 control;
476 u64 msg_page;
477 u64 evt_page;
478 atomic64_t sint[HV_SYNIC_SINT_COUNT];
479 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
480 DECLARE_BITMAP(auto_eoi_bitmap, 256);
481 DECLARE_BITMAP(vec_bitmap, 256);
482 bool active;
483 bool dont_zero_synic_pages;
486 /* Hyper-V per vcpu emulation context */
487 struct kvm_vcpu_hv {
488 u32 vp_index;
489 u64 hv_vapic;
490 s64 runtime_offset;
491 struct kvm_vcpu_hv_synic synic;
492 struct kvm_hyperv_exit exit;
493 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
494 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
495 cpumask_t tlb_lush;
498 struct kvm_vcpu_arch {
500 * rip and regs accesses must go through
501 * kvm_{register,rip}_{read,write} functions.
503 unsigned long regs[NR_VCPU_REGS];
504 u32 regs_avail;
505 u32 regs_dirty;
507 unsigned long cr0;
508 unsigned long cr0_guest_owned_bits;
509 unsigned long cr2;
510 unsigned long cr3;
511 unsigned long cr4;
512 unsigned long cr4_guest_owned_bits;
513 unsigned long cr8;
514 u32 pkru;
515 u32 hflags;
516 u64 efer;
517 u64 apic_base;
518 struct kvm_lapic *apic; /* kernel irqchip context */
519 bool apicv_active;
520 bool load_eoi_exitmap_pending;
521 DECLARE_BITMAP(ioapic_handled_vectors, 256);
522 unsigned long apic_attention;
523 int32_t apic_arb_prio;
524 int mp_state;
525 u64 ia32_misc_enable_msr;
526 u64 smbase;
527 u64 smi_count;
528 bool tpr_access_reporting;
529 u64 ia32_xss;
530 u64 microcode_version;
531 u64 arch_capabilities;
534 * Paging state of the vcpu
536 * If the vcpu runs in guest mode with two level paging this still saves
537 * the paging mode of the l1 guest. This context is always used to
538 * handle faults.
540 struct kvm_mmu mmu;
543 * Paging state of an L2 guest (used for nested npt)
545 * This context will save all necessary information to walk page tables
546 * of the an L2 guest. This context is only initialized for page table
547 * walking and not for faulting since we never handle l2 page faults on
548 * the host.
550 struct kvm_mmu nested_mmu;
553 * Pointer to the mmu context currently used for
554 * gva_to_gpa translations.
556 struct kvm_mmu *walk_mmu;
558 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
559 struct kvm_mmu_memory_cache mmu_page_cache;
560 struct kvm_mmu_memory_cache mmu_page_header_cache;
563 * QEMU userspace and the guest each have their own FPU state.
564 * In vcpu_run, we switch between the user and guest FPU contexts.
565 * While running a VCPU, the VCPU thread will have the guest FPU
566 * context.
568 * Note that while the PKRU state lives inside the fpu registers,
569 * it is switched out separately at VMENTER and VMEXIT time. The
570 * "guest_fpu" state here contains the guest FPU context, with the
571 * host PRKU bits.
573 struct fpu user_fpu;
574 struct fpu guest_fpu;
576 u64 xcr0;
577 u64 guest_supported_xcr0;
578 u32 guest_xstate_size;
580 struct kvm_pio_request pio;
581 void *pio_data;
583 u8 event_exit_inst_len;
585 struct kvm_queued_exception {
586 bool pending;
587 bool injected;
588 bool has_error_code;
589 u8 nr;
590 u32 error_code;
591 u8 nested_apf;
592 } exception;
594 struct kvm_queued_interrupt {
595 bool injected;
596 bool soft;
597 u8 nr;
598 } interrupt;
600 int halt_request; /* real mode on Intel only */
602 int cpuid_nent;
603 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
605 int maxphyaddr;
607 /* emulate context */
609 struct x86_emulate_ctxt emulate_ctxt;
610 bool emulate_regs_need_sync_to_vcpu;
611 bool emulate_regs_need_sync_from_vcpu;
612 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
614 gpa_t time;
615 struct pvclock_vcpu_time_info hv_clock;
616 unsigned int hw_tsc_khz;
617 struct gfn_to_hva_cache pv_time;
618 bool pv_time_enabled;
619 /* set guest stopped flag in pvclock flags field */
620 bool pvclock_set_guest_stopped_request;
622 struct {
623 u64 msr_val;
624 u64 last_steal;
625 struct gfn_to_hva_cache stime;
626 struct kvm_steal_time steal;
627 } st;
629 u64 tsc_offset;
630 u64 last_guest_tsc;
631 u64 last_host_tsc;
632 u64 tsc_offset_adjustment;
633 u64 this_tsc_nsec;
634 u64 this_tsc_write;
635 u64 this_tsc_generation;
636 bool tsc_catchup;
637 bool tsc_always_catchup;
638 s8 virtual_tsc_shift;
639 u32 virtual_tsc_mult;
640 u32 virtual_tsc_khz;
641 s64 ia32_tsc_adjust_msr;
642 u64 tsc_scaling_ratio;
644 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
645 unsigned nmi_pending; /* NMI queued after currently running handler */
646 bool nmi_injected; /* Trying to inject an NMI this entry */
647 bool smi_pending; /* SMI queued after currently running handler */
649 struct kvm_mtrr mtrr_state;
650 u64 pat;
652 unsigned switch_db_regs;
653 unsigned long db[KVM_NR_DB_REGS];
654 unsigned long dr6;
655 unsigned long dr7;
656 unsigned long eff_db[KVM_NR_DB_REGS];
657 unsigned long guest_debug_dr7;
658 u64 msr_platform_info;
659 u64 msr_misc_features_enables;
661 u64 mcg_cap;
662 u64 mcg_status;
663 u64 mcg_ctl;
664 u64 mcg_ext_ctl;
665 u64 *mce_banks;
667 /* Cache MMIO info */
668 u64 mmio_gva;
669 unsigned access;
670 gfn_t mmio_gfn;
671 u64 mmio_gen;
673 struct kvm_pmu pmu;
675 /* used for guest single stepping over the given code position */
676 unsigned long singlestep_rip;
678 struct kvm_vcpu_hv hyperv;
680 cpumask_var_t wbinvd_dirty_mask;
682 unsigned long last_retry_eip;
683 unsigned long last_retry_addr;
685 struct {
686 bool halted;
687 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
688 struct gfn_to_hva_cache data;
689 u64 msr_val;
690 u32 id;
691 bool send_user_only;
692 u32 host_apf_reason;
693 unsigned long nested_apf_token;
694 bool delivery_as_pf_vmexit;
695 } apf;
697 /* OSVW MSRs (AMD only) */
698 struct {
699 u64 length;
700 u64 status;
701 } osvw;
703 struct {
704 u64 msr_val;
705 struct gfn_to_hva_cache data;
706 } pv_eoi;
709 * Indicate whether the access faults on its page table in guest
710 * which is set when fix page fault and used to detect unhandeable
711 * instruction.
713 bool write_fault_to_shadow_pgtable;
715 /* set at EPT violation at this point */
716 unsigned long exit_qualification;
718 /* pv related host specific info */
719 struct {
720 bool pv_unhalted;
721 } pv;
723 int pending_ioapic_eoi;
724 int pending_external_vector;
726 /* GPA available */
727 bool gpa_available;
728 gpa_t gpa_val;
730 /* be preempted when it's in kernel-mode(cpl=0) */
731 bool preempted_in_kernel;
733 /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
734 bool l1tf_flush_l1d;
737 struct kvm_lpage_info {
738 int disallow_lpage;
741 struct kvm_arch_memory_slot {
742 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
743 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
744 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
748 * We use as the mode the number of bits allocated in the LDR for the
749 * logical processor ID. It happens that these are all powers of two.
750 * This makes it is very easy to detect cases where the APICs are
751 * configured for multiple modes; in that case, we cannot use the map and
752 * hence cannot use kvm_irq_delivery_to_apic_fast either.
754 #define KVM_APIC_MODE_XAPIC_CLUSTER 4
755 #define KVM_APIC_MODE_XAPIC_FLAT 8
756 #define KVM_APIC_MODE_X2APIC 16
758 struct kvm_apic_map {
759 struct rcu_head rcu;
760 u8 mode;
761 u32 max_apic_id;
762 union {
763 struct kvm_lapic *xapic_flat_map[8];
764 struct kvm_lapic *xapic_cluster_map[16][4];
766 struct kvm_lapic *phys_map[];
769 /* Hyper-V emulation context */
770 struct kvm_hv {
771 struct mutex hv_lock;
772 u64 hv_guest_os_id;
773 u64 hv_hypercall;
774 u64 hv_tsc_page;
776 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
777 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
778 u64 hv_crash_ctl;
780 HV_REFERENCE_TSC_PAGE tsc_ref;
782 struct idr conn_to_evt;
784 u64 hv_reenlightenment_control;
785 u64 hv_tsc_emulation_control;
786 u64 hv_tsc_emulation_status;
789 enum kvm_irqchip_mode {
790 KVM_IRQCHIP_NONE,
791 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
792 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
795 struct kvm_arch {
796 unsigned int n_used_mmu_pages;
797 unsigned int n_requested_mmu_pages;
798 unsigned int n_max_mmu_pages;
799 unsigned int indirect_shadow_pages;
800 unsigned long mmu_valid_gen;
801 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
803 * Hash table of struct kvm_mmu_page.
805 struct list_head active_mmu_pages;
806 struct list_head zapped_obsolete_pages;
807 struct kvm_page_track_notifier_node mmu_sp_tracker;
808 struct kvm_page_track_notifier_head track_notifier_head;
810 struct list_head assigned_dev_head;
811 struct iommu_domain *iommu_domain;
812 bool iommu_noncoherent;
813 #define __KVM_HAVE_ARCH_NONCOHERENT_DMA
814 atomic_t noncoherent_dma_count;
815 #define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
816 atomic_t assigned_device_count;
817 struct kvm_pic *vpic;
818 struct kvm_ioapic *vioapic;
819 struct kvm_pit *vpit;
820 atomic_t vapics_in_nmi_mode;
821 struct mutex apic_map_lock;
822 struct kvm_apic_map *apic_map;
824 bool apic_access_page_done;
826 gpa_t wall_clock;
828 bool mwait_in_guest;
829 bool hlt_in_guest;
830 bool pause_in_guest;
832 unsigned long irq_sources_bitmap;
833 s64 kvmclock_offset;
834 raw_spinlock_t tsc_write_lock;
835 u64 last_tsc_nsec;
836 u64 last_tsc_write;
837 u32 last_tsc_khz;
838 u64 cur_tsc_nsec;
839 u64 cur_tsc_write;
840 u64 cur_tsc_offset;
841 u64 cur_tsc_generation;
842 int nr_vcpus_matched_tsc;
844 spinlock_t pvclock_gtod_sync_lock;
845 bool use_master_clock;
846 u64 master_kernel_ns;
847 u64 master_cycle_now;
848 struct delayed_work kvmclock_update_work;
849 struct delayed_work kvmclock_sync_work;
851 struct kvm_xen_hvm_config xen_hvm_config;
853 /* reads protected by irq_srcu, writes by irq_lock */
854 struct hlist_head mask_notifier_list;
856 struct kvm_hv hyperv;
858 #ifdef CONFIG_KVM_MMU_AUDIT
859 int audit_point;
860 #endif
862 bool backwards_tsc_observed;
863 bool boot_vcpu_runs_old_kvmclock;
864 u32 bsp_vcpu_id;
866 u64 disabled_quirks;
868 enum kvm_irqchip_mode irqchip_mode;
869 u8 nr_reserved_ioapic_pins;
871 bool disabled_lapic_found;
873 bool x2apic_format;
874 bool x2apic_broadcast_quirk_disabled;
876 bool guest_can_read_msr_platform_info;
879 struct kvm_vm_stat {
880 ulong mmu_shadow_zapped;
881 ulong mmu_pte_write;
882 ulong mmu_pte_updated;
883 ulong mmu_pde_zapped;
884 ulong mmu_flooded;
885 ulong mmu_recycled;
886 ulong mmu_cache_miss;
887 ulong mmu_unsync;
888 ulong remote_tlb_flush;
889 ulong lpages;
890 ulong max_mmu_page_hash_collisions;
893 struct kvm_vcpu_stat {
894 u64 pf_fixed;
895 u64 pf_guest;
896 u64 tlb_flush;
897 u64 invlpg;
899 u64 exits;
900 u64 io_exits;
901 u64 mmio_exits;
902 u64 signal_exits;
903 u64 irq_window_exits;
904 u64 nmi_window_exits;
905 u64 l1d_flush;
906 u64 halt_exits;
907 u64 halt_successful_poll;
908 u64 halt_attempted_poll;
909 u64 halt_poll_invalid;
910 u64 halt_wakeup;
911 u64 request_irq_exits;
912 u64 irq_exits;
913 u64 host_state_reload;
914 u64 fpu_reload;
915 u64 insn_emulation;
916 u64 insn_emulation_fail;
917 u64 hypercalls;
918 u64 irq_injections;
919 u64 nmi_injections;
920 u64 req_event;
923 struct x86_instruction_info;
925 struct msr_data {
926 bool host_initiated;
927 u32 index;
928 u64 data;
931 struct kvm_lapic_irq {
932 u32 vector;
933 u16 delivery_mode;
934 u16 dest_mode;
935 bool level;
936 u16 trig_mode;
937 u32 shorthand;
938 u32 dest_id;
939 bool msi_redir_hint;
942 struct kvm_x86_ops {
943 int (*cpu_has_kvm_support)(void); /* __init */
944 int (*disabled_by_bios)(void); /* __init */
945 int (*hardware_enable)(void);
946 void (*hardware_disable)(void);
947 void (*check_processor_compatibility)(void *rtn);
948 int (*hardware_setup)(void); /* __init */
949 void (*hardware_unsetup)(void); /* __exit */
950 bool (*cpu_has_accelerated_tpr)(void);
951 bool (*has_emulated_msr)(int index);
952 void (*cpuid_update)(struct kvm_vcpu *vcpu);
954 struct kvm *(*vm_alloc)(void);
955 void (*vm_free)(struct kvm *);
956 int (*vm_init)(struct kvm *kvm);
957 void (*vm_destroy)(struct kvm *kvm);
959 /* Create, but do not attach this VCPU */
960 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
961 void (*vcpu_free)(struct kvm_vcpu *vcpu);
962 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
964 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
965 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
966 void (*vcpu_put)(struct kvm_vcpu *vcpu);
968 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
969 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
970 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
971 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
972 void (*get_segment)(struct kvm_vcpu *vcpu,
973 struct kvm_segment *var, int seg);
974 int (*get_cpl)(struct kvm_vcpu *vcpu);
975 void (*set_segment)(struct kvm_vcpu *vcpu,
976 struct kvm_segment *var, int seg);
977 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
978 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
979 void (*decache_cr3)(struct kvm_vcpu *vcpu);
980 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
981 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
982 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
983 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
984 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
985 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
986 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
987 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
988 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
989 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
990 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
991 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
992 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
993 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
994 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
995 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
997 void (*tlb_flush)(struct kvm_vcpu *vcpu, bool invalidate_gpa);
998 int (*tlb_remote_flush)(struct kvm *kvm);
1001 * Flush any TLB entries associated with the given GVA.
1002 * Does not need to flush GPA->HPA mappings.
1003 * Can potentially get non-canonical addresses through INVLPGs, which
1004 * the implementation may choose to ignore if appropriate.
1006 void (*tlb_flush_gva)(struct kvm_vcpu *vcpu, gva_t addr);
1008 void (*run)(struct kvm_vcpu *vcpu);
1009 int (*handle_exit)(struct kvm_vcpu *vcpu);
1010 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
1011 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
1012 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
1013 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
1014 unsigned char *hypercall_addr);
1015 void (*set_irq)(struct kvm_vcpu *vcpu);
1016 void (*set_nmi)(struct kvm_vcpu *vcpu);
1017 void (*queue_exception)(struct kvm_vcpu *vcpu);
1018 void (*cancel_injection)(struct kvm_vcpu *vcpu);
1019 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
1020 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
1021 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
1022 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
1023 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
1024 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
1025 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
1026 bool (*get_enable_apicv)(struct kvm_vcpu *vcpu);
1027 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
1028 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
1029 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
1030 bool (*guest_apic_has_interrupt)(struct kvm_vcpu *vcpu);
1031 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
1032 void (*set_virtual_apic_mode)(struct kvm_vcpu *vcpu);
1033 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
1034 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
1035 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
1036 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
1037 int (*set_identity_map_addr)(struct kvm *kvm, u64 ident_addr);
1038 int (*get_tdp_level)(struct kvm_vcpu *vcpu);
1039 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
1040 int (*get_lpage_level)(void);
1041 bool (*rdtscp_supported)(void);
1042 bool (*invpcid_supported)(void);
1044 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
1046 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
1048 bool (*has_wbinvd_exit)(void);
1050 u64 (*read_l1_tsc_offset)(struct kvm_vcpu *vcpu);
1051 /* Returns actual tsc_offset set in active VMCS */
1052 u64 (*write_l1_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
1054 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
1056 int (*check_intercept)(struct kvm_vcpu *vcpu,
1057 struct x86_instruction_info *info,
1058 enum x86_intercept_stage stage);
1059 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
1060 bool (*mpx_supported)(void);
1061 bool (*xsaves_supported)(void);
1062 bool (*umip_emulated)(void);
1064 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
1065 void (*request_immediate_exit)(struct kvm_vcpu *vcpu);
1067 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
1070 * Arch-specific dirty logging hooks. These hooks are only supposed to
1071 * be valid if the specific arch has hardware-accelerated dirty logging
1072 * mechanism. Currently only for PML on VMX.
1074 * - slot_enable_log_dirty:
1075 * called when enabling log dirty mode for the slot.
1076 * - slot_disable_log_dirty:
1077 * called when disabling log dirty mode for the slot.
1078 * also called when slot is created with log dirty disabled.
1079 * - flush_log_dirty:
1080 * called before reporting dirty_bitmap to userspace.
1081 * - enable_log_dirty_pt_masked:
1082 * called when reenabling log dirty for the GFNs in the mask after
1083 * corresponding bits are cleared in slot->dirty_bitmap.
1085 void (*slot_enable_log_dirty)(struct kvm *kvm,
1086 struct kvm_memory_slot *slot);
1087 void (*slot_disable_log_dirty)(struct kvm *kvm,
1088 struct kvm_memory_slot *slot);
1089 void (*flush_log_dirty)(struct kvm *kvm);
1090 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1091 struct kvm_memory_slot *slot,
1092 gfn_t offset, unsigned long mask);
1093 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1095 /* pmu operations of sub-arch */
1096 const struct kvm_pmu_ops *pmu_ops;
1099 * Architecture specific hooks for vCPU blocking due to
1100 * HLT instruction.
1101 * Returns for .pre_block():
1102 * - 0 means continue to block the vCPU.
1103 * - 1 means we cannot block the vCPU since some event
1104 * happens during this period, such as, 'ON' bit in
1105 * posted-interrupts descriptor is set.
1107 int (*pre_block)(struct kvm_vcpu *vcpu);
1108 void (*post_block)(struct kvm_vcpu *vcpu);
1110 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1111 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1113 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1114 uint32_t guest_irq, bool set);
1115 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
1116 bool (*dy_apicv_has_pending_interrupt)(struct kvm_vcpu *vcpu);
1118 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
1119 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
1121 void (*setup_mce)(struct kvm_vcpu *vcpu);
1123 int (*get_nested_state)(struct kvm_vcpu *vcpu,
1124 struct kvm_nested_state __user *user_kvm_nested_state,
1125 unsigned user_data_size);
1126 int (*set_nested_state)(struct kvm_vcpu *vcpu,
1127 struct kvm_nested_state __user *user_kvm_nested_state,
1128 struct kvm_nested_state *kvm_state);
1129 void (*get_vmcs12_pages)(struct kvm_vcpu *vcpu);
1131 int (*smi_allowed)(struct kvm_vcpu *vcpu);
1132 int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
1133 int (*pre_leave_smm)(struct kvm_vcpu *vcpu, u64 smbase);
1134 int (*enable_smi_window)(struct kvm_vcpu *vcpu);
1136 int (*mem_enc_op)(struct kvm *kvm, void __user *argp);
1137 int (*mem_enc_reg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1138 int (*mem_enc_unreg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1140 int (*get_msr_feature)(struct kvm_msr_entry *entry);
1143 struct kvm_arch_async_pf {
1144 u32 token;
1145 gfn_t gfn;
1146 unsigned long cr3;
1147 bool direct_map;
1150 extern struct kvm_x86_ops *kvm_x86_ops;
1152 #define __KVM_HAVE_ARCH_VM_ALLOC
1153 static inline struct kvm *kvm_arch_alloc_vm(void)
1155 return kvm_x86_ops->vm_alloc();
1158 static inline void kvm_arch_free_vm(struct kvm *kvm)
1160 return kvm_x86_ops->vm_free(kvm);
1163 #define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
1164 static inline int kvm_arch_flush_remote_tlb(struct kvm *kvm)
1166 if (kvm_x86_ops->tlb_remote_flush &&
1167 !kvm_x86_ops->tlb_remote_flush(kvm))
1168 return 0;
1169 else
1170 return -ENOTSUPP;
1173 int kvm_mmu_module_init(void);
1174 void kvm_mmu_module_exit(void);
1176 void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1177 int kvm_mmu_create(struct kvm_vcpu *vcpu);
1178 void kvm_mmu_setup(struct kvm_vcpu *vcpu);
1179 void kvm_mmu_init_vm(struct kvm *kvm);
1180 void kvm_mmu_uninit_vm(struct kvm *kvm);
1181 void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
1182 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
1183 u64 acc_track_mask, u64 me_mask);
1185 void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1186 void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1187 struct kvm_memory_slot *memslot);
1188 void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
1189 const struct kvm_memory_slot *memslot);
1190 void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1191 struct kvm_memory_slot *memslot);
1192 void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1193 struct kvm_memory_slot *memslot);
1194 void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1195 struct kvm_memory_slot *memslot);
1196 void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1197 struct kvm_memory_slot *slot,
1198 gfn_t gfn_offset, unsigned long mask);
1199 void kvm_mmu_zap_all(struct kvm *kvm);
1200 void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen);
1201 unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
1202 void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
1204 int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
1205 bool pdptrs_changed(struct kvm_vcpu *vcpu);
1207 int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
1208 const void *val, int bytes);
1210 struct kvm_irq_mask_notifier {
1211 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1212 int irq;
1213 struct hlist_node link;
1216 void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1217 struct kvm_irq_mask_notifier *kimn);
1218 void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1219 struct kvm_irq_mask_notifier *kimn);
1220 void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1221 bool mask);
1223 extern bool tdp_enabled;
1225 u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1227 /* control of guest tsc rate supported? */
1228 extern bool kvm_has_tsc_control;
1229 /* maximum supported tsc_khz for guests */
1230 extern u32 kvm_max_guest_tsc_khz;
1231 /* number of bits of the fractional part of the TSC scaling ratio */
1232 extern u8 kvm_tsc_scaling_ratio_frac_bits;
1233 /* maximum allowed value of TSC scaling ratio */
1234 extern u64 kvm_max_tsc_scaling_ratio;
1235 /* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1236 extern u64 kvm_default_tsc_scaling_ratio;
1238 extern u64 kvm_mce_cap_supported;
1240 enum emulation_result {
1241 EMULATE_DONE, /* no further processing */
1242 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
1243 EMULATE_FAIL, /* can't emulate this instruction */
1246 #define EMULTYPE_NO_DECODE (1 << 0)
1247 #define EMULTYPE_TRAP_UD (1 << 1)
1248 #define EMULTYPE_SKIP (1 << 2)
1249 #define EMULTYPE_ALLOW_RETRY (1 << 3)
1250 #define EMULTYPE_NO_UD_ON_FAIL (1 << 4)
1251 #define EMULTYPE_VMWARE (1 << 5)
1252 int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type);
1253 int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
1254 void *insn, int insn_len);
1256 void kvm_enable_efer_bits(u64);
1257 bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
1258 int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
1259 int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
1261 struct x86_emulate_ctxt;
1263 int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in);
1264 int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
1265 int kvm_emulate_halt(struct kvm_vcpu *vcpu);
1266 int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
1267 int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
1269 void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
1270 int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
1271 void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
1273 int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1274 int reason, bool has_error_code, u32 error_code);
1276 int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
1277 int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
1278 int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
1279 int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
1280 int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1281 int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
1282 unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1283 void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
1284 void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
1285 int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
1287 int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
1288 int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
1290 unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1291 void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
1292 bool kvm_rdpmc(struct kvm_vcpu *vcpu);
1294 void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1295 void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
1296 void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1297 void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
1298 void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
1299 int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1300 gfn_t gfn, void *data, int offset, int len,
1301 u32 access);
1302 bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
1303 bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
1305 static inline int __kvm_irq_line_state(unsigned long *irq_state,
1306 int irq_source_id, int level)
1308 /* Logical OR for level trig interrupt */
1309 if (level)
1310 __set_bit(irq_source_id, irq_state);
1311 else
1312 __clear_bit(irq_source_id, irq_state);
1314 return !!(*irq_state);
1317 #define KVM_MMU_ROOT_CURRENT BIT(0)
1318 #define KVM_MMU_ROOT_PREVIOUS(i) BIT(1+i)
1319 #define KVM_MMU_ROOTS_ALL (~0UL)
1321 int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1322 void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
1324 void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1326 int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
1327 int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1328 void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1329 int kvm_mmu_load(struct kvm_vcpu *vcpu);
1330 void kvm_mmu_unload(struct kvm_vcpu *vcpu);
1331 void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
1332 void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, ulong roots_to_free);
1333 gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1334 struct x86_exception *exception);
1335 gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1336 struct x86_exception *exception);
1337 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1338 struct x86_exception *exception);
1339 gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1340 struct x86_exception *exception);
1341 gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1342 struct x86_exception *exception);
1344 void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1346 int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1348 int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
1349 void *insn, int insn_len);
1350 void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
1351 void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid);
1352 void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu, gpa_t new_cr3, bool skip_tlb_flush);
1354 void kvm_enable_tdp(void);
1355 void kvm_disable_tdp(void);
1357 static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1358 struct x86_exception *exception)
1360 return gpa;
1363 static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1365 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1367 return (struct kvm_mmu_page *)page_private(page);
1370 static inline u16 kvm_read_ldt(void)
1372 u16 ldt;
1373 asm("sldt %0" : "=g"(ldt));
1374 return ldt;
1377 static inline void kvm_load_ldt(u16 sel)
1379 asm("lldt %0" : : "rm"(sel));
1382 #ifdef CONFIG_X86_64
1383 static inline unsigned long read_msr(unsigned long msr)
1385 u64 value;
1387 rdmsrl(msr, value);
1388 return value;
1390 #endif
1392 static inline u32 get_rdx_init_val(void)
1394 return 0x600; /* P6 family */
1397 static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1399 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1402 #define TSS_IOPB_BASE_OFFSET 0x66
1403 #define TSS_BASE_SIZE 0x68
1404 #define TSS_IOPB_SIZE (65536 / 8)
1405 #define TSS_REDIRECTION_SIZE (256 / 8)
1406 #define RMODE_TSS_SIZE \
1407 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
1409 enum {
1410 TASK_SWITCH_CALL = 0,
1411 TASK_SWITCH_IRET = 1,
1412 TASK_SWITCH_JMP = 2,
1413 TASK_SWITCH_GATE = 3,
1416 #define HF_GIF_MASK (1 << 0)
1417 #define HF_HIF_MASK (1 << 1)
1418 #define HF_VINTR_MASK (1 << 2)
1419 #define HF_NMI_MASK (1 << 3)
1420 #define HF_IRET_MASK (1 << 4)
1421 #define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1422 #define HF_SMM_MASK (1 << 6)
1423 #define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1425 #define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1426 #define KVM_ADDRESS_SPACE_NUM 2
1428 #define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1429 #define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1431 asmlinkage void __noreturn kvm_spurious_fault(void);
1434 * Hardware virtualization extension instructions may fault if a
1435 * reboot turns off virtualization while processes are running.
1436 * Usually after catching the fault we just panic; during reboot
1437 * instead the instruction is ignored.
1439 #define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
1440 "666: \n\t" \
1441 insn "\n\t" \
1442 "jmp 668f \n\t" \
1443 "667: \n\t" \
1444 "call kvm_spurious_fault \n\t" \
1445 "668: \n\t" \
1446 ".pushsection .fixup, \"ax\" \n\t" \
1447 "700: \n\t" \
1448 cleanup_insn "\n\t" \
1449 "cmpb $0, kvm_rebooting\n\t" \
1450 "je 667b \n\t" \
1451 "jmp 668b \n\t" \
1452 ".popsection \n\t" \
1453 _ASM_EXTABLE(666b, 700b)
1455 #define __kvm_handle_fault_on_reboot(insn) \
1456 ____kvm_handle_fault_on_reboot(insn, "")
1458 #define KVM_ARCH_WANT_MMU_NOTIFIER
1459 int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
1460 int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
1461 int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
1462 void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
1463 int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
1464 int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1465 int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
1466 int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
1467 void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
1468 void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
1470 int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
1471 unsigned long ipi_bitmap_high, u32 min,
1472 unsigned long icr, int op_64_bit);
1474 u64 kvm_get_arch_capabilities(void);
1475 void kvm_define_shared_msr(unsigned index, u32 msr);
1476 int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
1478 u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
1479 u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
1481 unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
1482 bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1484 void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1485 void kvm_make_scan_ioapic_request(struct kvm *kvm);
1487 void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1488 struct kvm_async_pf *work);
1489 void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1490 struct kvm_async_pf *work);
1491 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1492 struct kvm_async_pf *work);
1493 bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
1494 extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1496 int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1497 int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1498 void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu);
1500 int kvm_is_in_guest(void);
1502 int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1503 int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1504 bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1505 bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
1507 bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1508 struct kvm_vcpu **dest_vcpu);
1510 void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
1511 struct kvm_lapic_irq *irq);
1513 static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1515 if (kvm_x86_ops->vcpu_blocking)
1516 kvm_x86_ops->vcpu_blocking(vcpu);
1519 static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1521 if (kvm_x86_ops->vcpu_unblocking)
1522 kvm_x86_ops->vcpu_unblocking(vcpu);
1525 static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
1527 static inline int kvm_cpu_get_apicid(int mps_cpu)
1529 #ifdef CONFIG_X86_LOCAL_APIC
1530 return default_cpu_present_to_apicid(mps_cpu);
1531 #else
1532 WARN_ON_ONCE(1);
1533 return BAD_APICID;
1534 #endif
1537 #define put_smstate(type, buf, offset, val) \
1538 *(type *)((buf) + (offset) - 0x7e00) = val
1540 #endif /* _ASM_X86_KVM_HOST_H */