iwlwifi: mvm: fix version check for GEO_TX_POWER_LIMIT support
[linux/fpc-iii.git] / arch / x86 / kernel / hw_breakpoint.c
blob2882fe1d2a785ce818509e51143da830c461384c
1 /*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License as published by
4 * the Free Software Foundation; either version 2 of the License, or
5 * (at your option) any later version.
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
12 * You should have received a copy of the GNU General Public License
13 * along with this program; if not, write to the Free Software
14 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
16 * Copyright (C) 2007 Alan Stern
17 * Copyright (C) 2009 IBM Corporation
18 * Copyright (C) 2009 Frederic Weisbecker <fweisbec@gmail.com>
20 * Authors: Alan Stern <stern@rowland.harvard.edu>
21 * K.Prasad <prasad@linux.vnet.ibm.com>
22 * Frederic Weisbecker <fweisbec@gmail.com>
26 * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
27 * using the CPU's debug registers.
30 #include <linux/perf_event.h>
31 #include <linux/hw_breakpoint.h>
32 #include <linux/irqflags.h>
33 #include <linux/notifier.h>
34 #include <linux/kallsyms.h>
35 #include <linux/kprobes.h>
36 #include <linux/percpu.h>
37 #include <linux/kdebug.h>
38 #include <linux/kernel.h>
39 #include <linux/export.h>
40 #include <linux/sched.h>
41 #include <linux/smp.h>
43 #include <asm/hw_breakpoint.h>
44 #include <asm/processor.h>
45 #include <asm/debugreg.h>
46 #include <asm/user.h>
48 /* Per cpu debug control register value */
49 DEFINE_PER_CPU(unsigned long, cpu_dr7);
50 EXPORT_PER_CPU_SYMBOL(cpu_dr7);
52 /* Per cpu debug address registers values */
53 static DEFINE_PER_CPU(unsigned long, cpu_debugreg[HBP_NUM]);
56 * Stores the breakpoints currently in use on each breakpoint address
57 * register for each cpus
59 static DEFINE_PER_CPU(struct perf_event *, bp_per_reg[HBP_NUM]);
62 static inline unsigned long
63 __encode_dr7(int drnum, unsigned int len, unsigned int type)
65 unsigned long bp_info;
67 bp_info = (len | type) & 0xf;
68 bp_info <<= (DR_CONTROL_SHIFT + drnum * DR_CONTROL_SIZE);
69 bp_info |= (DR_GLOBAL_ENABLE << (drnum * DR_ENABLE_SIZE));
71 return bp_info;
75 * Encode the length, type, Exact, and Enable bits for a particular breakpoint
76 * as stored in debug register 7.
78 unsigned long encode_dr7(int drnum, unsigned int len, unsigned int type)
80 return __encode_dr7(drnum, len, type) | DR_GLOBAL_SLOWDOWN;
84 * Decode the length and type bits for a particular breakpoint as
85 * stored in debug register 7. Return the "enabled" status.
87 int decode_dr7(unsigned long dr7, int bpnum, unsigned *len, unsigned *type)
89 int bp_info = dr7 >> (DR_CONTROL_SHIFT + bpnum * DR_CONTROL_SIZE);
91 *len = (bp_info & 0xc) | 0x40;
92 *type = (bp_info & 0x3) | 0x80;
94 return (dr7 >> (bpnum * DR_ENABLE_SIZE)) & 0x3;
98 * Install a perf counter breakpoint.
100 * We seek a free debug address register and use it for this
101 * breakpoint. Eventually we enable it in the debug control register.
103 * Atomic: we hold the counter->ctx->lock and we only handle variables
104 * and registers local to this cpu.
106 int arch_install_hw_breakpoint(struct perf_event *bp)
108 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
109 unsigned long *dr7;
110 int i;
112 for (i = 0; i < HBP_NUM; i++) {
113 struct perf_event **slot = this_cpu_ptr(&bp_per_reg[i]);
115 if (!*slot) {
116 *slot = bp;
117 break;
121 if (WARN_ONCE(i == HBP_NUM, "Can't find any breakpoint slot"))
122 return -EBUSY;
124 set_debugreg(info->address, i);
125 __this_cpu_write(cpu_debugreg[i], info->address);
127 dr7 = this_cpu_ptr(&cpu_dr7);
128 *dr7 |= encode_dr7(i, info->len, info->type);
130 set_debugreg(*dr7, 7);
131 if (info->mask)
132 set_dr_addr_mask(info->mask, i);
134 return 0;
138 * Uninstall the breakpoint contained in the given counter.
140 * First we search the debug address register it uses and then we disable
141 * it.
143 * Atomic: we hold the counter->ctx->lock and we only handle variables
144 * and registers local to this cpu.
146 void arch_uninstall_hw_breakpoint(struct perf_event *bp)
148 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
149 unsigned long *dr7;
150 int i;
152 for (i = 0; i < HBP_NUM; i++) {
153 struct perf_event **slot = this_cpu_ptr(&bp_per_reg[i]);
155 if (*slot == bp) {
156 *slot = NULL;
157 break;
161 if (WARN_ONCE(i == HBP_NUM, "Can't find any breakpoint slot"))
162 return;
164 dr7 = this_cpu_ptr(&cpu_dr7);
165 *dr7 &= ~__encode_dr7(i, info->len, info->type);
167 set_debugreg(*dr7, 7);
168 if (info->mask)
169 set_dr_addr_mask(0, i);
172 static int arch_bp_generic_len(int x86_len)
174 switch (x86_len) {
175 case X86_BREAKPOINT_LEN_1:
176 return HW_BREAKPOINT_LEN_1;
177 case X86_BREAKPOINT_LEN_2:
178 return HW_BREAKPOINT_LEN_2;
179 case X86_BREAKPOINT_LEN_4:
180 return HW_BREAKPOINT_LEN_4;
181 #ifdef CONFIG_X86_64
182 case X86_BREAKPOINT_LEN_8:
183 return HW_BREAKPOINT_LEN_8;
184 #endif
185 default:
186 return -EINVAL;
190 int arch_bp_generic_fields(int x86_len, int x86_type,
191 int *gen_len, int *gen_type)
193 int len;
195 /* Type */
196 switch (x86_type) {
197 case X86_BREAKPOINT_EXECUTE:
198 if (x86_len != X86_BREAKPOINT_LEN_X)
199 return -EINVAL;
201 *gen_type = HW_BREAKPOINT_X;
202 *gen_len = sizeof(long);
203 return 0;
204 case X86_BREAKPOINT_WRITE:
205 *gen_type = HW_BREAKPOINT_W;
206 break;
207 case X86_BREAKPOINT_RW:
208 *gen_type = HW_BREAKPOINT_W | HW_BREAKPOINT_R;
209 break;
210 default:
211 return -EINVAL;
214 /* Len */
215 len = arch_bp_generic_len(x86_len);
216 if (len < 0)
217 return -EINVAL;
218 *gen_len = len;
220 return 0;
224 * Check for virtual address in kernel space.
226 int arch_check_bp_in_kernelspace(struct arch_hw_breakpoint *hw)
228 unsigned long va;
229 int len;
231 va = hw->address;
232 len = arch_bp_generic_len(hw->len);
233 WARN_ON_ONCE(len < 0);
236 * We don't need to worry about va + len - 1 overflowing:
237 * we already require that va is aligned to a multiple of len.
239 return (va >= TASK_SIZE_MAX) || ((va + len - 1) >= TASK_SIZE_MAX);
242 static int arch_build_bp_info(struct perf_event *bp,
243 const struct perf_event_attr *attr,
244 struct arch_hw_breakpoint *hw)
246 hw->address = attr->bp_addr;
247 hw->mask = 0;
249 /* Type */
250 switch (attr->bp_type) {
251 case HW_BREAKPOINT_W:
252 hw->type = X86_BREAKPOINT_WRITE;
253 break;
254 case HW_BREAKPOINT_W | HW_BREAKPOINT_R:
255 hw->type = X86_BREAKPOINT_RW;
256 break;
257 case HW_BREAKPOINT_X:
259 * We don't allow kernel breakpoints in places that are not
260 * acceptable for kprobes. On non-kprobes kernels, we don't
261 * allow kernel breakpoints at all.
263 if (attr->bp_addr >= TASK_SIZE_MAX) {
264 #ifdef CONFIG_KPROBES
265 if (within_kprobe_blacklist(attr->bp_addr))
266 return -EINVAL;
267 #else
268 return -EINVAL;
269 #endif
272 hw->type = X86_BREAKPOINT_EXECUTE;
274 * x86 inst breakpoints need to have a specific undefined len.
275 * But we still need to check userspace is not trying to setup
276 * an unsupported length, to get a range breakpoint for example.
278 if (attr->bp_len == sizeof(long)) {
279 hw->len = X86_BREAKPOINT_LEN_X;
280 return 0;
282 default:
283 return -EINVAL;
286 /* Len */
287 switch (attr->bp_len) {
288 case HW_BREAKPOINT_LEN_1:
289 hw->len = X86_BREAKPOINT_LEN_1;
290 break;
291 case HW_BREAKPOINT_LEN_2:
292 hw->len = X86_BREAKPOINT_LEN_2;
293 break;
294 case HW_BREAKPOINT_LEN_4:
295 hw->len = X86_BREAKPOINT_LEN_4;
296 break;
297 #ifdef CONFIG_X86_64
298 case HW_BREAKPOINT_LEN_8:
299 hw->len = X86_BREAKPOINT_LEN_8;
300 break;
301 #endif
302 default:
303 /* AMD range breakpoint */
304 if (!is_power_of_2(attr->bp_len))
305 return -EINVAL;
306 if (attr->bp_addr & (attr->bp_len - 1))
307 return -EINVAL;
309 if (!boot_cpu_has(X86_FEATURE_BPEXT))
310 return -EOPNOTSUPP;
313 * It's impossible to use a range breakpoint to fake out
314 * user vs kernel detection because bp_len - 1 can't
315 * have the high bit set. If we ever allow range instruction
316 * breakpoints, then we'll have to check for kprobe-blacklisted
317 * addresses anywhere in the range.
319 hw->mask = attr->bp_len - 1;
320 hw->len = X86_BREAKPOINT_LEN_1;
323 return 0;
327 * Validate the arch-specific HW Breakpoint register settings
329 int hw_breakpoint_arch_parse(struct perf_event *bp,
330 const struct perf_event_attr *attr,
331 struct arch_hw_breakpoint *hw)
333 unsigned int align;
334 int ret;
337 ret = arch_build_bp_info(bp, attr, hw);
338 if (ret)
339 return ret;
341 switch (hw->len) {
342 case X86_BREAKPOINT_LEN_1:
343 align = 0;
344 if (hw->mask)
345 align = hw->mask;
346 break;
347 case X86_BREAKPOINT_LEN_2:
348 align = 1;
349 break;
350 case X86_BREAKPOINT_LEN_4:
351 align = 3;
352 break;
353 #ifdef CONFIG_X86_64
354 case X86_BREAKPOINT_LEN_8:
355 align = 7;
356 break;
357 #endif
358 default:
359 WARN_ON_ONCE(1);
360 return -EINVAL;
364 * Check that the low-order bits of the address are appropriate
365 * for the alignment implied by len.
367 if (hw->address & align)
368 return -EINVAL;
370 return 0;
374 * Dump the debug register contents to the user.
375 * We can't dump our per cpu values because it
376 * may contain cpu wide breakpoint, something that
377 * doesn't belong to the current task.
379 * TODO: include non-ptrace user breakpoints (perf)
381 void aout_dump_debugregs(struct user *dump)
383 int i;
384 int dr7 = 0;
385 struct perf_event *bp;
386 struct arch_hw_breakpoint *info;
387 struct thread_struct *thread = &current->thread;
389 for (i = 0; i < HBP_NUM; i++) {
390 bp = thread->ptrace_bps[i];
392 if (bp && !bp->attr.disabled) {
393 dump->u_debugreg[i] = bp->attr.bp_addr;
394 info = counter_arch_bp(bp);
395 dr7 |= encode_dr7(i, info->len, info->type);
396 } else {
397 dump->u_debugreg[i] = 0;
401 dump->u_debugreg[4] = 0;
402 dump->u_debugreg[5] = 0;
403 dump->u_debugreg[6] = current->thread.debugreg6;
405 dump->u_debugreg[7] = dr7;
407 EXPORT_SYMBOL_GPL(aout_dump_debugregs);
410 * Release the user breakpoints used by ptrace
412 void flush_ptrace_hw_breakpoint(struct task_struct *tsk)
414 int i;
415 struct thread_struct *t = &tsk->thread;
417 for (i = 0; i < HBP_NUM; i++) {
418 unregister_hw_breakpoint(t->ptrace_bps[i]);
419 t->ptrace_bps[i] = NULL;
422 t->debugreg6 = 0;
423 t->ptrace_dr7 = 0;
426 void hw_breakpoint_restore(void)
428 set_debugreg(__this_cpu_read(cpu_debugreg[0]), 0);
429 set_debugreg(__this_cpu_read(cpu_debugreg[1]), 1);
430 set_debugreg(__this_cpu_read(cpu_debugreg[2]), 2);
431 set_debugreg(__this_cpu_read(cpu_debugreg[3]), 3);
432 set_debugreg(current->thread.debugreg6, 6);
433 set_debugreg(__this_cpu_read(cpu_dr7), 7);
435 EXPORT_SYMBOL_GPL(hw_breakpoint_restore);
438 * Handle debug exception notifications.
440 * Return value is either NOTIFY_STOP or NOTIFY_DONE as explained below.
442 * NOTIFY_DONE returned if one of the following conditions is true.
443 * i) When the causative address is from user-space and the exception
444 * is a valid one, i.e. not triggered as a result of lazy debug register
445 * switching
446 * ii) When there are more bits than trap<n> set in DR6 register (such
447 * as BD, BS or BT) indicating that more than one debug condition is
448 * met and requires some more action in do_debug().
450 * NOTIFY_STOP returned for all other cases
453 static int hw_breakpoint_handler(struct die_args *args)
455 int i, cpu, rc = NOTIFY_STOP;
456 struct perf_event *bp;
457 unsigned long dr7, dr6;
458 unsigned long *dr6_p;
460 /* The DR6 value is pointed by args->err */
461 dr6_p = (unsigned long *)ERR_PTR(args->err);
462 dr6 = *dr6_p;
464 /* If it's a single step, TRAP bits are random */
465 if (dr6 & DR_STEP)
466 return NOTIFY_DONE;
468 /* Do an early return if no trap bits are set in DR6 */
469 if ((dr6 & DR_TRAP_BITS) == 0)
470 return NOTIFY_DONE;
472 get_debugreg(dr7, 7);
473 /* Disable breakpoints during exception handling */
474 set_debugreg(0UL, 7);
476 * Assert that local interrupts are disabled
477 * Reset the DRn bits in the virtualized register value.
478 * The ptrace trigger routine will add in whatever is needed.
480 current->thread.debugreg6 &= ~DR_TRAP_BITS;
481 cpu = get_cpu();
483 /* Handle all the breakpoints that were triggered */
484 for (i = 0; i < HBP_NUM; ++i) {
485 if (likely(!(dr6 & (DR_TRAP0 << i))))
486 continue;
489 * The counter may be concurrently released but that can only
490 * occur from a call_rcu() path. We can then safely fetch
491 * the breakpoint, use its callback, touch its counter
492 * while we are in an rcu_read_lock() path.
494 rcu_read_lock();
496 bp = per_cpu(bp_per_reg[i], cpu);
498 * Reset the 'i'th TRAP bit in dr6 to denote completion of
499 * exception handling
501 (*dr6_p) &= ~(DR_TRAP0 << i);
503 * bp can be NULL due to lazy debug register switching
504 * or due to concurrent perf counter removing.
506 if (!bp) {
507 rcu_read_unlock();
508 break;
511 perf_bp_event(bp, args->regs);
514 * Set up resume flag to avoid breakpoint recursion when
515 * returning back to origin.
517 if (bp->hw.info.type == X86_BREAKPOINT_EXECUTE)
518 args->regs->flags |= X86_EFLAGS_RF;
520 rcu_read_unlock();
523 * Further processing in do_debug() is needed for a) user-space
524 * breakpoints (to generate signals) and b) when the system has
525 * taken exception due to multiple causes
527 if ((current->thread.debugreg6 & DR_TRAP_BITS) ||
528 (dr6 & (~DR_TRAP_BITS)))
529 rc = NOTIFY_DONE;
531 set_debugreg(dr7, 7);
532 put_cpu();
534 return rc;
538 * Handle debug exception notifications.
540 int hw_breakpoint_exceptions_notify(
541 struct notifier_block *unused, unsigned long val, void *data)
543 if (val != DIE_DEBUG)
544 return NOTIFY_DONE;
546 return hw_breakpoint_handler(data);
549 void hw_breakpoint_pmu_read(struct perf_event *bp)
551 /* TODO */