2 * NVM Express device driver
3 * Copyright (c) 2011-2014, Intel Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 #include <linux/aer.h>
16 #include <linux/bitops.h>
17 #include <linux/blkdev.h>
18 #include <linux/blk-mq.h>
19 #include <linux/cpu.h>
20 #include <linux/delay.h>
21 #include <linux/errno.h>
23 #include <linux/genhd.h>
24 #include <linux/hdreg.h>
25 #include <linux/idr.h>
26 #include <linux/init.h>
27 #include <linux/interrupt.h>
29 #include <linux/kdev_t.h>
30 #include <linux/kernel.h>
32 #include <linux/module.h>
33 #include <linux/moduleparam.h>
34 #include <linux/mutex.h>
35 #include <linux/pci.h>
36 #include <linux/poison.h>
37 #include <linux/ptrace.h>
38 #include <linux/sched.h>
39 #include <linux/slab.h>
40 #include <linux/t10-pi.h>
41 #include <linux/timer.h>
42 #include <linux/types.h>
43 #include <linux/io-64-nonatomic-lo-hi.h>
44 #include <asm/unaligned.h>
48 #define NVME_Q_DEPTH 1024
49 #define NVME_AQ_DEPTH 256
50 #define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
51 #define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
54 * We handle AEN commands ourselves and don't even let the
55 * block layer know about them.
57 #define NVME_NR_AEN_COMMANDS 1
58 #define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AEN_COMMANDS)
60 static int use_threaded_interrupts
;
61 module_param(use_threaded_interrupts
, int, 0);
63 static bool use_cmb_sqes
= true;
64 module_param(use_cmb_sqes
, bool, 0644);
65 MODULE_PARM_DESC(use_cmb_sqes
, "use controller's memory buffer for I/O SQes");
67 static struct workqueue_struct
*nvme_workq
;
72 static int nvme_reset(struct nvme_dev
*dev
);
73 static void nvme_process_cq(struct nvme_queue
*nvmeq
);
74 static void nvme_dev_disable(struct nvme_dev
*dev
, bool shutdown
);
77 * Represents an NVM Express device. Each nvme_dev is a PCI function.
80 struct nvme_queue
**queues
;
81 struct blk_mq_tag_set tagset
;
82 struct blk_mq_tag_set admin_tagset
;
85 struct dma_pool
*prp_page_pool
;
86 struct dma_pool
*prp_small_pool
;
88 unsigned online_queues
;
92 struct msix_entry
*entry
;
94 struct work_struct reset_work
;
95 struct work_struct scan_work
;
96 struct work_struct remove_work
;
97 struct work_struct async_work
;
98 struct timer_list watchdog_timer
;
99 struct mutex shutdown_lock
;
102 dma_addr_t cmb_dma_addr
;
107 #define NVME_CTRL_RESETTING 0
108 #define NVME_CTRL_REMOVING 1
110 struct nvme_ctrl ctrl
;
111 struct completion ioq_wait
;
114 static inline struct nvme_dev
*to_nvme_dev(struct nvme_ctrl
*ctrl
)
116 return container_of(ctrl
, struct nvme_dev
, ctrl
);
120 * An NVM Express queue. Each device has at least two (one for admin
121 * commands and one for I/O commands).
124 struct device
*q_dmadev
;
125 struct nvme_dev
*dev
;
126 char irqname
[24]; /* nvme4294967295-65535\0 */
128 struct nvme_command
*sq_cmds
;
129 struct nvme_command __iomem
*sq_cmds_io
;
130 volatile struct nvme_completion
*cqes
;
131 struct blk_mq_tags
**tags
;
132 dma_addr_t sq_dma_addr
;
133 dma_addr_t cq_dma_addr
;
145 * The nvme_iod describes the data in an I/O, including the list of PRP
146 * entries. You can't see it in this data structure because C doesn't let
147 * me express that. Use nvme_init_iod to ensure there's enough space
148 * allocated to store the PRP list.
151 struct nvme_queue
*nvmeq
;
153 int npages
; /* In the PRP list. 0 means small pool in use */
154 int nents
; /* Used in scatterlist */
155 int length
; /* Of data, in bytes */
156 dma_addr_t first_dma
;
157 struct scatterlist meta_sg
; /* metadata requires single contiguous buffer */
158 struct scatterlist
*sg
;
159 struct scatterlist inline_sg
[0];
163 * Check we didin't inadvertently grow the command struct
165 static inline void _nvme_check_size(void)
167 BUILD_BUG_ON(sizeof(struct nvme_rw_command
) != 64);
168 BUILD_BUG_ON(sizeof(struct nvme_create_cq
) != 64);
169 BUILD_BUG_ON(sizeof(struct nvme_create_sq
) != 64);
170 BUILD_BUG_ON(sizeof(struct nvme_delete_queue
) != 64);
171 BUILD_BUG_ON(sizeof(struct nvme_features
) != 64);
172 BUILD_BUG_ON(sizeof(struct nvme_format_cmd
) != 64);
173 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd
) != 64);
174 BUILD_BUG_ON(sizeof(struct nvme_command
) != 64);
175 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl
) != 4096);
176 BUILD_BUG_ON(sizeof(struct nvme_id_ns
) != 4096);
177 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type
) != 64);
178 BUILD_BUG_ON(sizeof(struct nvme_smart_log
) != 512);
182 * Max size of iod being embedded in the request payload
184 #define NVME_INT_PAGES 2
185 #define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
188 * Will slightly overestimate the number of pages needed. This is OK
189 * as it only leads to a small amount of wasted memory for the lifetime of
192 static int nvme_npages(unsigned size
, struct nvme_dev
*dev
)
194 unsigned nprps
= DIV_ROUND_UP(size
+ dev
->ctrl
.page_size
,
195 dev
->ctrl
.page_size
);
196 return DIV_ROUND_UP(8 * nprps
, PAGE_SIZE
- 8);
199 static unsigned int nvme_iod_alloc_size(struct nvme_dev
*dev
,
200 unsigned int size
, unsigned int nseg
)
202 return sizeof(__le64
*) * nvme_npages(size
, dev
) +
203 sizeof(struct scatterlist
) * nseg
;
206 static unsigned int nvme_cmd_size(struct nvme_dev
*dev
)
208 return sizeof(struct nvme_iod
) +
209 nvme_iod_alloc_size(dev
, NVME_INT_BYTES(dev
), NVME_INT_PAGES
);
212 static int nvme_admin_init_hctx(struct blk_mq_hw_ctx
*hctx
, void *data
,
213 unsigned int hctx_idx
)
215 struct nvme_dev
*dev
= data
;
216 struct nvme_queue
*nvmeq
= dev
->queues
[0];
218 WARN_ON(hctx_idx
!= 0);
219 WARN_ON(dev
->admin_tagset
.tags
[0] != hctx
->tags
);
220 WARN_ON(nvmeq
->tags
);
222 hctx
->driver_data
= nvmeq
;
223 nvmeq
->tags
= &dev
->admin_tagset
.tags
[0];
227 static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx
*hctx
, unsigned int hctx_idx
)
229 struct nvme_queue
*nvmeq
= hctx
->driver_data
;
234 static int nvme_admin_init_request(void *data
, struct request
*req
,
235 unsigned int hctx_idx
, unsigned int rq_idx
,
236 unsigned int numa_node
)
238 struct nvme_dev
*dev
= data
;
239 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
240 struct nvme_queue
*nvmeq
= dev
->queues
[0];
247 static int nvme_init_hctx(struct blk_mq_hw_ctx
*hctx
, void *data
,
248 unsigned int hctx_idx
)
250 struct nvme_dev
*dev
= data
;
251 struct nvme_queue
*nvmeq
= dev
->queues
[hctx_idx
+ 1];
254 nvmeq
->tags
= &dev
->tagset
.tags
[hctx_idx
];
256 WARN_ON(dev
->tagset
.tags
[hctx_idx
] != hctx
->tags
);
257 hctx
->driver_data
= nvmeq
;
261 static int nvme_init_request(void *data
, struct request
*req
,
262 unsigned int hctx_idx
, unsigned int rq_idx
,
263 unsigned int numa_node
)
265 struct nvme_dev
*dev
= data
;
266 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
267 struct nvme_queue
*nvmeq
= dev
->queues
[hctx_idx
+ 1];
274 static void nvme_queue_scan(struct nvme_dev
*dev
)
277 * Do not queue new scan work when a controller is reset during
280 if (test_bit(NVME_CTRL_REMOVING
, &dev
->flags
))
282 queue_work(nvme_workq
, &dev
->scan_work
);
285 static void nvme_complete_async_event(struct nvme_dev
*dev
,
286 struct nvme_completion
*cqe
)
288 u16 status
= le16_to_cpu(cqe
->status
) >> 1;
289 u32 result
= le32_to_cpu(cqe
->result
);
291 if (status
== NVME_SC_SUCCESS
|| status
== NVME_SC_ABORT_REQ
) {
292 ++dev
->ctrl
.event_limit
;
293 queue_work(nvme_workq
, &dev
->async_work
);
296 if (status
!= NVME_SC_SUCCESS
)
299 switch (result
& 0xff07) {
300 case NVME_AER_NOTICE_NS_CHANGED
:
301 dev_info(dev
->ctrl
.device
, "rescanning\n");
302 nvme_queue_scan(dev
);
304 dev_warn(dev
->ctrl
.device
, "async event result %08x\n", result
);
309 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
310 * @nvmeq: The queue to use
311 * @cmd: The command to send
313 * Safe to use from interrupt context
315 static void __nvme_submit_cmd(struct nvme_queue
*nvmeq
,
316 struct nvme_command
*cmd
)
318 u16 tail
= nvmeq
->sq_tail
;
320 if (nvmeq
->sq_cmds_io
)
321 memcpy_toio(&nvmeq
->sq_cmds_io
[tail
], cmd
, sizeof(*cmd
));
323 memcpy(&nvmeq
->sq_cmds
[tail
], cmd
, sizeof(*cmd
));
325 if (++tail
== nvmeq
->q_depth
)
327 writel(tail
, nvmeq
->q_db
);
328 nvmeq
->sq_tail
= tail
;
331 static __le64
**iod_list(struct request
*req
)
333 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
334 return (__le64
**)(iod
->sg
+ req
->nr_phys_segments
);
337 static int nvme_init_iod(struct request
*rq
, struct nvme_dev
*dev
)
339 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(rq
);
340 int nseg
= rq
->nr_phys_segments
;
343 if (rq
->cmd_flags
& REQ_DISCARD
)
344 size
= sizeof(struct nvme_dsm_range
);
346 size
= blk_rq_bytes(rq
);
348 if (nseg
> NVME_INT_PAGES
|| size
> NVME_INT_BYTES(dev
)) {
349 iod
->sg
= kmalloc(nvme_iod_alloc_size(dev
, size
, nseg
), GFP_ATOMIC
);
351 return BLK_MQ_RQ_QUEUE_BUSY
;
353 iod
->sg
= iod
->inline_sg
;
363 static void nvme_free_iod(struct nvme_dev
*dev
, struct request
*req
)
365 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
366 const int last_prp
= dev
->ctrl
.page_size
/ 8 - 1;
368 __le64
**list
= iod_list(req
);
369 dma_addr_t prp_dma
= iod
->first_dma
;
371 if (iod
->npages
== 0)
372 dma_pool_free(dev
->prp_small_pool
, list
[0], prp_dma
);
373 for (i
= 0; i
< iod
->npages
; i
++) {
374 __le64
*prp_list
= list
[i
];
375 dma_addr_t next_prp_dma
= le64_to_cpu(prp_list
[last_prp
]);
376 dma_pool_free(dev
->prp_page_pool
, prp_list
, prp_dma
);
377 prp_dma
= next_prp_dma
;
380 if (iod
->sg
!= iod
->inline_sg
)
384 #ifdef CONFIG_BLK_DEV_INTEGRITY
385 static void nvme_dif_prep(u32 p
, u32 v
, struct t10_pi_tuple
*pi
)
387 if (be32_to_cpu(pi
->ref_tag
) == v
)
388 pi
->ref_tag
= cpu_to_be32(p
);
391 static void nvme_dif_complete(u32 p
, u32 v
, struct t10_pi_tuple
*pi
)
393 if (be32_to_cpu(pi
->ref_tag
) == p
)
394 pi
->ref_tag
= cpu_to_be32(v
);
398 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
400 * The virtual start sector is the one that was originally submitted by the
401 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
402 * start sector may be different. Remap protection information to match the
403 * physical LBA on writes, and back to the original seed on reads.
405 * Type 0 and 3 do not have a ref tag, so no remapping required.
407 static void nvme_dif_remap(struct request
*req
,
408 void (*dif_swap
)(u32 p
, u32 v
, struct t10_pi_tuple
*pi
))
410 struct nvme_ns
*ns
= req
->rq_disk
->private_data
;
411 struct bio_integrity_payload
*bip
;
412 struct t10_pi_tuple
*pi
;
414 u32 i
, nlb
, ts
, phys
, virt
;
416 if (!ns
->pi_type
|| ns
->pi_type
== NVME_NS_DPS_PI_TYPE3
)
419 bip
= bio_integrity(req
->bio
);
423 pmap
= kmap_atomic(bip
->bip_vec
->bv_page
) + bip
->bip_vec
->bv_offset
;
426 virt
= bip_get_seed(bip
);
427 phys
= nvme_block_nr(ns
, blk_rq_pos(req
));
428 nlb
= (blk_rq_bytes(req
) >> ns
->lba_shift
);
429 ts
= ns
->disk
->queue
->integrity
.tuple_size
;
431 for (i
= 0; i
< nlb
; i
++, virt
++, phys
++) {
432 pi
= (struct t10_pi_tuple
*)p
;
433 dif_swap(phys
, virt
, pi
);
438 #else /* CONFIG_BLK_DEV_INTEGRITY */
439 static void nvme_dif_remap(struct request
*req
,
440 void (*dif_swap
)(u32 p
, u32 v
, struct t10_pi_tuple
*pi
))
443 static void nvme_dif_prep(u32 p
, u32 v
, struct t10_pi_tuple
*pi
)
446 static void nvme_dif_complete(u32 p
, u32 v
, struct t10_pi_tuple
*pi
)
451 static bool nvme_setup_prps(struct nvme_dev
*dev
, struct request
*req
,
454 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
455 struct dma_pool
*pool
;
456 int length
= total_len
;
457 struct scatterlist
*sg
= iod
->sg
;
458 int dma_len
= sg_dma_len(sg
);
459 u64 dma_addr
= sg_dma_address(sg
);
460 u32 page_size
= dev
->ctrl
.page_size
;
461 int offset
= dma_addr
& (page_size
- 1);
463 __le64
**list
= iod_list(req
);
467 length
-= (page_size
- offset
);
471 dma_len
-= (page_size
- offset
);
473 dma_addr
+= (page_size
- offset
);
476 dma_addr
= sg_dma_address(sg
);
477 dma_len
= sg_dma_len(sg
);
480 if (length
<= page_size
) {
481 iod
->first_dma
= dma_addr
;
485 nprps
= DIV_ROUND_UP(length
, page_size
);
486 if (nprps
<= (256 / 8)) {
487 pool
= dev
->prp_small_pool
;
490 pool
= dev
->prp_page_pool
;
494 prp_list
= dma_pool_alloc(pool
, GFP_ATOMIC
, &prp_dma
);
496 iod
->first_dma
= dma_addr
;
501 iod
->first_dma
= prp_dma
;
504 if (i
== page_size
>> 3) {
505 __le64
*old_prp_list
= prp_list
;
506 prp_list
= dma_pool_alloc(pool
, GFP_ATOMIC
, &prp_dma
);
509 list
[iod
->npages
++] = prp_list
;
510 prp_list
[0] = old_prp_list
[i
- 1];
511 old_prp_list
[i
- 1] = cpu_to_le64(prp_dma
);
514 prp_list
[i
++] = cpu_to_le64(dma_addr
);
515 dma_len
-= page_size
;
516 dma_addr
+= page_size
;
524 dma_addr
= sg_dma_address(sg
);
525 dma_len
= sg_dma_len(sg
);
531 static int nvme_map_data(struct nvme_dev
*dev
, struct request
*req
,
532 struct nvme_command
*cmnd
)
534 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
535 struct request_queue
*q
= req
->q
;
536 enum dma_data_direction dma_dir
= rq_data_dir(req
) ?
537 DMA_TO_DEVICE
: DMA_FROM_DEVICE
;
538 int ret
= BLK_MQ_RQ_QUEUE_ERROR
;
540 sg_init_table(iod
->sg
, req
->nr_phys_segments
);
541 iod
->nents
= blk_rq_map_sg(q
, req
, iod
->sg
);
545 ret
= BLK_MQ_RQ_QUEUE_BUSY
;
546 if (!dma_map_sg(dev
->dev
, iod
->sg
, iod
->nents
, dma_dir
))
549 if (!nvme_setup_prps(dev
, req
, blk_rq_bytes(req
)))
552 ret
= BLK_MQ_RQ_QUEUE_ERROR
;
553 if (blk_integrity_rq(req
)) {
554 if (blk_rq_count_integrity_sg(q
, req
->bio
) != 1)
557 sg_init_table(&iod
->meta_sg
, 1);
558 if (blk_rq_map_integrity_sg(q
, req
->bio
, &iod
->meta_sg
) != 1)
561 if (rq_data_dir(req
))
562 nvme_dif_remap(req
, nvme_dif_prep
);
564 if (!dma_map_sg(dev
->dev
, &iod
->meta_sg
, 1, dma_dir
))
568 cmnd
->rw
.prp1
= cpu_to_le64(sg_dma_address(iod
->sg
));
569 cmnd
->rw
.prp2
= cpu_to_le64(iod
->first_dma
);
570 if (blk_integrity_rq(req
))
571 cmnd
->rw
.metadata
= cpu_to_le64(sg_dma_address(&iod
->meta_sg
));
572 return BLK_MQ_RQ_QUEUE_OK
;
575 dma_unmap_sg(dev
->dev
, iod
->sg
, iod
->nents
, dma_dir
);
580 static void nvme_unmap_data(struct nvme_dev
*dev
, struct request
*req
)
582 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
583 enum dma_data_direction dma_dir
= rq_data_dir(req
) ?
584 DMA_TO_DEVICE
: DMA_FROM_DEVICE
;
587 dma_unmap_sg(dev
->dev
, iod
->sg
, iod
->nents
, dma_dir
);
588 if (blk_integrity_rq(req
)) {
589 if (!rq_data_dir(req
))
590 nvme_dif_remap(req
, nvme_dif_complete
);
591 dma_unmap_sg(dev
->dev
, &iod
->meta_sg
, 1, dma_dir
);
595 nvme_free_iod(dev
, req
);
599 * We reuse the small pool to allocate the 16-byte range here as it is not
600 * worth having a special pool for these or additional cases to handle freeing
603 static int nvme_setup_discard(struct nvme_queue
*nvmeq
, struct nvme_ns
*ns
,
604 struct request
*req
, struct nvme_command
*cmnd
)
606 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
607 struct nvme_dsm_range
*range
;
609 range
= dma_pool_alloc(nvmeq
->dev
->prp_small_pool
, GFP_ATOMIC
,
612 return BLK_MQ_RQ_QUEUE_BUSY
;
613 iod_list(req
)[0] = (__le64
*)range
;
616 range
->cattr
= cpu_to_le32(0);
617 range
->nlb
= cpu_to_le32(blk_rq_bytes(req
) >> ns
->lba_shift
);
618 range
->slba
= cpu_to_le64(nvme_block_nr(ns
, blk_rq_pos(req
)));
620 memset(cmnd
, 0, sizeof(*cmnd
));
621 cmnd
->dsm
.opcode
= nvme_cmd_dsm
;
622 cmnd
->dsm
.nsid
= cpu_to_le32(ns
->ns_id
);
623 cmnd
->dsm
.prp1
= cpu_to_le64(iod
->first_dma
);
625 cmnd
->dsm
.attributes
= cpu_to_le32(NVME_DSMGMT_AD
);
626 return BLK_MQ_RQ_QUEUE_OK
;
630 * NOTE: ns is NULL when called on the admin queue.
632 static int nvme_queue_rq(struct blk_mq_hw_ctx
*hctx
,
633 const struct blk_mq_queue_data
*bd
)
635 struct nvme_ns
*ns
= hctx
->queue
->queuedata
;
636 struct nvme_queue
*nvmeq
= hctx
->driver_data
;
637 struct nvme_dev
*dev
= nvmeq
->dev
;
638 struct request
*req
= bd
->rq
;
639 struct nvme_command cmnd
;
640 int ret
= BLK_MQ_RQ_QUEUE_OK
;
643 * If formated with metadata, require the block layer provide a buffer
644 * unless this namespace is formated such that the metadata can be
645 * stripped/generated by the controller with PRACT=1.
647 if (ns
&& ns
->ms
&& !blk_integrity_rq(req
)) {
648 if (!(ns
->pi_type
&& ns
->ms
== 8) &&
649 req
->cmd_type
!= REQ_TYPE_DRV_PRIV
) {
650 blk_mq_end_request(req
, -EFAULT
);
651 return BLK_MQ_RQ_QUEUE_OK
;
655 ret
= nvme_init_iod(req
, dev
);
659 if (req
->cmd_flags
& REQ_DISCARD
) {
660 ret
= nvme_setup_discard(nvmeq
, ns
, req
, &cmnd
);
662 if (req
->cmd_type
== REQ_TYPE_DRV_PRIV
)
663 memcpy(&cmnd
, req
->cmd
, sizeof(cmnd
));
664 else if (req
->cmd_flags
& REQ_FLUSH
)
665 nvme_setup_flush(ns
, &cmnd
);
667 nvme_setup_rw(ns
, req
, &cmnd
);
669 if (req
->nr_phys_segments
)
670 ret
= nvme_map_data(dev
, req
, &cmnd
);
676 cmnd
.common
.command_id
= req
->tag
;
677 blk_mq_start_request(req
);
679 spin_lock_irq(&nvmeq
->q_lock
);
680 if (unlikely(nvmeq
->cq_vector
< 0)) {
681 if (ns
&& !test_bit(NVME_NS_DEAD
, &ns
->flags
))
682 ret
= BLK_MQ_RQ_QUEUE_BUSY
;
684 ret
= BLK_MQ_RQ_QUEUE_ERROR
;
685 spin_unlock_irq(&nvmeq
->q_lock
);
688 __nvme_submit_cmd(nvmeq
, &cmnd
);
689 nvme_process_cq(nvmeq
);
690 spin_unlock_irq(&nvmeq
->q_lock
);
691 return BLK_MQ_RQ_QUEUE_OK
;
693 nvme_free_iod(dev
, req
);
697 static void nvme_complete_rq(struct request
*req
)
699 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
700 struct nvme_dev
*dev
= iod
->nvmeq
->dev
;
703 nvme_unmap_data(dev
, req
);
705 if (unlikely(req
->errors
)) {
706 if (nvme_req_needs_retry(req
, req
->errors
)) {
707 nvme_requeue_req(req
);
711 if (req
->cmd_type
== REQ_TYPE_DRV_PRIV
)
714 error
= nvme_error_status(req
->errors
);
717 if (unlikely(iod
->aborted
)) {
718 dev_warn(dev
->ctrl
.device
,
719 "completing aborted command with status: %04x\n",
723 blk_mq_end_request(req
, error
);
726 /* We read the CQE phase first to check if the rest of the entry is valid */
727 static inline bool nvme_cqe_valid(struct nvme_queue
*nvmeq
, u16 head
,
730 return (le16_to_cpu(nvmeq
->cqes
[head
].status
) & 1) == phase
;
733 static void __nvme_process_cq(struct nvme_queue
*nvmeq
, unsigned int *tag
)
737 head
= nvmeq
->cq_head
;
738 phase
= nvmeq
->cq_phase
;
740 while (nvme_cqe_valid(nvmeq
, head
, phase
)) {
741 struct nvme_completion cqe
= nvmeq
->cqes
[head
];
744 if (++head
== nvmeq
->q_depth
) {
749 if (tag
&& *tag
== cqe
.command_id
)
752 if (unlikely(cqe
.command_id
>= nvmeq
->q_depth
)) {
753 dev_warn(nvmeq
->dev
->ctrl
.device
,
754 "invalid id %d completed on queue %d\n",
755 cqe
.command_id
, le16_to_cpu(cqe
.sq_id
));
760 * AEN requests are special as they don't time out and can
761 * survive any kind of queue freeze and often don't respond to
762 * aborts. We don't even bother to allocate a struct request
763 * for them but rather special case them here.
765 if (unlikely(nvmeq
->qid
== 0 &&
766 cqe
.command_id
>= NVME_AQ_BLKMQ_DEPTH
)) {
767 nvme_complete_async_event(nvmeq
->dev
, &cqe
);
771 req
= blk_mq_tag_to_rq(*nvmeq
->tags
, cqe
.command_id
);
772 if (req
->cmd_type
== REQ_TYPE_DRV_PRIV
&& req
->special
)
773 memcpy(req
->special
, &cqe
, sizeof(cqe
));
774 blk_mq_complete_request(req
, le16_to_cpu(cqe
.status
) >> 1);
778 /* If the controller ignores the cq head doorbell and continuously
779 * writes to the queue, it is theoretically possible to wrap around
780 * the queue twice and mistakenly return IRQ_NONE. Linux only
781 * requires that 0.1% of your interrupts are handled, so this isn't
784 if (head
== nvmeq
->cq_head
&& phase
== nvmeq
->cq_phase
)
787 if (likely(nvmeq
->cq_vector
>= 0))
788 writel(head
, nvmeq
->q_db
+ nvmeq
->dev
->db_stride
);
789 nvmeq
->cq_head
= head
;
790 nvmeq
->cq_phase
= phase
;
795 static void nvme_process_cq(struct nvme_queue
*nvmeq
)
797 __nvme_process_cq(nvmeq
, NULL
);
800 static irqreturn_t
nvme_irq(int irq
, void *data
)
803 struct nvme_queue
*nvmeq
= data
;
804 spin_lock(&nvmeq
->q_lock
);
805 nvme_process_cq(nvmeq
);
806 result
= nvmeq
->cqe_seen
? IRQ_HANDLED
: IRQ_NONE
;
808 spin_unlock(&nvmeq
->q_lock
);
812 static irqreturn_t
nvme_irq_check(int irq
, void *data
)
814 struct nvme_queue
*nvmeq
= data
;
815 if (nvme_cqe_valid(nvmeq
, nvmeq
->cq_head
, nvmeq
->cq_phase
))
816 return IRQ_WAKE_THREAD
;
820 static int nvme_poll(struct blk_mq_hw_ctx
*hctx
, unsigned int tag
)
822 struct nvme_queue
*nvmeq
= hctx
->driver_data
;
824 if (nvme_cqe_valid(nvmeq
, nvmeq
->cq_head
, nvmeq
->cq_phase
)) {
825 spin_lock_irq(&nvmeq
->q_lock
);
826 __nvme_process_cq(nvmeq
, &tag
);
827 spin_unlock_irq(&nvmeq
->q_lock
);
836 static void nvme_async_event_work(struct work_struct
*work
)
838 struct nvme_dev
*dev
= container_of(work
, struct nvme_dev
, async_work
);
839 struct nvme_queue
*nvmeq
= dev
->queues
[0];
840 struct nvme_command c
;
842 memset(&c
, 0, sizeof(c
));
843 c
.common
.opcode
= nvme_admin_async_event
;
845 spin_lock_irq(&nvmeq
->q_lock
);
846 while (dev
->ctrl
.event_limit
> 0) {
847 c
.common
.command_id
= NVME_AQ_BLKMQ_DEPTH
+
848 --dev
->ctrl
.event_limit
;
849 __nvme_submit_cmd(nvmeq
, &c
);
851 spin_unlock_irq(&nvmeq
->q_lock
);
854 static int adapter_delete_queue(struct nvme_dev
*dev
, u8 opcode
, u16 id
)
856 struct nvme_command c
;
858 memset(&c
, 0, sizeof(c
));
859 c
.delete_queue
.opcode
= opcode
;
860 c
.delete_queue
.qid
= cpu_to_le16(id
);
862 return nvme_submit_sync_cmd(dev
->ctrl
.admin_q
, &c
, NULL
, 0);
865 static int adapter_alloc_cq(struct nvme_dev
*dev
, u16 qid
,
866 struct nvme_queue
*nvmeq
)
868 struct nvme_command c
;
869 int flags
= NVME_QUEUE_PHYS_CONTIG
| NVME_CQ_IRQ_ENABLED
;
872 * Note: we (ab)use the fact the the prp fields survive if no data
873 * is attached to the request.
875 memset(&c
, 0, sizeof(c
));
876 c
.create_cq
.opcode
= nvme_admin_create_cq
;
877 c
.create_cq
.prp1
= cpu_to_le64(nvmeq
->cq_dma_addr
);
878 c
.create_cq
.cqid
= cpu_to_le16(qid
);
879 c
.create_cq
.qsize
= cpu_to_le16(nvmeq
->q_depth
- 1);
880 c
.create_cq
.cq_flags
= cpu_to_le16(flags
);
881 c
.create_cq
.irq_vector
= cpu_to_le16(nvmeq
->cq_vector
);
883 return nvme_submit_sync_cmd(dev
->ctrl
.admin_q
, &c
, NULL
, 0);
886 static int adapter_alloc_sq(struct nvme_dev
*dev
, u16 qid
,
887 struct nvme_queue
*nvmeq
)
889 struct nvme_command c
;
890 int flags
= NVME_QUEUE_PHYS_CONTIG
| NVME_SQ_PRIO_MEDIUM
;
893 * Note: we (ab)use the fact the the prp fields survive if no data
894 * is attached to the request.
896 memset(&c
, 0, sizeof(c
));
897 c
.create_sq
.opcode
= nvme_admin_create_sq
;
898 c
.create_sq
.prp1
= cpu_to_le64(nvmeq
->sq_dma_addr
);
899 c
.create_sq
.sqid
= cpu_to_le16(qid
);
900 c
.create_sq
.qsize
= cpu_to_le16(nvmeq
->q_depth
- 1);
901 c
.create_sq
.sq_flags
= cpu_to_le16(flags
);
902 c
.create_sq
.cqid
= cpu_to_le16(qid
);
904 return nvme_submit_sync_cmd(dev
->ctrl
.admin_q
, &c
, NULL
, 0);
907 static int adapter_delete_cq(struct nvme_dev
*dev
, u16 cqid
)
909 return adapter_delete_queue(dev
, nvme_admin_delete_cq
, cqid
);
912 static int adapter_delete_sq(struct nvme_dev
*dev
, u16 sqid
)
914 return adapter_delete_queue(dev
, nvme_admin_delete_sq
, sqid
);
917 static void abort_endio(struct request
*req
, int error
)
919 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
920 struct nvme_queue
*nvmeq
= iod
->nvmeq
;
921 u16 status
= req
->errors
;
923 dev_warn(nvmeq
->dev
->ctrl
.device
, "Abort status: 0x%x", status
);
924 atomic_inc(&nvmeq
->dev
->ctrl
.abort_limit
);
925 blk_mq_free_request(req
);
928 static enum blk_eh_timer_return
nvme_timeout(struct request
*req
, bool reserved
)
930 struct nvme_iod
*iod
= blk_mq_rq_to_pdu(req
);
931 struct nvme_queue
*nvmeq
= iod
->nvmeq
;
932 struct nvme_dev
*dev
= nvmeq
->dev
;
933 struct request
*abort_req
;
934 struct nvme_command cmd
;
937 * Shutdown immediately if controller times out while starting. The
938 * reset work will see the pci device disabled when it gets the forced
939 * cancellation error. All outstanding requests are completed on
940 * shutdown, so we return BLK_EH_HANDLED.
942 if (test_bit(NVME_CTRL_RESETTING
, &dev
->flags
)) {
943 dev_warn(dev
->ctrl
.device
,
944 "I/O %d QID %d timeout, disable controller\n",
945 req
->tag
, nvmeq
->qid
);
946 nvme_dev_disable(dev
, false);
947 req
->errors
= NVME_SC_CANCELLED
;
948 return BLK_EH_HANDLED
;
952 * Shutdown the controller immediately and schedule a reset if the
953 * command was already aborted once before and still hasn't been
954 * returned to the driver, or if this is the admin queue.
956 if (!nvmeq
->qid
|| iod
->aborted
) {
957 dev_warn(dev
->ctrl
.device
,
958 "I/O %d QID %d timeout, reset controller\n",
959 req
->tag
, nvmeq
->qid
);
960 nvme_dev_disable(dev
, false);
961 queue_work(nvme_workq
, &dev
->reset_work
);
964 * Mark the request as handled, since the inline shutdown
965 * forces all outstanding requests to complete.
967 req
->errors
= NVME_SC_CANCELLED
;
968 return BLK_EH_HANDLED
;
973 if (atomic_dec_return(&dev
->ctrl
.abort_limit
) < 0) {
974 atomic_inc(&dev
->ctrl
.abort_limit
);
975 return BLK_EH_RESET_TIMER
;
978 memset(&cmd
, 0, sizeof(cmd
));
979 cmd
.abort
.opcode
= nvme_admin_abort_cmd
;
980 cmd
.abort
.cid
= req
->tag
;
981 cmd
.abort
.sqid
= cpu_to_le16(nvmeq
->qid
);
983 dev_warn(nvmeq
->dev
->ctrl
.device
,
984 "I/O %d QID %d timeout, aborting\n",
985 req
->tag
, nvmeq
->qid
);
987 abort_req
= nvme_alloc_request(dev
->ctrl
.admin_q
, &cmd
,
989 if (IS_ERR(abort_req
)) {
990 atomic_inc(&dev
->ctrl
.abort_limit
);
991 return BLK_EH_RESET_TIMER
;
994 abort_req
->timeout
= ADMIN_TIMEOUT
;
995 abort_req
->end_io_data
= NULL
;
996 blk_execute_rq_nowait(abort_req
->q
, NULL
, abort_req
, 0, abort_endio
);
999 * The aborted req will be completed on receiving the abort req.
1000 * We enable the timer again. If hit twice, it'll cause a device reset,
1001 * as the device then is in a faulty state.
1003 return BLK_EH_RESET_TIMER
;
1006 static void nvme_cancel_queue_ios(struct request
*req
, void *data
, bool reserved
)
1008 struct nvme_queue
*nvmeq
= data
;
1011 if (!blk_mq_request_started(req
))
1014 dev_dbg_ratelimited(nvmeq
->dev
->ctrl
.device
,
1015 "Cancelling I/O %d QID %d\n", req
->tag
, nvmeq
->qid
);
1017 status
= NVME_SC_ABORT_REQ
;
1018 if (blk_queue_dying(req
->q
))
1019 status
|= NVME_SC_DNR
;
1020 blk_mq_complete_request(req
, status
);
1023 static void nvme_free_queue(struct nvme_queue
*nvmeq
)
1025 dma_free_coherent(nvmeq
->q_dmadev
, CQ_SIZE(nvmeq
->q_depth
),
1026 (void *)nvmeq
->cqes
, nvmeq
->cq_dma_addr
);
1028 dma_free_coherent(nvmeq
->q_dmadev
, SQ_SIZE(nvmeq
->q_depth
),
1029 nvmeq
->sq_cmds
, nvmeq
->sq_dma_addr
);
1033 static void nvme_free_queues(struct nvme_dev
*dev
, int lowest
)
1037 for (i
= dev
->queue_count
- 1; i
>= lowest
; i
--) {
1038 struct nvme_queue
*nvmeq
= dev
->queues
[i
];
1040 dev
->queues
[i
] = NULL
;
1041 nvme_free_queue(nvmeq
);
1046 * nvme_suspend_queue - put queue into suspended state
1047 * @nvmeq - queue to suspend
1049 static int nvme_suspend_queue(struct nvme_queue
*nvmeq
)
1053 spin_lock_irq(&nvmeq
->q_lock
);
1054 if (nvmeq
->cq_vector
== -1) {
1055 spin_unlock_irq(&nvmeq
->q_lock
);
1058 vector
= nvmeq
->dev
->entry
[nvmeq
->cq_vector
].vector
;
1059 nvmeq
->dev
->online_queues
--;
1060 nvmeq
->cq_vector
= -1;
1061 spin_unlock_irq(&nvmeq
->q_lock
);
1063 if (!nvmeq
->qid
&& nvmeq
->dev
->ctrl
.admin_q
)
1064 blk_mq_stop_hw_queues(nvmeq
->dev
->ctrl
.admin_q
);
1066 irq_set_affinity_hint(vector
, NULL
);
1067 free_irq(vector
, nvmeq
);
1072 static void nvme_clear_queue(struct nvme_queue
*nvmeq
)
1074 spin_lock_irq(&nvmeq
->q_lock
);
1075 if (nvmeq
->tags
&& *nvmeq
->tags
)
1076 blk_mq_all_tag_busy_iter(*nvmeq
->tags
, nvme_cancel_queue_ios
, nvmeq
);
1077 spin_unlock_irq(&nvmeq
->q_lock
);
1080 static void nvme_disable_admin_queue(struct nvme_dev
*dev
, bool shutdown
)
1082 struct nvme_queue
*nvmeq
= dev
->queues
[0];
1086 if (nvme_suspend_queue(nvmeq
))
1090 nvme_shutdown_ctrl(&dev
->ctrl
);
1092 nvme_disable_ctrl(&dev
->ctrl
, lo_hi_readq(
1093 dev
->bar
+ NVME_REG_CAP
));
1095 spin_lock_irq(&nvmeq
->q_lock
);
1096 nvme_process_cq(nvmeq
);
1097 spin_unlock_irq(&nvmeq
->q_lock
);
1100 static int nvme_cmb_qdepth(struct nvme_dev
*dev
, int nr_io_queues
,
1103 int q_depth
= dev
->q_depth
;
1104 unsigned q_size_aligned
= roundup(q_depth
* entry_size
,
1105 dev
->ctrl
.page_size
);
1107 if (q_size_aligned
* nr_io_queues
> dev
->cmb_size
) {
1108 u64 mem_per_q
= div_u64(dev
->cmb_size
, nr_io_queues
);
1109 mem_per_q
= round_down(mem_per_q
, dev
->ctrl
.page_size
);
1110 q_depth
= div_u64(mem_per_q
, entry_size
);
1113 * Ensure the reduced q_depth is above some threshold where it
1114 * would be better to map queues in system memory with the
1124 static int nvme_alloc_sq_cmds(struct nvme_dev
*dev
, struct nvme_queue
*nvmeq
,
1127 if (qid
&& dev
->cmb
&& use_cmb_sqes
&& NVME_CMB_SQS(dev
->cmbsz
)) {
1128 unsigned offset
= (qid
- 1) * roundup(SQ_SIZE(depth
),
1129 dev
->ctrl
.page_size
);
1130 nvmeq
->sq_dma_addr
= dev
->cmb_dma_addr
+ offset
;
1131 nvmeq
->sq_cmds_io
= dev
->cmb
+ offset
;
1133 nvmeq
->sq_cmds
= dma_alloc_coherent(dev
->dev
, SQ_SIZE(depth
),
1134 &nvmeq
->sq_dma_addr
, GFP_KERNEL
);
1135 if (!nvmeq
->sq_cmds
)
1142 static struct nvme_queue
*nvme_alloc_queue(struct nvme_dev
*dev
, int qid
,
1145 struct nvme_queue
*nvmeq
= kzalloc(sizeof(*nvmeq
), GFP_KERNEL
);
1149 nvmeq
->cqes
= dma_zalloc_coherent(dev
->dev
, CQ_SIZE(depth
),
1150 &nvmeq
->cq_dma_addr
, GFP_KERNEL
);
1154 if (nvme_alloc_sq_cmds(dev
, nvmeq
, qid
, depth
))
1157 nvmeq
->q_dmadev
= dev
->dev
;
1159 snprintf(nvmeq
->irqname
, sizeof(nvmeq
->irqname
), "nvme%dq%d",
1160 dev
->ctrl
.instance
, qid
);
1161 spin_lock_init(&nvmeq
->q_lock
);
1163 nvmeq
->cq_phase
= 1;
1164 nvmeq
->q_db
= &dev
->dbs
[qid
* 2 * dev
->db_stride
];
1165 nvmeq
->q_depth
= depth
;
1167 nvmeq
->cq_vector
= -1;
1168 dev
->queues
[qid
] = nvmeq
;
1174 dma_free_coherent(dev
->dev
, CQ_SIZE(depth
), (void *)nvmeq
->cqes
,
1175 nvmeq
->cq_dma_addr
);
1181 static int queue_request_irq(struct nvme_dev
*dev
, struct nvme_queue
*nvmeq
,
1184 if (use_threaded_interrupts
)
1185 return request_threaded_irq(dev
->entry
[nvmeq
->cq_vector
].vector
,
1186 nvme_irq_check
, nvme_irq
, IRQF_SHARED
,
1188 return request_irq(dev
->entry
[nvmeq
->cq_vector
].vector
, nvme_irq
,
1189 IRQF_SHARED
, name
, nvmeq
);
1192 static void nvme_init_queue(struct nvme_queue
*nvmeq
, u16 qid
)
1194 struct nvme_dev
*dev
= nvmeq
->dev
;
1196 spin_lock_irq(&nvmeq
->q_lock
);
1199 nvmeq
->cq_phase
= 1;
1200 nvmeq
->q_db
= &dev
->dbs
[qid
* 2 * dev
->db_stride
];
1201 memset((void *)nvmeq
->cqes
, 0, CQ_SIZE(nvmeq
->q_depth
));
1202 dev
->online_queues
++;
1203 spin_unlock_irq(&nvmeq
->q_lock
);
1206 static int nvme_create_queue(struct nvme_queue
*nvmeq
, int qid
)
1208 struct nvme_dev
*dev
= nvmeq
->dev
;
1211 nvmeq
->cq_vector
= qid
- 1;
1212 result
= adapter_alloc_cq(dev
, qid
, nvmeq
);
1216 result
= adapter_alloc_sq(dev
, qid
, nvmeq
);
1220 result
= queue_request_irq(dev
, nvmeq
, nvmeq
->irqname
);
1224 nvme_init_queue(nvmeq
, qid
);
1228 adapter_delete_sq(dev
, qid
);
1230 adapter_delete_cq(dev
, qid
);
1234 static struct blk_mq_ops nvme_mq_admin_ops
= {
1235 .queue_rq
= nvme_queue_rq
,
1236 .complete
= nvme_complete_rq
,
1237 .map_queue
= blk_mq_map_queue
,
1238 .init_hctx
= nvme_admin_init_hctx
,
1239 .exit_hctx
= nvme_admin_exit_hctx
,
1240 .init_request
= nvme_admin_init_request
,
1241 .timeout
= nvme_timeout
,
1244 static struct blk_mq_ops nvme_mq_ops
= {
1245 .queue_rq
= nvme_queue_rq
,
1246 .complete
= nvme_complete_rq
,
1247 .map_queue
= blk_mq_map_queue
,
1248 .init_hctx
= nvme_init_hctx
,
1249 .init_request
= nvme_init_request
,
1250 .timeout
= nvme_timeout
,
1254 static void nvme_dev_remove_admin(struct nvme_dev
*dev
)
1256 if (dev
->ctrl
.admin_q
&& !blk_queue_dying(dev
->ctrl
.admin_q
)) {
1258 * If the controller was reset during removal, it's possible
1259 * user requests may be waiting on a stopped queue. Start the
1260 * queue to flush these to completion.
1262 blk_mq_start_stopped_hw_queues(dev
->ctrl
.admin_q
, true);
1263 blk_cleanup_queue(dev
->ctrl
.admin_q
);
1264 blk_mq_free_tag_set(&dev
->admin_tagset
);
1268 static int nvme_alloc_admin_tags(struct nvme_dev
*dev
)
1270 if (!dev
->ctrl
.admin_q
) {
1271 dev
->admin_tagset
.ops
= &nvme_mq_admin_ops
;
1272 dev
->admin_tagset
.nr_hw_queues
= 1;
1275 * Subtract one to leave an empty queue entry for 'Full Queue'
1276 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1278 dev
->admin_tagset
.queue_depth
= NVME_AQ_BLKMQ_DEPTH
- 1;
1279 dev
->admin_tagset
.timeout
= ADMIN_TIMEOUT
;
1280 dev
->admin_tagset
.numa_node
= dev_to_node(dev
->dev
);
1281 dev
->admin_tagset
.cmd_size
= nvme_cmd_size(dev
);
1282 dev
->admin_tagset
.driver_data
= dev
;
1284 if (blk_mq_alloc_tag_set(&dev
->admin_tagset
))
1287 dev
->ctrl
.admin_q
= blk_mq_init_queue(&dev
->admin_tagset
);
1288 if (IS_ERR(dev
->ctrl
.admin_q
)) {
1289 blk_mq_free_tag_set(&dev
->admin_tagset
);
1292 if (!blk_get_queue(dev
->ctrl
.admin_q
)) {
1293 nvme_dev_remove_admin(dev
);
1294 dev
->ctrl
.admin_q
= NULL
;
1298 blk_mq_start_stopped_hw_queues(dev
->ctrl
.admin_q
, true);
1303 static int nvme_configure_admin_queue(struct nvme_dev
*dev
)
1307 u64 cap
= lo_hi_readq(dev
->bar
+ NVME_REG_CAP
);
1308 struct nvme_queue
*nvmeq
;
1310 dev
->subsystem
= readl(dev
->bar
+ NVME_REG_VS
) >= NVME_VS(1, 1) ?
1311 NVME_CAP_NSSRC(cap
) : 0;
1313 if (dev
->subsystem
&&
1314 (readl(dev
->bar
+ NVME_REG_CSTS
) & NVME_CSTS_NSSRO
))
1315 writel(NVME_CSTS_NSSRO
, dev
->bar
+ NVME_REG_CSTS
);
1317 result
= nvme_disable_ctrl(&dev
->ctrl
, cap
);
1321 nvmeq
= dev
->queues
[0];
1323 nvmeq
= nvme_alloc_queue(dev
, 0, NVME_AQ_DEPTH
);
1328 aqa
= nvmeq
->q_depth
- 1;
1331 writel(aqa
, dev
->bar
+ NVME_REG_AQA
);
1332 lo_hi_writeq(nvmeq
->sq_dma_addr
, dev
->bar
+ NVME_REG_ASQ
);
1333 lo_hi_writeq(nvmeq
->cq_dma_addr
, dev
->bar
+ NVME_REG_ACQ
);
1335 result
= nvme_enable_ctrl(&dev
->ctrl
, cap
);
1339 nvmeq
->cq_vector
= 0;
1340 result
= queue_request_irq(dev
, nvmeq
, nvmeq
->irqname
);
1342 nvmeq
->cq_vector
= -1;
1349 nvme_free_queues(dev
, 0);
1353 static void nvme_watchdog_timer(unsigned long data
)
1355 struct nvme_dev
*dev
= (struct nvme_dev
*)data
;
1356 u32 csts
= readl(dev
->bar
+ NVME_REG_CSTS
);
1359 * Skip controllers currently under reset.
1361 if (!work_pending(&dev
->reset_work
) && !work_busy(&dev
->reset_work
) &&
1362 ((csts
& NVME_CSTS_CFS
) ||
1363 (dev
->subsystem
&& (csts
& NVME_CSTS_NSSRO
)))) {
1364 if (queue_work(nvme_workq
, &dev
->reset_work
)) {
1366 "Failed status: 0x%x, reset controller.\n",
1372 mod_timer(&dev
->watchdog_timer
, round_jiffies(jiffies
+ HZ
));
1375 static int nvme_create_io_queues(struct nvme_dev
*dev
)
1380 for (i
= dev
->queue_count
; i
<= dev
->max_qid
; i
++) {
1381 if (!nvme_alloc_queue(dev
, i
, dev
->q_depth
)) {
1387 max
= min(dev
->max_qid
, dev
->queue_count
- 1);
1388 for (i
= dev
->online_queues
; i
<= max
; i
++) {
1389 ret
= nvme_create_queue(dev
->queues
[i
], i
);
1391 nvme_free_queues(dev
, i
);
1397 * Ignore failing Create SQ/CQ commands, we can continue with less
1398 * than the desired aount of queues, and even a controller without
1399 * I/O queues an still be used to issue admin commands. This might
1400 * be useful to upgrade a buggy firmware for example.
1402 return ret
>= 0 ? 0 : ret
;
1405 static void __iomem
*nvme_map_cmb(struct nvme_dev
*dev
)
1407 u64 szu
, size
, offset
;
1409 resource_size_t bar_size
;
1410 struct pci_dev
*pdev
= to_pci_dev(dev
->dev
);
1412 dma_addr_t dma_addr
;
1417 dev
->cmbsz
= readl(dev
->bar
+ NVME_REG_CMBSZ
);
1418 if (!(NVME_CMB_SZ(dev
->cmbsz
)))
1421 cmbloc
= readl(dev
->bar
+ NVME_REG_CMBLOC
);
1423 szu
= (u64
)1 << (12 + 4 * NVME_CMB_SZU(dev
->cmbsz
));
1424 size
= szu
* NVME_CMB_SZ(dev
->cmbsz
);
1425 offset
= szu
* NVME_CMB_OFST(cmbloc
);
1426 bar_size
= pci_resource_len(pdev
, NVME_CMB_BIR(cmbloc
));
1428 if (offset
> bar_size
)
1432 * Controllers may support a CMB size larger than their BAR,
1433 * for example, due to being behind a bridge. Reduce the CMB to
1434 * the reported size of the BAR
1436 if (size
> bar_size
- offset
)
1437 size
= bar_size
- offset
;
1439 dma_addr
= pci_resource_start(pdev
, NVME_CMB_BIR(cmbloc
)) + offset
;
1440 cmb
= ioremap_wc(dma_addr
, size
);
1444 dev
->cmb_dma_addr
= dma_addr
;
1445 dev
->cmb_size
= size
;
1449 static inline void nvme_release_cmb(struct nvme_dev
*dev
)
1457 static size_t db_bar_size(struct nvme_dev
*dev
, unsigned nr_io_queues
)
1459 return 4096 + ((nr_io_queues
+ 1) * 8 * dev
->db_stride
);
1462 static int nvme_setup_io_queues(struct nvme_dev
*dev
)
1464 struct nvme_queue
*adminq
= dev
->queues
[0];
1465 struct pci_dev
*pdev
= to_pci_dev(dev
->dev
);
1466 int result
, i
, vecs
, nr_io_queues
, size
;
1468 nr_io_queues
= num_possible_cpus();
1469 result
= nvme_set_queue_count(&dev
->ctrl
, &nr_io_queues
);
1474 * Degraded controllers might return an error when setting the queue
1475 * count. We still want to be able to bring them online and offer
1476 * access to the admin queue, as that might be only way to fix them up.
1479 dev_err(dev
->ctrl
.device
,
1480 "Could not set queue count (%d)\n", result
);
1484 if (dev
->cmb
&& NVME_CMB_SQS(dev
->cmbsz
)) {
1485 result
= nvme_cmb_qdepth(dev
, nr_io_queues
,
1486 sizeof(struct nvme_command
));
1488 dev
->q_depth
= result
;
1490 nvme_release_cmb(dev
);
1493 size
= db_bar_size(dev
, nr_io_queues
);
1497 dev
->bar
= ioremap(pci_resource_start(pdev
, 0), size
);
1500 if (!--nr_io_queues
)
1502 size
= db_bar_size(dev
, nr_io_queues
);
1504 dev
->dbs
= dev
->bar
+ 4096;
1505 adminq
->q_db
= dev
->dbs
;
1508 /* Deregister the admin queue's interrupt */
1509 free_irq(dev
->entry
[0].vector
, adminq
);
1512 * If we enable msix early due to not intx, disable it again before
1513 * setting up the full range we need.
1515 if (pdev
->msi_enabled
)
1516 pci_disable_msi(pdev
);
1517 else if (pdev
->msix_enabled
)
1518 pci_disable_msix(pdev
);
1520 for (i
= 0; i
< nr_io_queues
; i
++)
1521 dev
->entry
[i
].entry
= i
;
1522 vecs
= pci_enable_msix_range(pdev
, dev
->entry
, 1, nr_io_queues
);
1524 vecs
= pci_enable_msi_range(pdev
, 1, min(nr_io_queues
, 32));
1528 for (i
= 0; i
< vecs
; i
++)
1529 dev
->entry
[i
].vector
= i
+ pdev
->irq
;
1534 * Should investigate if there's a performance win from allocating
1535 * more queues than interrupt vectors; it might allow the submission
1536 * path to scale better, even if the receive path is limited by the
1537 * number of interrupts.
1539 nr_io_queues
= vecs
;
1540 dev
->max_qid
= nr_io_queues
;
1542 result
= queue_request_irq(dev
, adminq
, adminq
->irqname
);
1544 adminq
->cq_vector
= -1;
1547 return nvme_create_io_queues(dev
);
1550 nvme_free_queues(dev
, 1);
1554 static void nvme_set_irq_hints(struct nvme_dev
*dev
)
1556 struct nvme_queue
*nvmeq
;
1559 for (i
= 0; i
< dev
->online_queues
; i
++) {
1560 nvmeq
= dev
->queues
[i
];
1562 if (!nvmeq
->tags
|| !(*nvmeq
->tags
))
1565 irq_set_affinity_hint(dev
->entry
[nvmeq
->cq_vector
].vector
,
1566 blk_mq_tags_cpumask(*nvmeq
->tags
));
1570 static void nvme_dev_scan(struct work_struct
*work
)
1572 struct nvme_dev
*dev
= container_of(work
, struct nvme_dev
, scan_work
);
1574 if (!dev
->tagset
.tags
)
1576 nvme_scan_namespaces(&dev
->ctrl
);
1577 nvme_set_irq_hints(dev
);
1580 static void nvme_del_queue_end(struct request
*req
, int error
)
1582 struct nvme_queue
*nvmeq
= req
->end_io_data
;
1584 blk_mq_free_request(req
);
1585 complete(&nvmeq
->dev
->ioq_wait
);
1588 static void nvme_del_cq_end(struct request
*req
, int error
)
1590 struct nvme_queue
*nvmeq
= req
->end_io_data
;
1593 unsigned long flags
;
1595 spin_lock_irqsave(&nvmeq
->q_lock
, flags
);
1596 nvme_process_cq(nvmeq
);
1597 spin_unlock_irqrestore(&nvmeq
->q_lock
, flags
);
1600 nvme_del_queue_end(req
, error
);
1603 static int nvme_delete_queue(struct nvme_queue
*nvmeq
, u8 opcode
)
1605 struct request_queue
*q
= nvmeq
->dev
->ctrl
.admin_q
;
1606 struct request
*req
;
1607 struct nvme_command cmd
;
1609 memset(&cmd
, 0, sizeof(cmd
));
1610 cmd
.delete_queue
.opcode
= opcode
;
1611 cmd
.delete_queue
.qid
= cpu_to_le16(nvmeq
->qid
);
1613 req
= nvme_alloc_request(q
, &cmd
, BLK_MQ_REQ_NOWAIT
);
1615 return PTR_ERR(req
);
1617 req
->timeout
= ADMIN_TIMEOUT
;
1618 req
->end_io_data
= nvmeq
;
1620 blk_execute_rq_nowait(q
, NULL
, req
, false,
1621 opcode
== nvme_admin_delete_cq
?
1622 nvme_del_cq_end
: nvme_del_queue_end
);
1626 static void nvme_disable_io_queues(struct nvme_dev
*dev
)
1629 unsigned long timeout
;
1630 u8 opcode
= nvme_admin_delete_sq
;
1632 for (pass
= 0; pass
< 2; pass
++) {
1633 int sent
= 0, i
= dev
->queue_count
- 1;
1635 reinit_completion(&dev
->ioq_wait
);
1637 timeout
= ADMIN_TIMEOUT
;
1638 for (; i
> 0; i
--) {
1639 struct nvme_queue
*nvmeq
= dev
->queues
[i
];
1642 nvme_suspend_queue(nvmeq
);
1643 if (nvme_delete_queue(nvmeq
, opcode
))
1648 timeout
= wait_for_completion_io_timeout(&dev
->ioq_wait
, timeout
);
1654 opcode
= nvme_admin_delete_cq
;
1659 * Return: error value if an error occurred setting up the queues or calling
1660 * Identify Device. 0 if these succeeded, even if adding some of the
1661 * namespaces failed. At the moment, these failures are silent. TBD which
1662 * failures should be reported.
1664 static int nvme_dev_add(struct nvme_dev
*dev
)
1666 if (!dev
->ctrl
.tagset
) {
1667 dev
->tagset
.ops
= &nvme_mq_ops
;
1668 dev
->tagset
.nr_hw_queues
= dev
->online_queues
- 1;
1669 dev
->tagset
.timeout
= NVME_IO_TIMEOUT
;
1670 dev
->tagset
.numa_node
= dev_to_node(dev
->dev
);
1671 dev
->tagset
.queue_depth
=
1672 min_t(int, dev
->q_depth
, BLK_MQ_MAX_DEPTH
) - 1;
1673 dev
->tagset
.cmd_size
= nvme_cmd_size(dev
);
1674 dev
->tagset
.flags
= BLK_MQ_F_SHOULD_MERGE
;
1675 dev
->tagset
.driver_data
= dev
;
1677 if (blk_mq_alloc_tag_set(&dev
->tagset
))
1679 dev
->ctrl
.tagset
= &dev
->tagset
;
1681 blk_mq_update_nr_hw_queues(&dev
->tagset
, dev
->online_queues
- 1);
1683 /* Free previously allocated queues that are no longer usable */
1684 nvme_free_queues(dev
, dev
->online_queues
);
1687 nvme_queue_scan(dev
);
1691 static int nvme_pci_enable(struct nvme_dev
*dev
)
1694 int result
= -ENOMEM
;
1695 struct pci_dev
*pdev
= to_pci_dev(dev
->dev
);
1697 if (pci_enable_device_mem(pdev
))
1700 pci_set_master(pdev
);
1702 if (dma_set_mask_and_coherent(dev
->dev
, DMA_BIT_MASK(64)) &&
1703 dma_set_mask_and_coherent(dev
->dev
, DMA_BIT_MASK(32)))
1706 if (readl(dev
->bar
+ NVME_REG_CSTS
) == -1) {
1712 * Some devices and/or platforms don't advertise or work with INTx
1713 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1714 * adjust this later.
1716 if (pci_enable_msix(pdev
, dev
->entry
, 1)) {
1717 pci_enable_msi(pdev
);
1718 dev
->entry
[0].vector
= pdev
->irq
;
1721 if (!dev
->entry
[0].vector
) {
1726 cap
= lo_hi_readq(dev
->bar
+ NVME_REG_CAP
);
1728 dev
->q_depth
= min_t(int, NVME_CAP_MQES(cap
) + 1, NVME_Q_DEPTH
);
1729 dev
->db_stride
= 1 << NVME_CAP_STRIDE(cap
);
1730 dev
->dbs
= dev
->bar
+ 4096;
1733 * Temporary fix for the Apple controller found in the MacBook8,1 and
1734 * some MacBook7,1 to avoid controller resets and data loss.
1736 if (pdev
->vendor
== PCI_VENDOR_ID_APPLE
&& pdev
->device
== 0x2001) {
1738 dev_warn(dev
->dev
, "detected Apple NVMe controller, set "
1739 "queue depth=%u to work around controller resets\n",
1743 if (readl(dev
->bar
+ NVME_REG_VS
) >= NVME_VS(1, 2))
1744 dev
->cmb
= nvme_map_cmb(dev
);
1746 pci_enable_pcie_error_reporting(pdev
);
1747 pci_save_state(pdev
);
1751 pci_disable_device(pdev
);
1755 static void nvme_dev_unmap(struct nvme_dev
*dev
)
1759 pci_release_regions(to_pci_dev(dev
->dev
));
1762 static void nvme_pci_disable(struct nvme_dev
*dev
)
1764 struct pci_dev
*pdev
= to_pci_dev(dev
->dev
);
1766 if (pdev
->msi_enabled
)
1767 pci_disable_msi(pdev
);
1768 else if (pdev
->msix_enabled
)
1769 pci_disable_msix(pdev
);
1771 if (pci_is_enabled(pdev
)) {
1772 pci_disable_pcie_error_reporting(pdev
);
1773 pci_disable_device(pdev
);
1777 static void nvme_dev_disable(struct nvme_dev
*dev
, bool shutdown
)
1782 del_timer_sync(&dev
->watchdog_timer
);
1784 mutex_lock(&dev
->shutdown_lock
);
1785 if (pci_is_enabled(to_pci_dev(dev
->dev
))) {
1786 nvme_stop_queues(&dev
->ctrl
);
1787 csts
= readl(dev
->bar
+ NVME_REG_CSTS
);
1789 if (csts
& NVME_CSTS_CFS
|| !(csts
& NVME_CSTS_RDY
)) {
1790 for (i
= dev
->queue_count
- 1; i
>= 0; i
--) {
1791 struct nvme_queue
*nvmeq
= dev
->queues
[i
];
1792 nvme_suspend_queue(nvmeq
);
1795 nvme_disable_io_queues(dev
);
1796 nvme_disable_admin_queue(dev
, shutdown
);
1798 nvme_pci_disable(dev
);
1800 for (i
= dev
->queue_count
- 1; i
>= 0; i
--)
1801 nvme_clear_queue(dev
->queues
[i
]);
1802 mutex_unlock(&dev
->shutdown_lock
);
1805 static int nvme_setup_prp_pools(struct nvme_dev
*dev
)
1807 dev
->prp_page_pool
= dma_pool_create("prp list page", dev
->dev
,
1808 PAGE_SIZE
, PAGE_SIZE
, 0);
1809 if (!dev
->prp_page_pool
)
1812 /* Optimisation for I/Os between 4k and 128k */
1813 dev
->prp_small_pool
= dma_pool_create("prp list 256", dev
->dev
,
1815 if (!dev
->prp_small_pool
) {
1816 dma_pool_destroy(dev
->prp_page_pool
);
1822 static void nvme_release_prp_pools(struct nvme_dev
*dev
)
1824 dma_pool_destroy(dev
->prp_page_pool
);
1825 dma_pool_destroy(dev
->prp_small_pool
);
1828 static void nvme_pci_free_ctrl(struct nvme_ctrl
*ctrl
)
1830 struct nvme_dev
*dev
= to_nvme_dev(ctrl
);
1832 put_device(dev
->dev
);
1833 if (dev
->tagset
.tags
)
1834 blk_mq_free_tag_set(&dev
->tagset
);
1835 if (dev
->ctrl
.admin_q
)
1836 blk_put_queue(dev
->ctrl
.admin_q
);
1842 static void nvme_remove_dead_ctrl(struct nvme_dev
*dev
, int status
)
1844 dev_warn(dev
->ctrl
.device
, "Removing after probe failure status: %d\n", status
);
1846 kref_get(&dev
->ctrl
.kref
);
1847 nvme_dev_disable(dev
, false);
1848 if (!schedule_work(&dev
->remove_work
))
1849 nvme_put_ctrl(&dev
->ctrl
);
1852 static void nvme_reset_work(struct work_struct
*work
)
1854 struct nvme_dev
*dev
= container_of(work
, struct nvme_dev
, reset_work
);
1855 int result
= -ENODEV
;
1857 if (WARN_ON(test_bit(NVME_CTRL_RESETTING
, &dev
->flags
)))
1861 * If we're called to reset a live controller first shut it down before
1864 if (dev
->ctrl
.ctrl_config
& NVME_CC_ENABLE
)
1865 nvme_dev_disable(dev
, false);
1867 if (test_bit(NVME_CTRL_REMOVING
, &dev
->flags
))
1870 set_bit(NVME_CTRL_RESETTING
, &dev
->flags
);
1872 result
= nvme_pci_enable(dev
);
1876 result
= nvme_configure_admin_queue(dev
);
1880 nvme_init_queue(dev
->queues
[0], 0);
1881 result
= nvme_alloc_admin_tags(dev
);
1885 result
= nvme_init_identify(&dev
->ctrl
);
1889 result
= nvme_setup_io_queues(dev
);
1893 dev
->ctrl
.event_limit
= NVME_NR_AEN_COMMANDS
;
1894 queue_work(nvme_workq
, &dev
->async_work
);
1896 mod_timer(&dev
->watchdog_timer
, round_jiffies(jiffies
+ HZ
));
1899 * Keep the controller around but remove all namespaces if we don't have
1900 * any working I/O queue.
1902 if (dev
->online_queues
< 2) {
1903 dev_warn(dev
->ctrl
.device
, "IO queues not created\n");
1904 nvme_remove_namespaces(&dev
->ctrl
);
1906 nvme_start_queues(&dev
->ctrl
);
1910 clear_bit(NVME_CTRL_RESETTING
, &dev
->flags
);
1914 nvme_remove_dead_ctrl(dev
, result
);
1917 static void nvme_remove_dead_ctrl_work(struct work_struct
*work
)
1919 struct nvme_dev
*dev
= container_of(work
, struct nvme_dev
, remove_work
);
1920 struct pci_dev
*pdev
= to_pci_dev(dev
->dev
);
1922 nvme_kill_queues(&dev
->ctrl
);
1923 if (pci_get_drvdata(pdev
))
1924 pci_stop_and_remove_bus_device_locked(pdev
);
1925 nvme_put_ctrl(&dev
->ctrl
);
1928 static int nvme_reset(struct nvme_dev
*dev
)
1930 if (!dev
->ctrl
.admin_q
|| blk_queue_dying(dev
->ctrl
.admin_q
))
1933 if (!queue_work(nvme_workq
, &dev
->reset_work
))
1936 flush_work(&dev
->reset_work
);
1940 static int nvme_pci_reg_read32(struct nvme_ctrl
*ctrl
, u32 off
, u32
*val
)
1942 *val
= readl(to_nvme_dev(ctrl
)->bar
+ off
);
1946 static int nvme_pci_reg_write32(struct nvme_ctrl
*ctrl
, u32 off
, u32 val
)
1948 writel(val
, to_nvme_dev(ctrl
)->bar
+ off
);
1952 static int nvme_pci_reg_read64(struct nvme_ctrl
*ctrl
, u32 off
, u64
*val
)
1954 *val
= readq(to_nvme_dev(ctrl
)->bar
+ off
);
1958 static bool nvme_pci_io_incapable(struct nvme_ctrl
*ctrl
)
1960 struct nvme_dev
*dev
= to_nvme_dev(ctrl
);
1962 return !dev
->bar
|| dev
->online_queues
< 2;
1965 static int nvme_pci_reset_ctrl(struct nvme_ctrl
*ctrl
)
1967 return nvme_reset(to_nvme_dev(ctrl
));
1970 static const struct nvme_ctrl_ops nvme_pci_ctrl_ops
= {
1971 .module
= THIS_MODULE
,
1972 .reg_read32
= nvme_pci_reg_read32
,
1973 .reg_write32
= nvme_pci_reg_write32
,
1974 .reg_read64
= nvme_pci_reg_read64
,
1975 .io_incapable
= nvme_pci_io_incapable
,
1976 .reset_ctrl
= nvme_pci_reset_ctrl
,
1977 .free_ctrl
= nvme_pci_free_ctrl
,
1980 static int nvme_dev_map(struct nvme_dev
*dev
)
1983 struct pci_dev
*pdev
= to_pci_dev(dev
->dev
);
1985 bars
= pci_select_bars(pdev
, IORESOURCE_MEM
);
1988 if (pci_request_selected_regions(pdev
, bars
, "nvme"))
1991 dev
->bar
= ioremap(pci_resource_start(pdev
, 0), 8192);
1997 pci_release_regions(pdev
);
2001 static int nvme_probe(struct pci_dev
*pdev
, const struct pci_device_id
*id
)
2003 int node
, result
= -ENOMEM
;
2004 struct nvme_dev
*dev
;
2006 node
= dev_to_node(&pdev
->dev
);
2007 if (node
== NUMA_NO_NODE
)
2008 set_dev_node(&pdev
->dev
, 0);
2010 dev
= kzalloc_node(sizeof(*dev
), GFP_KERNEL
, node
);
2013 dev
->entry
= kzalloc_node(num_possible_cpus() * sizeof(*dev
->entry
),
2017 dev
->queues
= kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2022 dev
->dev
= get_device(&pdev
->dev
);
2023 pci_set_drvdata(pdev
, dev
);
2025 result
= nvme_dev_map(dev
);
2029 INIT_WORK(&dev
->scan_work
, nvme_dev_scan
);
2030 INIT_WORK(&dev
->reset_work
, nvme_reset_work
);
2031 INIT_WORK(&dev
->remove_work
, nvme_remove_dead_ctrl_work
);
2032 INIT_WORK(&dev
->async_work
, nvme_async_event_work
);
2033 setup_timer(&dev
->watchdog_timer
, nvme_watchdog_timer
,
2034 (unsigned long)dev
);
2035 mutex_init(&dev
->shutdown_lock
);
2036 init_completion(&dev
->ioq_wait
);
2038 result
= nvme_setup_prp_pools(dev
);
2042 result
= nvme_init_ctrl(&dev
->ctrl
, &pdev
->dev
, &nvme_pci_ctrl_ops
,
2047 dev_info(dev
->ctrl
.device
, "pci function %s\n", dev_name(&pdev
->dev
));
2049 queue_work(nvme_workq
, &dev
->reset_work
);
2053 nvme_release_prp_pools(dev
);
2055 put_device(dev
->dev
);
2056 nvme_dev_unmap(dev
);
2064 static void nvme_reset_notify(struct pci_dev
*pdev
, bool prepare
)
2066 struct nvme_dev
*dev
= pci_get_drvdata(pdev
);
2069 nvme_dev_disable(dev
, false);
2071 queue_work(nvme_workq
, &dev
->reset_work
);
2074 static void nvme_shutdown(struct pci_dev
*pdev
)
2076 struct nvme_dev
*dev
= pci_get_drvdata(pdev
);
2077 nvme_dev_disable(dev
, true);
2081 * The driver's remove may be called on a device in a partially initialized
2082 * state. This function must not have any dependencies on the device state in
2085 static void nvme_remove(struct pci_dev
*pdev
)
2087 struct nvme_dev
*dev
= pci_get_drvdata(pdev
);
2089 set_bit(NVME_CTRL_REMOVING
, &dev
->flags
);
2090 pci_set_drvdata(pdev
, NULL
);
2091 flush_work(&dev
->async_work
);
2092 flush_work(&dev
->reset_work
);
2093 flush_work(&dev
->scan_work
);
2094 nvme_remove_namespaces(&dev
->ctrl
);
2095 nvme_uninit_ctrl(&dev
->ctrl
);
2096 nvme_dev_disable(dev
, true);
2097 flush_work(&dev
->reset_work
);
2098 nvme_dev_remove_admin(dev
);
2099 nvme_free_queues(dev
, 0);
2100 nvme_release_cmb(dev
);
2101 nvme_release_prp_pools(dev
);
2102 nvme_dev_unmap(dev
);
2103 nvme_put_ctrl(&dev
->ctrl
);
2106 #ifdef CONFIG_PM_SLEEP
2107 static int nvme_suspend(struct device
*dev
)
2109 struct pci_dev
*pdev
= to_pci_dev(dev
);
2110 struct nvme_dev
*ndev
= pci_get_drvdata(pdev
);
2112 nvme_dev_disable(ndev
, true);
2116 static int nvme_resume(struct device
*dev
)
2118 struct pci_dev
*pdev
= to_pci_dev(dev
);
2119 struct nvme_dev
*ndev
= pci_get_drvdata(pdev
);
2121 queue_work(nvme_workq
, &ndev
->reset_work
);
2126 static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops
, nvme_suspend
, nvme_resume
);
2128 static pci_ers_result_t
nvme_error_detected(struct pci_dev
*pdev
,
2129 pci_channel_state_t state
)
2131 struct nvme_dev
*dev
= pci_get_drvdata(pdev
);
2134 * A frozen channel requires a reset. When detected, this method will
2135 * shutdown the controller to quiesce. The controller will be restarted
2136 * after the slot reset through driver's slot_reset callback.
2138 dev_warn(dev
->ctrl
.device
, "error detected: state:%d\n", state
);
2140 case pci_channel_io_normal
:
2141 return PCI_ERS_RESULT_CAN_RECOVER
;
2142 case pci_channel_io_frozen
:
2143 nvme_dev_disable(dev
, false);
2144 return PCI_ERS_RESULT_NEED_RESET
;
2145 case pci_channel_io_perm_failure
:
2146 return PCI_ERS_RESULT_DISCONNECT
;
2148 return PCI_ERS_RESULT_NEED_RESET
;
2151 static pci_ers_result_t
nvme_slot_reset(struct pci_dev
*pdev
)
2153 struct nvme_dev
*dev
= pci_get_drvdata(pdev
);
2155 dev_info(dev
->ctrl
.device
, "restart after slot reset\n");
2156 pci_restore_state(pdev
);
2157 queue_work(nvme_workq
, &dev
->reset_work
);
2158 return PCI_ERS_RESULT_RECOVERED
;
2161 static void nvme_error_resume(struct pci_dev
*pdev
)
2163 pci_cleanup_aer_uncorrect_error_status(pdev
);
2166 static const struct pci_error_handlers nvme_err_handler
= {
2167 .error_detected
= nvme_error_detected
,
2168 .slot_reset
= nvme_slot_reset
,
2169 .resume
= nvme_error_resume
,
2170 .reset_notify
= nvme_reset_notify
,
2173 /* Move to pci_ids.h later */
2174 #define PCI_CLASS_STORAGE_EXPRESS 0x010802
2176 static const struct pci_device_id nvme_id_table
[] = {
2177 { PCI_VDEVICE(INTEL
, 0x0953),
2178 .driver_data
= NVME_QUIRK_STRIPE_SIZE
|
2179 NVME_QUIRK_DISCARD_ZEROES
, },
2180 { PCI_VDEVICE(INTEL
, 0x5845), /* Qemu emulated controller */
2181 .driver_data
= NVME_QUIRK_IDENTIFY_CNS
, },
2182 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS
, 0xffffff) },
2183 { PCI_DEVICE(PCI_VENDOR_ID_APPLE
, 0x2001) },
2186 MODULE_DEVICE_TABLE(pci
, nvme_id_table
);
2188 static struct pci_driver nvme_driver
= {
2190 .id_table
= nvme_id_table
,
2191 .probe
= nvme_probe
,
2192 .remove
= nvme_remove
,
2193 .shutdown
= nvme_shutdown
,
2195 .pm
= &nvme_dev_pm_ops
,
2197 .err_handler
= &nvme_err_handler
,
2200 static int __init
nvme_init(void)
2204 nvme_workq
= alloc_workqueue("nvme", WQ_UNBOUND
| WQ_MEM_RECLAIM
, 0);
2208 result
= pci_register_driver(&nvme_driver
);
2210 destroy_workqueue(nvme_workq
);
2214 static void __exit
nvme_exit(void)
2216 pci_unregister_driver(&nvme_driver
);
2217 destroy_workqueue(nvme_workq
);
2221 MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2222 MODULE_LICENSE("GPL");
2223 MODULE_VERSION("1.0");
2224 module_init(nvme_init
);
2225 module_exit(nvme_exit
);