2 * Copyright 2012 Freescale Semiconductor, Inc.
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
12 #include <dt-bindings/gpio/gpio.h>
13 #include "skeleton.dtsi"
14 #include "imx28-pinfunc.h"
17 interrupt-parent = <&icoll>;
45 compatible = "arm,arm926ej-s";
51 compatible = "simple-bus";
54 reg = <0x80000000 0x80000>;
58 compatible = "simple-bus";
61 reg = <0x80000000 0x3c900>;
64 icoll: interrupt-controller@80000000 {
65 compatible = "fsl,imx28-icoll", "fsl,icoll";
67 #interrupt-cells = <1>;
68 reg = <0x80000000 0x2000>;
71 hsadc: hsadc@80002000 {
72 reg = <0x80002000 0x2000>;
74 dmas = <&dma_apbh 12>;
79 dma_apbh: dma-apbh@80004000 {
80 compatible = "fsl,imx28-dma-apbh";
81 reg = <0x80004000 0x2000>;
82 interrupts = <82 83 84 85
86 interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
87 "gpmi0", "gmpi1", "gpmi2", "gmpi3",
88 "gpmi4", "gmpi5", "gpmi6", "gmpi7",
89 "hsadc", "lcdif", "empty", "empty";
95 perfmon: perfmon@80006000 {
96 reg = <0x80006000 0x800>;
101 gpmi: gpmi-nand@8000c000 {
102 compatible = "fsl,imx28-gpmi-nand";
103 #address-cells = <1>;
105 reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
106 reg-names = "gpmi-nand", "bch";
108 interrupt-names = "bch";
110 clock-names = "gpmi_io";
111 dmas = <&dma_apbh 4>;
117 #address-cells = <1>;
119 reg = <0x80010000 0x2000>;
122 dmas = <&dma_apbh 0>;
128 #address-cells = <1>;
130 reg = <0x80012000 0x2000>;
133 dmas = <&dma_apbh 1>;
139 #address-cells = <1>;
141 reg = <0x80014000 0x2000>;
144 dmas = <&dma_apbh 2>;
150 #address-cells = <1>;
152 reg = <0x80016000 0x2000>;
155 dmas = <&dma_apbh 3>;
160 pinctrl: pinctrl@80018000 {
161 #address-cells = <1>;
163 compatible = "fsl,imx28-pinctrl", "simple-bus";
164 reg = <0x80018000 0x2000>;
167 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
171 interrupt-controller;
172 #interrupt-cells = <2>;
176 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
180 interrupt-controller;
181 #interrupt-cells = <2>;
185 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
189 interrupt-controller;
190 #interrupt-cells = <2>;
194 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
198 interrupt-controller;
199 #interrupt-cells = <2>;
203 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
207 interrupt-controller;
208 #interrupt-cells = <2>;
211 duart_pins_a: duart@0 {
214 MX28_PAD_PWM0__DUART_RX
215 MX28_PAD_PWM1__DUART_TX
217 fsl,drive-strength = <MXS_DRIVE_4mA>;
218 fsl,voltage = <MXS_VOLTAGE_HIGH>;
219 fsl,pull-up = <MXS_PULL_DISABLE>;
222 duart_pins_b: duart@1 {
225 MX28_PAD_AUART0_CTS__DUART_RX
226 MX28_PAD_AUART0_RTS__DUART_TX
228 fsl,drive-strength = <MXS_DRIVE_4mA>;
229 fsl,voltage = <MXS_VOLTAGE_HIGH>;
230 fsl,pull-up = <MXS_PULL_DISABLE>;
233 duart_4pins_a: duart-4pins@0 {
236 MX28_PAD_AUART0_CTS__DUART_RX
237 MX28_PAD_AUART0_RTS__DUART_TX
238 MX28_PAD_AUART0_RX__DUART_CTS
239 MX28_PAD_AUART0_TX__DUART_RTS
241 fsl,drive-strength = <MXS_DRIVE_4mA>;
242 fsl,voltage = <MXS_VOLTAGE_HIGH>;
243 fsl,pull-up = <MXS_PULL_DISABLE>;
246 gpmi_pins_a: gpmi-nand@0 {
249 MX28_PAD_GPMI_D00__GPMI_D0
250 MX28_PAD_GPMI_D01__GPMI_D1
251 MX28_PAD_GPMI_D02__GPMI_D2
252 MX28_PAD_GPMI_D03__GPMI_D3
253 MX28_PAD_GPMI_D04__GPMI_D4
254 MX28_PAD_GPMI_D05__GPMI_D5
255 MX28_PAD_GPMI_D06__GPMI_D6
256 MX28_PAD_GPMI_D07__GPMI_D7
257 MX28_PAD_GPMI_CE0N__GPMI_CE0N
258 MX28_PAD_GPMI_RDY0__GPMI_READY0
259 MX28_PAD_GPMI_RDN__GPMI_RDN
260 MX28_PAD_GPMI_WRN__GPMI_WRN
261 MX28_PAD_GPMI_ALE__GPMI_ALE
262 MX28_PAD_GPMI_CLE__GPMI_CLE
263 MX28_PAD_GPMI_RESETN__GPMI_RESETN
265 fsl,drive-strength = <MXS_DRIVE_4mA>;
266 fsl,voltage = <MXS_VOLTAGE_HIGH>;
267 fsl,pull-up = <MXS_PULL_DISABLE>;
270 gpmi_status_cfg: gpmi-status-cfg {
272 MX28_PAD_GPMI_RDN__GPMI_RDN
273 MX28_PAD_GPMI_WRN__GPMI_WRN
274 MX28_PAD_GPMI_RESETN__GPMI_RESETN
276 fsl,drive-strength = <MXS_DRIVE_12mA>;
279 auart0_pins_a: auart0@0 {
282 MX28_PAD_AUART0_RX__AUART0_RX
283 MX28_PAD_AUART0_TX__AUART0_TX
284 MX28_PAD_AUART0_CTS__AUART0_CTS
285 MX28_PAD_AUART0_RTS__AUART0_RTS
287 fsl,drive-strength = <MXS_DRIVE_4mA>;
288 fsl,voltage = <MXS_VOLTAGE_HIGH>;
289 fsl,pull-up = <MXS_PULL_DISABLE>;
292 auart0_2pins_a: auart0-2pins@0 {
295 MX28_PAD_AUART0_RX__AUART0_RX
296 MX28_PAD_AUART0_TX__AUART0_TX
298 fsl,drive-strength = <MXS_DRIVE_4mA>;
299 fsl,voltage = <MXS_VOLTAGE_HIGH>;
300 fsl,pull-up = <MXS_PULL_DISABLE>;
303 auart1_pins_a: auart1@0 {
306 MX28_PAD_AUART1_RX__AUART1_RX
307 MX28_PAD_AUART1_TX__AUART1_TX
308 MX28_PAD_AUART1_CTS__AUART1_CTS
309 MX28_PAD_AUART1_RTS__AUART1_RTS
311 fsl,drive-strength = <MXS_DRIVE_4mA>;
312 fsl,voltage = <MXS_VOLTAGE_HIGH>;
313 fsl,pull-up = <MXS_PULL_DISABLE>;
316 auart1_2pins_a: auart1-2pins@0 {
319 MX28_PAD_AUART1_RX__AUART1_RX
320 MX28_PAD_AUART1_TX__AUART1_TX
322 fsl,drive-strength = <MXS_DRIVE_4mA>;
323 fsl,voltage = <MXS_VOLTAGE_HIGH>;
324 fsl,pull-up = <MXS_PULL_DISABLE>;
327 auart2_2pins_a: auart2-2pins@0 {
330 MX28_PAD_SSP2_SCK__AUART2_RX
331 MX28_PAD_SSP2_MOSI__AUART2_TX
333 fsl,drive-strength = <MXS_DRIVE_4mA>;
334 fsl,voltage = <MXS_VOLTAGE_HIGH>;
335 fsl,pull-up = <MXS_PULL_DISABLE>;
338 auart2_2pins_b: auart2-2pins@1 {
341 MX28_PAD_AUART2_RX__AUART2_RX
342 MX28_PAD_AUART2_TX__AUART2_TX
344 fsl,drive-strength = <MXS_DRIVE_4mA>;
345 fsl,voltage = <MXS_VOLTAGE_HIGH>;
346 fsl,pull-up = <MXS_PULL_DISABLE>;
349 auart2_pins_a: auart2-pins@0 {
352 MX28_PAD_AUART2_RX__AUART2_RX
353 MX28_PAD_AUART2_TX__AUART2_TX
354 MX28_PAD_AUART2_CTS__AUART2_CTS
355 MX28_PAD_AUART2_RTS__AUART2_RTS
357 fsl,drive-strength = <MXS_DRIVE_4mA>;
358 fsl,voltage = <MXS_VOLTAGE_HIGH>;
359 fsl,pull-up = <MXS_PULL_DISABLE>;
362 auart3_pins_a: auart3@0 {
365 MX28_PAD_AUART3_RX__AUART3_RX
366 MX28_PAD_AUART3_TX__AUART3_TX
367 MX28_PAD_AUART3_CTS__AUART3_CTS
368 MX28_PAD_AUART3_RTS__AUART3_RTS
370 fsl,drive-strength = <MXS_DRIVE_4mA>;
371 fsl,voltage = <MXS_VOLTAGE_HIGH>;
372 fsl,pull-up = <MXS_PULL_DISABLE>;
375 auart3_2pins_a: auart3-2pins@0 {
378 MX28_PAD_SSP2_MISO__AUART3_RX
379 MX28_PAD_SSP2_SS0__AUART3_TX
381 fsl,drive-strength = <MXS_DRIVE_4mA>;
382 fsl,voltage = <MXS_VOLTAGE_HIGH>;
383 fsl,pull-up = <MXS_PULL_DISABLE>;
386 auart3_2pins_b: auart3-2pins@1 {
389 MX28_PAD_AUART3_RX__AUART3_RX
390 MX28_PAD_AUART3_TX__AUART3_TX
392 fsl,drive-strength = <MXS_DRIVE_4mA>;
393 fsl,voltage = <MXS_VOLTAGE_HIGH>;
394 fsl,pull-up = <MXS_PULL_DISABLE>;
397 auart4_2pins_a: auart4@0 {
400 MX28_PAD_SSP3_SCK__AUART4_TX
401 MX28_PAD_SSP3_MOSI__AUART4_RX
403 fsl,drive-strength = <MXS_DRIVE_4mA>;
404 fsl,voltage = <MXS_VOLTAGE_HIGH>;
405 fsl,pull-up = <MXS_PULL_DISABLE>;
408 auart4_2pins_b: auart4@1 {
411 MX28_PAD_AUART0_CTS__AUART4_RX
412 MX28_PAD_AUART0_RTS__AUART4_TX
414 fsl,drive-strength = <MXS_DRIVE_4mA>;
415 fsl,voltage = <MXS_VOLTAGE_HIGH>;
416 fsl,pull-up = <MXS_PULL_DISABLE>;
419 mac0_pins_a: mac0@0 {
422 MX28_PAD_ENET0_MDC__ENET0_MDC
423 MX28_PAD_ENET0_MDIO__ENET0_MDIO
424 MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
425 MX28_PAD_ENET0_RXD0__ENET0_RXD0
426 MX28_PAD_ENET0_RXD1__ENET0_RXD1
427 MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
428 MX28_PAD_ENET0_TXD0__ENET0_TXD0
429 MX28_PAD_ENET0_TXD1__ENET0_TXD1
430 MX28_PAD_ENET_CLK__CLKCTRL_ENET
432 fsl,drive-strength = <MXS_DRIVE_8mA>;
433 fsl,voltage = <MXS_VOLTAGE_HIGH>;
434 fsl,pull-up = <MXS_PULL_ENABLE>;
437 mac0_pins_b: mac0@1 {
440 MX28_PAD_ENET0_MDC__ENET0_MDC
441 MX28_PAD_ENET0_MDIO__ENET0_MDIO
442 MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
443 MX28_PAD_ENET0_RXD0__ENET0_RXD0
444 MX28_PAD_ENET0_RXD1__ENET0_RXD1
445 MX28_PAD_ENET0_RXD2__ENET0_RXD2
446 MX28_PAD_ENET0_RXD3__ENET0_RXD3
447 MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
448 MX28_PAD_ENET0_TXD0__ENET0_TXD0
449 MX28_PAD_ENET0_TXD1__ENET0_TXD1
450 MX28_PAD_ENET0_TXD2__ENET0_TXD2
451 MX28_PAD_ENET0_TXD3__ENET0_TXD3
452 MX28_PAD_ENET_CLK__CLKCTRL_ENET
453 MX28_PAD_ENET0_COL__ENET0_COL
454 MX28_PAD_ENET0_CRS__ENET0_CRS
455 MX28_PAD_ENET0_TX_CLK__ENET0_TX_CLK
456 MX28_PAD_ENET0_RX_CLK__ENET0_RX_CLK
458 fsl,drive-strength = <MXS_DRIVE_8mA>;
459 fsl,voltage = <MXS_VOLTAGE_HIGH>;
460 fsl,pull-up = <MXS_PULL_ENABLE>;
463 mac1_pins_a: mac1@0 {
466 MX28_PAD_ENET0_CRS__ENET1_RX_EN
467 MX28_PAD_ENET0_RXD2__ENET1_RXD0
468 MX28_PAD_ENET0_RXD3__ENET1_RXD1
469 MX28_PAD_ENET0_COL__ENET1_TX_EN
470 MX28_PAD_ENET0_TXD2__ENET1_TXD0
471 MX28_PAD_ENET0_TXD3__ENET1_TXD1
473 fsl,drive-strength = <MXS_DRIVE_8mA>;
474 fsl,voltage = <MXS_VOLTAGE_HIGH>;
475 fsl,pull-up = <MXS_PULL_ENABLE>;
478 mmc0_8bit_pins_a: mmc0-8bit@0 {
481 MX28_PAD_SSP0_DATA0__SSP0_D0
482 MX28_PAD_SSP0_DATA1__SSP0_D1
483 MX28_PAD_SSP0_DATA2__SSP0_D2
484 MX28_PAD_SSP0_DATA3__SSP0_D3
485 MX28_PAD_SSP0_DATA4__SSP0_D4
486 MX28_PAD_SSP0_DATA5__SSP0_D5
487 MX28_PAD_SSP0_DATA6__SSP0_D6
488 MX28_PAD_SSP0_DATA7__SSP0_D7
489 MX28_PAD_SSP0_CMD__SSP0_CMD
490 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
491 MX28_PAD_SSP0_SCK__SSP0_SCK
493 fsl,drive-strength = <MXS_DRIVE_8mA>;
494 fsl,voltage = <MXS_VOLTAGE_HIGH>;
495 fsl,pull-up = <MXS_PULL_ENABLE>;
498 mmc0_4bit_pins_a: mmc0-4bit@0 {
501 MX28_PAD_SSP0_DATA0__SSP0_D0
502 MX28_PAD_SSP0_DATA1__SSP0_D1
503 MX28_PAD_SSP0_DATA2__SSP0_D2
504 MX28_PAD_SSP0_DATA3__SSP0_D3
505 MX28_PAD_SSP0_CMD__SSP0_CMD
506 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
507 MX28_PAD_SSP0_SCK__SSP0_SCK
509 fsl,drive-strength = <MXS_DRIVE_8mA>;
510 fsl,voltage = <MXS_VOLTAGE_HIGH>;
511 fsl,pull-up = <MXS_PULL_ENABLE>;
514 mmc0_cd_cfg: mmc0-cd-cfg {
516 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
518 fsl,pull-up = <MXS_PULL_DISABLE>;
521 mmc0_sck_cfg: mmc0-sck-cfg {
523 MX28_PAD_SSP0_SCK__SSP0_SCK
525 fsl,drive-strength = <MXS_DRIVE_12mA>;
526 fsl,pull-up = <MXS_PULL_DISABLE>;
529 mmc1_4bit_pins_a: mmc1-4bit@0 {
532 MX28_PAD_GPMI_D00__SSP1_D0
533 MX28_PAD_GPMI_D01__SSP1_D1
534 MX28_PAD_GPMI_D02__SSP1_D2
535 MX28_PAD_GPMI_D03__SSP1_D3
536 MX28_PAD_GPMI_RDY1__SSP1_CMD
537 MX28_PAD_GPMI_RDY0__SSP1_CARD_DETECT
538 MX28_PAD_GPMI_WRN__SSP1_SCK
540 fsl,drive-strength = <MXS_DRIVE_8mA>;
541 fsl,voltage = <MXS_VOLTAGE_HIGH>;
542 fsl,pull-up = <MXS_PULL_ENABLE>;
545 mmc1_cd_cfg: mmc1-cd-cfg {
547 MX28_PAD_GPMI_RDY0__SSP1_CARD_DETECT
549 fsl,pull-up = <MXS_PULL_DISABLE>;
552 mmc1_sck_cfg: mmc1-sck-cfg {
554 MX28_PAD_GPMI_WRN__SSP1_SCK
556 fsl,drive-strength = <MXS_DRIVE_12mA>;
557 fsl,pull-up = <MXS_PULL_DISABLE>;
561 mmc2_4bit_pins_a: mmc2-4bit@0 {
564 MX28_PAD_SSP0_DATA4__SSP2_D0
565 MX28_PAD_SSP1_SCK__SSP2_D1
566 MX28_PAD_SSP1_CMD__SSP2_D2
567 MX28_PAD_SSP0_DATA5__SSP2_D3
568 MX28_PAD_SSP0_DATA6__SSP2_CMD
569 MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
570 MX28_PAD_SSP0_DATA7__SSP2_SCK
572 fsl,drive-strength = <MXS_DRIVE_8mA>;
573 fsl,voltage = <MXS_VOLTAGE_HIGH>;
574 fsl,pull-up = <MXS_PULL_ENABLE>;
577 mmc2_cd_cfg: mmc2-cd-cfg {
579 MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
581 fsl,pull-up = <MXS_PULL_DISABLE>;
584 mmc2_sck_cfg: mmc2-sck-cfg {
586 MX28_PAD_SSP0_DATA7__SSP2_SCK
588 fsl,drive-strength = <MXS_DRIVE_12mA>;
589 fsl,pull-up = <MXS_PULL_DISABLE>;
592 i2c0_pins_a: i2c0@0 {
595 MX28_PAD_I2C0_SCL__I2C0_SCL
596 MX28_PAD_I2C0_SDA__I2C0_SDA
598 fsl,drive-strength = <MXS_DRIVE_8mA>;
599 fsl,voltage = <MXS_VOLTAGE_HIGH>;
600 fsl,pull-up = <MXS_PULL_ENABLE>;
603 i2c0_pins_b: i2c0@1 {
606 MX28_PAD_AUART0_RX__I2C0_SCL
607 MX28_PAD_AUART0_TX__I2C0_SDA
609 fsl,drive-strength = <MXS_DRIVE_8mA>;
610 fsl,voltage = <MXS_VOLTAGE_HIGH>;
611 fsl,pull-up = <MXS_PULL_ENABLE>;
614 i2c1_pins_a: i2c1@0 {
617 MX28_PAD_PWM0__I2C1_SCL
618 MX28_PAD_PWM1__I2C1_SDA
620 fsl,drive-strength = <MXS_DRIVE_8mA>;
621 fsl,voltage = <MXS_VOLTAGE_HIGH>;
622 fsl,pull-up = <MXS_PULL_ENABLE>;
625 i2c1_pins_b: i2c1@1 {
628 MX28_PAD_AUART2_CTS__I2C1_SCL
629 MX28_PAD_AUART2_RTS__I2C1_SDA
631 fsl,drive-strength = <MXS_DRIVE_8mA>;
632 fsl,voltage = <MXS_VOLTAGE_HIGH>;
633 fsl,pull-up = <MXS_PULL_ENABLE>;
636 saif0_pins_a: saif0@0 {
639 MX28_PAD_SAIF0_MCLK__SAIF0_MCLK
640 MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
641 MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
642 MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
644 fsl,drive-strength = <MXS_DRIVE_12mA>;
645 fsl,voltage = <MXS_VOLTAGE_HIGH>;
646 fsl,pull-up = <MXS_PULL_ENABLE>;
649 saif0_pins_b: saif0@1 {
652 MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
653 MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
654 MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
656 fsl,drive-strength = <MXS_DRIVE_12mA>;
657 fsl,voltage = <MXS_VOLTAGE_HIGH>;
658 fsl,pull-up = <MXS_PULL_ENABLE>;
661 saif1_pins_a: saif1@0 {
664 MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0
666 fsl,drive-strength = <MXS_DRIVE_12mA>;
667 fsl,voltage = <MXS_VOLTAGE_HIGH>;
668 fsl,pull-up = <MXS_PULL_ENABLE>;
671 pwm0_pins_a: pwm0@0 {
676 fsl,drive-strength = <MXS_DRIVE_4mA>;
677 fsl,voltage = <MXS_VOLTAGE_HIGH>;
678 fsl,pull-up = <MXS_PULL_DISABLE>;
681 pwm2_pins_a: pwm2@0 {
686 fsl,drive-strength = <MXS_DRIVE_4mA>;
687 fsl,voltage = <MXS_VOLTAGE_HIGH>;
688 fsl,pull-up = <MXS_PULL_DISABLE>;
691 pwm3_pins_a: pwm3@0 {
696 fsl,drive-strength = <MXS_DRIVE_4mA>;
697 fsl,voltage = <MXS_VOLTAGE_HIGH>;
698 fsl,pull-up = <MXS_PULL_DISABLE>;
701 pwm3_pins_b: pwm3@1 {
704 MX28_PAD_SAIF0_MCLK__PWM_3
706 fsl,drive-strength = <MXS_DRIVE_4mA>;
707 fsl,voltage = <MXS_VOLTAGE_HIGH>;
708 fsl,pull-up = <MXS_PULL_DISABLE>;
711 pwm4_pins_a: pwm4@0 {
716 fsl,drive-strength = <MXS_DRIVE_4mA>;
717 fsl,voltage = <MXS_VOLTAGE_HIGH>;
718 fsl,pull-up = <MXS_PULL_DISABLE>;
721 lcdif_24bit_pins_a: lcdif-24bit@0 {
724 MX28_PAD_LCD_D00__LCD_D0
725 MX28_PAD_LCD_D01__LCD_D1
726 MX28_PAD_LCD_D02__LCD_D2
727 MX28_PAD_LCD_D03__LCD_D3
728 MX28_PAD_LCD_D04__LCD_D4
729 MX28_PAD_LCD_D05__LCD_D5
730 MX28_PAD_LCD_D06__LCD_D6
731 MX28_PAD_LCD_D07__LCD_D7
732 MX28_PAD_LCD_D08__LCD_D8
733 MX28_PAD_LCD_D09__LCD_D9
734 MX28_PAD_LCD_D10__LCD_D10
735 MX28_PAD_LCD_D11__LCD_D11
736 MX28_PAD_LCD_D12__LCD_D12
737 MX28_PAD_LCD_D13__LCD_D13
738 MX28_PAD_LCD_D14__LCD_D14
739 MX28_PAD_LCD_D15__LCD_D15
740 MX28_PAD_LCD_D16__LCD_D16
741 MX28_PAD_LCD_D17__LCD_D17
742 MX28_PAD_LCD_D18__LCD_D18
743 MX28_PAD_LCD_D19__LCD_D19
744 MX28_PAD_LCD_D20__LCD_D20
745 MX28_PAD_LCD_D21__LCD_D21
746 MX28_PAD_LCD_D22__LCD_D22
747 MX28_PAD_LCD_D23__LCD_D23
749 fsl,drive-strength = <MXS_DRIVE_4mA>;
750 fsl,voltage = <MXS_VOLTAGE_HIGH>;
751 fsl,pull-up = <MXS_PULL_DISABLE>;
754 lcdif_18bit_pins_a: lcdif-18bit@0 {
757 MX28_PAD_LCD_D00__LCD_D0
758 MX28_PAD_LCD_D01__LCD_D1
759 MX28_PAD_LCD_D02__LCD_D2
760 MX28_PAD_LCD_D03__LCD_D3
761 MX28_PAD_LCD_D04__LCD_D4
762 MX28_PAD_LCD_D05__LCD_D5
763 MX28_PAD_LCD_D06__LCD_D6
764 MX28_PAD_LCD_D07__LCD_D7
765 MX28_PAD_LCD_D08__LCD_D8
766 MX28_PAD_LCD_D09__LCD_D9
767 MX28_PAD_LCD_D10__LCD_D10
768 MX28_PAD_LCD_D11__LCD_D11
769 MX28_PAD_LCD_D12__LCD_D12
770 MX28_PAD_LCD_D13__LCD_D13
771 MX28_PAD_LCD_D14__LCD_D14
772 MX28_PAD_LCD_D15__LCD_D15
773 MX28_PAD_LCD_D16__LCD_D16
774 MX28_PAD_LCD_D17__LCD_D17
776 fsl,drive-strength = <MXS_DRIVE_4mA>;
777 fsl,voltage = <MXS_VOLTAGE_HIGH>;
778 fsl,pull-up = <MXS_PULL_DISABLE>;
781 lcdif_16bit_pins_a: lcdif-16bit@0 {
784 MX28_PAD_LCD_D00__LCD_D0
785 MX28_PAD_LCD_D01__LCD_D1
786 MX28_PAD_LCD_D02__LCD_D2
787 MX28_PAD_LCD_D03__LCD_D3
788 MX28_PAD_LCD_D04__LCD_D4
789 MX28_PAD_LCD_D05__LCD_D5
790 MX28_PAD_LCD_D06__LCD_D6
791 MX28_PAD_LCD_D07__LCD_D7
792 MX28_PAD_LCD_D08__LCD_D8
793 MX28_PAD_LCD_D09__LCD_D9
794 MX28_PAD_LCD_D10__LCD_D10
795 MX28_PAD_LCD_D11__LCD_D11
796 MX28_PAD_LCD_D12__LCD_D12
797 MX28_PAD_LCD_D13__LCD_D13
798 MX28_PAD_LCD_D14__LCD_D14
799 MX28_PAD_LCD_D15__LCD_D15
801 fsl,drive-strength = <MXS_DRIVE_4mA>;
802 fsl,voltage = <MXS_VOLTAGE_HIGH>;
803 fsl,pull-up = <MXS_PULL_DISABLE>;
806 lcdif_sync_pins_a: lcdif-sync@0 {
809 MX28_PAD_LCD_RS__LCD_DOTCLK
810 MX28_PAD_LCD_CS__LCD_ENABLE
811 MX28_PAD_LCD_RD_E__LCD_VSYNC
812 MX28_PAD_LCD_WR_RWN__LCD_HSYNC
814 fsl,drive-strength = <MXS_DRIVE_4mA>;
815 fsl,voltage = <MXS_VOLTAGE_HIGH>;
816 fsl,pull-up = <MXS_PULL_DISABLE>;
819 can0_pins_a: can0@0 {
822 MX28_PAD_GPMI_RDY2__CAN0_TX
823 MX28_PAD_GPMI_RDY3__CAN0_RX
825 fsl,drive-strength = <MXS_DRIVE_4mA>;
826 fsl,voltage = <MXS_VOLTAGE_HIGH>;
827 fsl,pull-up = <MXS_PULL_DISABLE>;
830 can1_pins_a: can1@0 {
833 MX28_PAD_GPMI_CE2N__CAN1_TX
834 MX28_PAD_GPMI_CE3N__CAN1_RX
836 fsl,drive-strength = <MXS_DRIVE_4mA>;
837 fsl,voltage = <MXS_VOLTAGE_HIGH>;
838 fsl,pull-up = <MXS_PULL_DISABLE>;
841 spi2_pins_a: spi2@0 {
844 MX28_PAD_SSP2_SCK__SSP2_SCK
845 MX28_PAD_SSP2_MOSI__SSP2_CMD
846 MX28_PAD_SSP2_MISO__SSP2_D0
847 MX28_PAD_SSP2_SS0__SSP2_D3
849 fsl,drive-strength = <MXS_DRIVE_8mA>;
850 fsl,voltage = <MXS_VOLTAGE_HIGH>;
851 fsl,pull-up = <MXS_PULL_ENABLE>;
854 spi3_pins_a: spi3@0 {
857 MX28_PAD_AUART2_RX__SSP3_D4
858 MX28_PAD_AUART2_TX__SSP3_D5
859 MX28_PAD_SSP3_SCK__SSP3_SCK
860 MX28_PAD_SSP3_MOSI__SSP3_CMD
861 MX28_PAD_SSP3_MISO__SSP3_D0
862 MX28_PAD_SSP3_SS0__SSP3_D3
864 fsl,drive-strength = <MXS_DRIVE_8mA>;
865 fsl,voltage = <MXS_VOLTAGE_HIGH>;
866 fsl,pull-up = <MXS_PULL_DISABLE>;
869 spi3_pins_b: spi3@1 {
872 MX28_PAD_SSP3_SCK__SSP3_SCK
873 MX28_PAD_SSP3_MOSI__SSP3_CMD
874 MX28_PAD_SSP3_MISO__SSP3_D0
875 MX28_PAD_SSP3_SS0__SSP3_D3
877 fsl,drive-strength = <MXS_DRIVE_8mA>;
878 fsl,voltage = <MXS_VOLTAGE_HIGH>;
879 fsl,pull-up = <MXS_PULL_ENABLE>;
882 usb0_pins_a: usb0@0 {
885 MX28_PAD_SSP2_SS2__USB0_OVERCURRENT
887 fsl,drive-strength = <MXS_DRIVE_12mA>;
888 fsl,voltage = <MXS_VOLTAGE_HIGH>;
889 fsl,pull-up = <MXS_PULL_DISABLE>;
892 usb0_pins_b: usb0@1 {
895 MX28_PAD_AUART1_CTS__USB0_OVERCURRENT
897 fsl,drive-strength = <MXS_DRIVE_12mA>;
898 fsl,voltage = <MXS_VOLTAGE_HIGH>;
899 fsl,pull-up = <MXS_PULL_DISABLE>;
902 usb1_pins_a: usb1@0 {
905 MX28_PAD_SSP2_SS1__USB1_OVERCURRENT
907 fsl,drive-strength = <MXS_DRIVE_12mA>;
908 fsl,voltage = <MXS_VOLTAGE_HIGH>;
909 fsl,pull-up = <MXS_PULL_DISABLE>;
912 usb0_id_pins_a: usb0id@0 {
915 MX28_PAD_AUART1_RTS__USB0_ID
917 fsl,drive-strength = <MXS_DRIVE_12mA>;
918 fsl,voltage = <MXS_VOLTAGE_HIGH>;
919 fsl,pull-up = <MXS_PULL_ENABLE>;
922 usb0_id_pins_b: usb0id1@0 {
925 MX28_PAD_PWM2__USB0_ID
927 fsl,drive-strength = <MXS_DRIVE_12mA>;
928 fsl,voltage = <MXS_VOLTAGE_HIGH>;
929 fsl,pull-up = <MXS_PULL_ENABLE>;
934 digctl: digctl@8001c000 {
935 compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
936 reg = <0x8001c000 0x2000>;
942 reg = <0x80022000 0x2000>;
946 dma_apbx: dma-apbx@80024000 {
947 compatible = "fsl,imx28-dma-apbx";
948 reg = <0x80024000 0x2000>;
949 interrupts = <78 79 66 0
953 interrupt-names = "auart4-rx", "auart4-tx", "spdif-tx", "empty",
954 "saif0", "saif1", "i2c0", "i2c1",
955 "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
956 "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
963 compatible = "fsl,imx28-dcp", "fsl,imx23-dcp";
964 reg = <0x80028000 0x2000>;
965 interrupts = <52 53 54>;
970 reg = <0x8002a000 0x2000>;
975 ocotp: ocotp@8002c000 {
976 compatible = "fsl,imx28-ocotp", "fsl,ocotp";
977 #address-cells = <1>;
979 reg = <0x8002c000 0x2000>;
984 reg = <0x8002e000 0x2000>;
988 lcdif: lcdif@80030000 {
989 compatible = "fsl,imx28-lcdif";
990 reg = <0x80030000 0x2000>;
993 dmas = <&dma_apbh 13>;
999 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
1000 reg = <0x80032000 0x2000>;
1002 clocks = <&clks 58>, <&clks 58>;
1003 clock-names = "ipg", "per";
1004 status = "disabled";
1007 can1: can@80034000 {
1008 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
1009 reg = <0x80034000 0x2000>;
1011 clocks = <&clks 59>, <&clks 59>;
1012 clock-names = "ipg", "per";
1013 status = "disabled";
1016 simdbg: simdbg@8003c000 {
1017 reg = <0x8003c000 0x200>;
1018 status = "disabled";
1021 simgpmisel: simgpmisel@8003c200 {
1022 reg = <0x8003c200 0x100>;
1023 status = "disabled";
1026 simsspsel: simsspsel@8003c300 {
1027 reg = <0x8003c300 0x100>;
1028 status = "disabled";
1031 simmemsel: simmemsel@8003c400 {
1032 reg = <0x8003c400 0x100>;
1033 status = "disabled";
1036 gpiomon: gpiomon@8003c500 {
1037 reg = <0x8003c500 0x100>;
1038 status = "disabled";
1041 simenet: simenet@8003c700 {
1042 reg = <0x8003c700 0x100>;
1043 status = "disabled";
1046 armjtag: armjtag@8003c800 {
1047 reg = <0x8003c800 0x100>;
1048 status = "disabled";
1053 compatible = "simple-bus";
1054 #address-cells = <1>;
1056 reg = <0x80040000 0x40000>;
1059 clks: clkctrl@80040000 {
1060 compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
1061 reg = <0x80040000 0x2000>;
1065 saif0: saif@80042000 {
1066 compatible = "fsl,imx28-saif";
1067 reg = <0x80042000 0x2000>;
1070 clocks = <&clks 53>;
1071 dmas = <&dma_apbx 4>;
1072 dma-names = "rx-tx";
1073 status = "disabled";
1076 power: power@80044000 {
1077 reg = <0x80044000 0x2000>;
1078 status = "disabled";
1081 saif1: saif@80046000 {
1082 compatible = "fsl,imx28-saif";
1083 reg = <0x80046000 0x2000>;
1085 clocks = <&clks 54>;
1086 dmas = <&dma_apbx 5>;
1087 dma-names = "rx-tx";
1088 status = "disabled";
1091 lradc: lradc@80050000 {
1092 compatible = "fsl,imx28-lradc";
1093 reg = <0x80050000 0x2000>;
1094 interrupts = <10 14 15 16 17 18 19
1096 status = "disabled";
1097 clocks = <&clks 41>;
1098 #io-channel-cells = <1>;
1101 spdif: spdif@80054000 {
1102 reg = <0x80054000 0x2000>;
1104 dmas = <&dma_apbx 2>;
1106 status = "disabled";
1109 mxs_rtc: rtc@80056000 {
1110 compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
1111 reg = <0x80056000 0x2000>;
1115 i2c0: i2c@80058000 {
1116 #address-cells = <1>;
1118 compatible = "fsl,imx28-i2c";
1119 reg = <0x80058000 0x2000>;
1121 clock-frequency = <100000>;
1122 dmas = <&dma_apbx 6>;
1123 dma-names = "rx-tx";
1124 status = "disabled";
1127 i2c1: i2c@8005a000 {
1128 #address-cells = <1>;
1130 compatible = "fsl,imx28-i2c";
1131 reg = <0x8005a000 0x2000>;
1133 clock-frequency = <100000>;
1134 dmas = <&dma_apbx 7>;
1135 dma-names = "rx-tx";
1136 status = "disabled";
1140 compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
1141 reg = <0x80064000 0x2000>;
1142 clocks = <&clks 44>;
1144 fsl,pwm-number = <8>;
1145 status = "disabled";
1148 timer: timrot@80068000 {
1149 compatible = "fsl,imx28-timrot", "fsl,timrot";
1150 reg = <0x80068000 0x2000>;
1151 interrupts = <48 49 50 51>;
1152 clocks = <&clks 26>;
1155 auart0: serial@8006a000 {
1156 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1157 reg = <0x8006a000 0x2000>;
1159 dmas = <&dma_apbx 8>, <&dma_apbx 9>;
1160 dma-names = "rx", "tx";
1161 clocks = <&clks 45>;
1162 status = "disabled";
1165 auart1: serial@8006c000 {
1166 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1167 reg = <0x8006c000 0x2000>;
1169 dmas = <&dma_apbx 10>, <&dma_apbx 11>;
1170 dma-names = "rx", "tx";
1171 clocks = <&clks 45>;
1172 status = "disabled";
1175 auart2: serial@8006e000 {
1176 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1177 reg = <0x8006e000 0x2000>;
1179 dmas = <&dma_apbx 12>, <&dma_apbx 13>;
1180 dma-names = "rx", "tx";
1181 clocks = <&clks 45>;
1182 status = "disabled";
1185 auart3: serial@80070000 {
1186 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1187 reg = <0x80070000 0x2000>;
1189 dmas = <&dma_apbx 14>, <&dma_apbx 15>;
1190 dma-names = "rx", "tx";
1191 clocks = <&clks 45>;
1192 status = "disabled";
1195 auart4: serial@80072000 {
1196 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1197 reg = <0x80072000 0x2000>;
1199 dmas = <&dma_apbx 0>, <&dma_apbx 1>;
1200 dma-names = "rx", "tx";
1201 clocks = <&clks 45>;
1202 status = "disabled";
1205 duart: serial@80074000 {
1206 compatible = "arm,pl011", "arm,primecell";
1207 reg = <0x80074000 0x1000>;
1209 clocks = <&clks 45>, <&clks 26>;
1210 clock-names = "uart", "apb_pclk";
1211 status = "disabled";
1214 usbphy0: usbphy@8007c000 {
1215 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
1216 reg = <0x8007c000 0x2000>;
1217 clocks = <&clks 62>;
1218 status = "disabled";
1221 usbphy1: usbphy@8007e000 {
1222 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
1223 reg = <0x8007e000 0x2000>;
1224 clocks = <&clks 63>;
1225 status = "disabled";
1231 compatible = "simple-bus";
1232 #address-cells = <1>;
1234 reg = <0x80080000 0x80000>;
1237 usb0: usb@80080000 {
1238 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
1239 reg = <0x80080000 0x10000>;
1241 clocks = <&clks 60>;
1242 fsl,usbphy = <&usbphy0>;
1243 status = "disabled";
1246 usb1: usb@80090000 {
1247 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
1248 reg = <0x80090000 0x10000>;
1250 clocks = <&clks 61>;
1251 fsl,usbphy = <&usbphy1>;
1253 status = "disabled";
1256 dflpt: dflpt@800c0000 {
1257 reg = <0x800c0000 0x10000>;
1258 status = "disabled";
1261 mac0: ethernet@800f0000 {
1262 compatible = "fsl,imx28-fec";
1263 reg = <0x800f0000 0x4000>;
1265 clocks = <&clks 57>, <&clks 57>, <&clks 64>;
1266 clock-names = "ipg", "ahb", "enet_out";
1267 status = "disabled";
1270 mac1: ethernet@800f4000 {
1271 compatible = "fsl,imx28-fec";
1272 reg = <0x800f4000 0x4000>;
1274 clocks = <&clks 57>, <&clks 57>;
1275 clock-names = "ipg", "ahb";
1276 status = "disabled";
1279 etn_switch: switch@800f8000 {
1280 reg = <0x800f8000 0x8000>;
1281 status = "disabled";
1286 compatible = "iio-hwmon";
1287 io-channels = <&lradc 8>;