2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
10 #include <dt-bindings/gpio/gpio.h>
11 #include <dt-bindings/interrupt-controller/arm-gic.h>
12 #include <dt-bindings/pinctrl/omap.h>
18 compatible = "ti,omap5";
19 interrupt-parent = <&wakeupgen>;
42 compatible = "arm,cortex-a15";
51 clocks = <&dpll_mpu_ck>;
54 clock-latency = <300000>; /* From omap-cpufreq driver */
57 cooling-min-level = <0>;
58 cooling-max-level = <2>;
59 #cooling-cells = <2>; /* min followed by max */
63 compatible = "arm,cortex-a15";
69 #include "omap4-cpu-thermal.dtsi"
70 #include "omap5-gpu-thermal.dtsi"
71 #include "omap5-core-thermal.dtsi"
75 compatible = "arm,armv7-timer";
76 /* PPI secure/nonsecure IRQ */
77 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
78 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
79 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
81 interrupt-parent = <&gic>;
85 compatible = "arm,cortex-a15-pmu";
86 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
87 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
90 gic: interrupt-controller@48211000 {
91 compatible = "arm,cortex-a15-gic";
93 #interrupt-cells = <3>;
94 reg = <0 0x48211000 0 0x1000>,
95 <0 0x48212000 0 0x2000>,
96 <0 0x48214000 0 0x2000>,
97 <0 0x48216000 0 0x2000>;
98 interrupt-parent = <&gic>;
101 wakeupgen: interrupt-controller@48281000 {
102 compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
103 interrupt-controller;
104 #interrupt-cells = <3>;
105 reg = <0 0x48281000 0 0x1000>;
106 interrupt-parent = <&gic>;
110 * The soc node represents the soc top level view. It is used for IPs
111 * that are not memory mapped in the MPU view or for the MPU itself.
114 compatible = "ti,omap-infra";
116 compatible = "ti,omap4-mpu";
123 * XXX: Use a flat representation of the OMAP3 interconnect.
124 * The real OMAP interconnect network is quite complex.
125 * Since it will not bring real advantage to represent that in DT for
126 * the moment, just use a fake OCP bus entry to represent the whole bus
130 compatible = "ti,omap5-l3-noc", "simple-bus";
131 #address-cells = <1>;
133 ranges = <0 0 0 0xc0000000>;
134 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
135 reg = <0 0x44000000 0 0x2000>,
136 <0 0x44800000 0 0x3000>,
137 <0 0x45000000 0 0x4000>;
138 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
139 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
141 l4_cfg: l4@4a000000 {
142 compatible = "ti,omap5-l4-cfg", "simple-bus";
143 #address-cells = <1>;
145 ranges = <0 0x4a000000 0x22a000>;
148 compatible = "ti,omap5-scm-core", "simple-bus";
149 reg = <0x2000 0x1000>;
150 #address-cells = <1>;
152 ranges = <0 0x2000 0x800>;
154 scm_conf: scm_conf@0 {
155 compatible = "syscon";
157 #address-cells = <1>;
162 scm_padconf_core: scm@2800 {
163 compatible = "ti,omap5-scm-padconf-core",
165 #address-cells = <1>;
167 ranges = <0 0x2800 0x800>;
169 omap5_pmx_core: pinmux@40 {
170 compatible = "ti,omap5-padconf",
173 #address-cells = <1>;
175 #pinctrl-cells = <1>;
176 #interrupt-cells = <1>;
177 interrupt-controller;
178 pinctrl-single,register-width = <16>;
179 pinctrl-single,function-mask = <0x7fff>;
182 omap5_padconf_global: omap5_padconf_global@5a0 {
183 compatible = "syscon",
186 #address-cells = <1>;
188 ranges = <0 0x5a0 0xec>;
190 pbias_regulator: pbias_regulator@60 {
191 compatible = "ti,pbias-omap5", "ti,pbias-omap";
193 syscon = <&omap5_padconf_global>;
194 pbias_mmc_reg: pbias_mmc_omap5 {
195 regulator-name = "pbias_mmc_omap5";
196 regulator-min-microvolt = <1800000>;
197 regulator-max-microvolt = <3000000>;
203 cm_core_aon: cm_core_aon@4000 {
204 compatible = "ti,omap5-cm-core-aon";
205 reg = <0x4000 0x2000>;
207 cm_core_aon_clocks: clocks {
208 #address-cells = <1>;
212 cm_core_aon_clockdomains: clockdomains {
216 cm_core: cm_core@8000 {
217 compatible = "ti,omap5-cm-core";
218 reg = <0x8000 0x3000>;
220 cm_core_clocks: clocks {
221 #address-cells = <1>;
225 cm_core_clockdomains: clockdomains {
230 l4_wkup: l4@4ae00000 {
231 compatible = "ti,omap5-l4-wkup", "simple-bus";
232 #address-cells = <1>;
234 ranges = <0 0x4ae00000 0x2b000>;
236 counter32k: counter@4000 {
237 compatible = "ti,omap-counter32k";
239 ti,hwmods = "counter_32k";
243 compatible = "ti,omap5-prm";
244 reg = <0x6000 0x3000>;
245 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
248 #address-cells = <1>;
252 prm_clockdomains: clockdomains {
257 compatible = "ti,omap5-scrm";
258 reg = <0xa000 0x2000>;
260 scrm_clocks: clocks {
261 #address-cells = <1>;
265 scrm_clockdomains: clockdomains {
269 omap5_pmx_wkup: pinmux@c840 {
270 compatible = "ti,omap5-padconf",
272 reg = <0xc840 0x003c>;
273 #address-cells = <1>;
275 #pinctrl-cells = <1>;
276 #interrupt-cells = <1>;
277 interrupt-controller;
278 pinctrl-single,register-width = <16>;
279 pinctrl-single,function-mask = <0x7fff>;
283 ocmcram: ocmcram@40300000 {
284 compatible = "mmio-sram";
285 reg = <0x40300000 0x20000>; /* 128k */
288 sdma: dma-controller@4a056000 {
289 compatible = "ti,omap4430-sdma";
290 reg = <0x4a056000 0x1000>;
291 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
292 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
293 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
294 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
297 dma-requests = <127>;
300 gpio1: gpio@4ae10000 {
301 compatible = "ti,omap4-gpio";
302 reg = <0x4ae10000 0x200>;
303 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
308 interrupt-controller;
309 #interrupt-cells = <2>;
312 gpio2: gpio@48055000 {
313 compatible = "ti,omap4-gpio";
314 reg = <0x48055000 0x200>;
315 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
319 interrupt-controller;
320 #interrupt-cells = <2>;
323 gpio3: gpio@48057000 {
324 compatible = "ti,omap4-gpio";
325 reg = <0x48057000 0x200>;
326 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
330 interrupt-controller;
331 #interrupt-cells = <2>;
334 gpio4: gpio@48059000 {
335 compatible = "ti,omap4-gpio";
336 reg = <0x48059000 0x200>;
337 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
341 interrupt-controller;
342 #interrupt-cells = <2>;
345 gpio5: gpio@4805b000 {
346 compatible = "ti,omap4-gpio";
347 reg = <0x4805b000 0x200>;
348 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
352 interrupt-controller;
353 #interrupt-cells = <2>;
356 gpio6: gpio@4805d000 {
357 compatible = "ti,omap4-gpio";
358 reg = <0x4805d000 0x200>;
359 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
363 interrupt-controller;
364 #interrupt-cells = <2>;
367 gpio7: gpio@48051000 {
368 compatible = "ti,omap4-gpio";
369 reg = <0x48051000 0x200>;
370 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
374 interrupt-controller;
375 #interrupt-cells = <2>;
378 gpio8: gpio@48053000 {
379 compatible = "ti,omap4-gpio";
380 reg = <0x48053000 0x200>;
381 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
385 interrupt-controller;
386 #interrupt-cells = <2>;
389 gpmc: gpmc@50000000 {
390 compatible = "ti,omap4430-gpmc";
391 reg = <0x50000000 0x1000>;
392 #address-cells = <2>;
394 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
398 gpmc,num-waitpins = <4>;
400 clocks = <&l3_iclk_div>;
402 interrupt-controller;
403 #interrupt-cells = <2>;
409 compatible = "ti,omap4-i2c";
410 reg = <0x48070000 0x100>;
411 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
412 #address-cells = <1>;
418 compatible = "ti,omap4-i2c";
419 reg = <0x48072000 0x100>;
420 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
421 #address-cells = <1>;
427 compatible = "ti,omap4-i2c";
428 reg = <0x48060000 0x100>;
429 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
430 #address-cells = <1>;
436 compatible = "ti,omap4-i2c";
437 reg = <0x4807a000 0x100>;
438 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
439 #address-cells = <1>;
445 compatible = "ti,omap4-i2c";
446 reg = <0x4807c000 0x100>;
447 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
448 #address-cells = <1>;
453 hwspinlock: spinlock@4a0f6000 {
454 compatible = "ti,omap4-hwspinlock";
455 reg = <0x4a0f6000 0x1000>;
456 ti,hwmods = "spinlock";
460 mcspi1: spi@48098000 {
461 compatible = "ti,omap4-mcspi";
462 reg = <0x48098000 0x200>;
463 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
464 #address-cells = <1>;
466 ti,hwmods = "mcspi1";
476 dma-names = "tx0", "rx0", "tx1", "rx1",
477 "tx2", "rx2", "tx3", "rx3";
480 mcspi2: spi@4809a000 {
481 compatible = "ti,omap4-mcspi";
482 reg = <0x4809a000 0x200>;
483 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
484 #address-cells = <1>;
486 ti,hwmods = "mcspi2";
492 dma-names = "tx0", "rx0", "tx1", "rx1";
495 mcspi3: spi@480b8000 {
496 compatible = "ti,omap4-mcspi";
497 reg = <0x480b8000 0x200>;
498 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
499 #address-cells = <1>;
501 ti,hwmods = "mcspi3";
503 dmas = <&sdma 15>, <&sdma 16>;
504 dma-names = "tx0", "rx0";
507 mcspi4: spi@480ba000 {
508 compatible = "ti,omap4-mcspi";
509 reg = <0x480ba000 0x200>;
510 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
511 #address-cells = <1>;
513 ti,hwmods = "mcspi4";
515 dmas = <&sdma 70>, <&sdma 71>;
516 dma-names = "tx0", "rx0";
519 uart1: serial@4806a000 {
520 compatible = "ti,omap4-uart";
521 reg = <0x4806a000 0x100>;
522 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
524 clock-frequency = <48000000>;
527 uart2: serial@4806c000 {
528 compatible = "ti,omap4-uart";
529 reg = <0x4806c000 0x100>;
530 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
532 clock-frequency = <48000000>;
535 uart3: serial@48020000 {
536 compatible = "ti,omap4-uart";
537 reg = <0x48020000 0x100>;
538 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
540 clock-frequency = <48000000>;
543 uart4: serial@4806e000 {
544 compatible = "ti,omap4-uart";
545 reg = <0x4806e000 0x100>;
546 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
548 clock-frequency = <48000000>;
551 uart5: serial@48066000 {
552 compatible = "ti,omap4-uart";
553 reg = <0x48066000 0x100>;
554 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
556 clock-frequency = <48000000>;
559 uart6: serial@48068000 {
560 compatible = "ti,omap4-uart";
561 reg = <0x48068000 0x100>;
562 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
564 clock-frequency = <48000000>;
568 compatible = "ti,omap4-hsmmc";
569 reg = <0x4809c000 0x400>;
570 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
573 ti,needs-special-reset;
574 dmas = <&sdma 61>, <&sdma 62>;
575 dma-names = "tx", "rx";
576 pbias-supply = <&pbias_mmc_reg>;
580 compatible = "ti,omap4-hsmmc";
581 reg = <0x480b4000 0x400>;
582 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
584 ti,needs-special-reset;
585 dmas = <&sdma 47>, <&sdma 48>;
586 dma-names = "tx", "rx";
590 compatible = "ti,omap4-hsmmc";
591 reg = <0x480ad000 0x400>;
592 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
594 ti,needs-special-reset;
595 dmas = <&sdma 77>, <&sdma 78>;
596 dma-names = "tx", "rx";
600 compatible = "ti,omap4-hsmmc";
601 reg = <0x480d1000 0x400>;
602 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
604 ti,needs-special-reset;
605 dmas = <&sdma 57>, <&sdma 58>;
606 dma-names = "tx", "rx";
610 compatible = "ti,omap4-hsmmc";
611 reg = <0x480d5000 0x400>;
612 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
614 ti,needs-special-reset;
615 dmas = <&sdma 59>, <&sdma 60>;
616 dma-names = "tx", "rx";
619 mmu_dsp: mmu@4a066000 {
620 compatible = "ti,omap4-iommu";
621 reg = <0x4a066000 0x100>;
622 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
623 ti,hwmods = "mmu_dsp";
627 mmu_ipu: mmu@55082000 {
628 compatible = "ti,omap4-iommu";
629 reg = <0x55082000 0x100>;
630 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
631 ti,hwmods = "mmu_ipu";
633 ti,iommu-bus-err-back;
636 keypad: keypad@4ae1c000 {
637 compatible = "ti,omap4-keypad";
638 reg = <0x4ae1c000 0x400>;
642 mcpdm: mcpdm@40132000 {
643 compatible = "ti,omap4-mcpdm";
644 reg = <0x40132000 0x7f>, /* MPU private access */
645 <0x49032000 0x7f>; /* L3 Interconnect */
646 reg-names = "mpu", "dma";
647 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
651 dma-names = "up_link", "dn_link";
655 dmic: dmic@4012e000 {
656 compatible = "ti,omap4-dmic";
657 reg = <0x4012e000 0x7f>, /* MPU private access */
658 <0x4902e000 0x7f>; /* L3 Interconnect */
659 reg-names = "mpu", "dma";
660 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
663 dma-names = "up_link";
667 mcbsp1: mcbsp@40122000 {
668 compatible = "ti,omap4-mcbsp";
669 reg = <0x40122000 0xff>, /* MPU private access */
670 <0x49022000 0xff>; /* L3 Interconnect */
671 reg-names = "mpu", "dma";
672 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
673 interrupt-names = "common";
674 ti,buffer-size = <128>;
675 ti,hwmods = "mcbsp1";
678 dma-names = "tx", "rx";
682 mcbsp2: mcbsp@40124000 {
683 compatible = "ti,omap4-mcbsp";
684 reg = <0x40124000 0xff>, /* MPU private access */
685 <0x49024000 0xff>; /* L3 Interconnect */
686 reg-names = "mpu", "dma";
687 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
688 interrupt-names = "common";
689 ti,buffer-size = <128>;
690 ti,hwmods = "mcbsp2";
693 dma-names = "tx", "rx";
697 mcbsp3: mcbsp@40126000 {
698 compatible = "ti,omap4-mcbsp";
699 reg = <0x40126000 0xff>, /* MPU private access */
700 <0x49026000 0xff>; /* L3 Interconnect */
701 reg-names = "mpu", "dma";
702 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
703 interrupt-names = "common";
704 ti,buffer-size = <128>;
705 ti,hwmods = "mcbsp3";
708 dma-names = "tx", "rx";
712 mailbox: mailbox@4a0f4000 {
713 compatible = "ti,omap4-mailbox";
714 reg = <0x4a0f4000 0x200>;
715 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
716 ti,hwmods = "mailbox";
718 ti,mbox-num-users = <3>;
719 ti,mbox-num-fifos = <8>;
721 ti,mbox-tx = <0 0 0>;
722 ti,mbox-rx = <1 0 0>;
725 ti,mbox-tx = <3 0 0>;
726 ti,mbox-rx = <2 0 0>;
730 timer1: timer@4ae18000 {
731 compatible = "ti,omap5430-timer";
732 reg = <0x4ae18000 0x80>;
733 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
734 ti,hwmods = "timer1";
738 timer2: timer@48032000 {
739 compatible = "ti,omap5430-timer";
740 reg = <0x48032000 0x80>;
741 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
742 ti,hwmods = "timer2";
745 timer3: timer@48034000 {
746 compatible = "ti,omap5430-timer";
747 reg = <0x48034000 0x80>;
748 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
749 ti,hwmods = "timer3";
752 timer4: timer@48036000 {
753 compatible = "ti,omap5430-timer";
754 reg = <0x48036000 0x80>;
755 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
756 ti,hwmods = "timer4";
759 timer5: timer@40138000 {
760 compatible = "ti,omap5430-timer";
761 reg = <0x40138000 0x80>,
763 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
764 ti,hwmods = "timer5";
769 timer6: timer@4013a000 {
770 compatible = "ti,omap5430-timer";
771 reg = <0x4013a000 0x80>,
773 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
774 ti,hwmods = "timer6";
779 timer7: timer@4013c000 {
780 compatible = "ti,omap5430-timer";
781 reg = <0x4013c000 0x80>,
783 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
784 ti,hwmods = "timer7";
788 timer8: timer@4013e000 {
789 compatible = "ti,omap5430-timer";
790 reg = <0x4013e000 0x80>,
792 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
793 ti,hwmods = "timer8";
798 timer9: timer@4803e000 {
799 compatible = "ti,omap5430-timer";
800 reg = <0x4803e000 0x80>;
801 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
802 ti,hwmods = "timer9";
806 timer10: timer@48086000 {
807 compatible = "ti,omap5430-timer";
808 reg = <0x48086000 0x80>;
809 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
810 ti,hwmods = "timer10";
814 timer11: timer@48088000 {
815 compatible = "ti,omap5430-timer";
816 reg = <0x48088000 0x80>;
817 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
818 ti,hwmods = "timer11";
823 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
824 reg = <0x4ae14000 0x80>;
825 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
826 ti,hwmods = "wd_timer2";
830 compatible = "ti,omap5-dmm";
831 reg = <0x4e000000 0x800>;
832 interrupts = <0 113 0x4>;
836 emif1: emif@4c000000 {
837 compatible = "ti,emif-4d5";
840 phy-type = <2>; /* DDR PHY type: Intelli PHY */
841 reg = <0x4c000000 0x400>;
842 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
843 hw-caps-read-idle-ctrl;
844 hw-caps-ll-interface;
848 emif2: emif@4d000000 {
849 compatible = "ti,emif-4d5";
852 phy-type = <2>; /* DDR PHY type: Intelli PHY */
853 reg = <0x4d000000 0x400>;
854 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
855 hw-caps-read-idle-ctrl;
856 hw-caps-ll-interface;
860 usb3: omap_dwc3@4a020000 {
861 compatible = "ti,dwc3";
862 ti,hwmods = "usb_otg_ss";
863 reg = <0x4a020000 0x10000>;
864 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
865 #address-cells = <1>;
869 dwc3: dwc3@4a030000 {
870 compatible = "snps,dwc3";
871 reg = <0x4a030000 0x10000>;
872 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
873 <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
874 <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
875 interrupt-names = "peripheral",
878 phys = <&usb2_phy>, <&usb3_phy>;
879 phy-names = "usb2-phy", "usb3-phy";
880 dr_mode = "peripheral";
885 compatible = "ti,omap-ocp2scp";
886 #address-cells = <1>;
888 reg = <0x4a080000 0x20>;
890 ti,hwmods = "ocp2scp1";
891 usb2_phy: usb2phy@4a084000 {
892 compatible = "ti,omap-usb2";
893 reg = <0x4a084000 0x7c>;
894 syscon-phy-power = <&scm_conf 0x300>;
895 clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
896 clock-names = "wkupclk", "refclk";
900 usb3_phy: usb3phy@4a084400 {
901 compatible = "ti,omap-usb3";
902 reg = <0x4a084400 0x80>,
905 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
906 syscon-phy-power = <&scm_conf 0x370>;
907 clocks = <&usb_phy_cm_clk32k>,
909 <&usb_otg_ss_refclk960m>;
910 clock-names = "wkupclk",
917 usbhstll: usbhstll@4a062000 {
918 compatible = "ti,usbhs-tll";
919 reg = <0x4a062000 0x1000>;
920 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
921 ti,hwmods = "usb_tll_hs";
924 usbhshost: usbhshost@4a064000 {
925 compatible = "ti,usbhs-host";
926 reg = <0x4a064000 0x800>;
927 ti,hwmods = "usb_host_hs";
928 #address-cells = <1>;
931 clocks = <&l3init_60m_fclk>,
934 clock-names = "refclk_60m_int",
938 usbhsohci: ohci@4a064800 {
939 compatible = "ti,ohci-omap3";
940 reg = <0x4a064800 0x400>;
941 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
944 usbhsehci: ehci@4a064c00 {
945 compatible = "ti,ehci-omap";
946 reg = <0x4a064c00 0x400>;
947 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
951 bandgap: bandgap@4a0021e0 {
952 reg = <0x4a0021e0 0xc
956 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
957 compatible = "ti,omap5430-bandgap";
959 #thermal-sensor-cells = <1>;
964 compatible = "ti,omap-ocp2scp";
965 #address-cells = <1>;
967 reg = <0x4a090000 0x20>;
969 ti,hwmods = "ocp2scp3";
970 sata_phy: phy@4a096000 {
971 compatible = "ti,phy-pipe3-sata";
972 reg = <0x4A096000 0x80>, /* phy_rx */
973 <0x4A096400 0x64>, /* phy_tx */
974 <0x4A096800 0x40>; /* pll_ctrl */
975 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
976 syscon-phy-power = <&scm_conf 0x374>;
977 clocks = <&sys_clkin>, <&sata_ref_clk>;
978 clock-names = "sysclk", "refclk";
983 sata: sata@4a141100 {
984 compatible = "snps,dwc-ahci";
985 reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
986 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
988 phy-names = "sata-phy";
989 clocks = <&sata_ref_clk>;
991 ports-implemented = <0x1>;
995 compatible = "ti,omap5-dss";
996 reg = <0x58000000 0x80>;
998 ti,hwmods = "dss_core";
999 clocks = <&dss_dss_clk>;
1000 clock-names = "fck";
1001 #address-cells = <1>;
1006 compatible = "ti,omap5-dispc";
1007 reg = <0x58001000 0x1000>;
1008 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1009 ti,hwmods = "dss_dispc";
1010 clocks = <&dss_dss_clk>;
1011 clock-names = "fck";
1014 rfbi: encoder@58002000 {
1015 compatible = "ti,omap5-rfbi";
1016 reg = <0x58002000 0x100>;
1017 status = "disabled";
1018 ti,hwmods = "dss_rfbi";
1019 clocks = <&dss_dss_clk>, <&l3_iclk_div>;
1020 clock-names = "fck", "ick";
1023 dsi1: encoder@58004000 {
1024 compatible = "ti,omap5-dsi";
1025 reg = <0x58004000 0x200>,
1028 reg-names = "proto", "phy", "pll";
1029 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1030 status = "disabled";
1031 ti,hwmods = "dss_dsi1";
1032 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1033 clock-names = "fck", "sys_clk";
1036 dsi2: encoder@58005000 {
1037 compatible = "ti,omap5-dsi";
1038 reg = <0x58009000 0x200>,
1041 reg-names = "proto", "phy", "pll";
1042 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
1043 status = "disabled";
1044 ti,hwmods = "dss_dsi2";
1045 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1046 clock-names = "fck", "sys_clk";
1049 hdmi: encoder@58060000 {
1050 compatible = "ti,omap5-hdmi";
1051 reg = <0x58040000 0x200>,
1054 <0x58060000 0x19000>;
1055 reg-names = "wp", "pll", "phy", "core";
1056 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1057 status = "disabled";
1058 ti,hwmods = "dss_hdmi";
1059 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1060 clock-names = "fck", "sys_clk";
1062 dma-names = "audio_tx";
1066 abb_mpu: regulator-abb-mpu {
1067 compatible = "ti,abb-v2";
1068 regulator-name = "abb_mpu";
1069 #address-cells = <0>;
1071 clocks = <&sys_clkin>;
1072 ti,settling-time = <50>;
1073 ti,clock-cycles = <16>;
1075 reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
1076 <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
1077 reg-names = "base-address", "int-address",
1078 "efuse-address", "ldo-address";
1079 ti,tranxdone-status-mask = <0x80>;
1080 /* LDOVBBMPU_MUX_CTRL */
1081 ti,ldovbb-override-mask = <0x400>;
1082 /* LDOVBBMPU_VSET_OUT */
1083 ti,ldovbb-vset-mask = <0x1F>;
1086 * NOTE: only FBB mode used but actual vset will
1087 * determine final biasing
1090 /*uV ABB efuse rbb_m fbb_m vset_m*/
1091 1060000 0 0x0 0 0x02000000 0x01F00000
1092 1250000 0 0x4 0 0x02000000 0x01F00000
1096 abb_mm: regulator-abb-mm {
1097 compatible = "ti,abb-v2";
1098 regulator-name = "abb_mm";
1099 #address-cells = <0>;
1101 clocks = <&sys_clkin>;
1102 ti,settling-time = <50>;
1103 ti,clock-cycles = <16>;
1105 reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
1106 <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
1107 reg-names = "base-address", "int-address",
1108 "efuse-address", "ldo-address";
1109 ti,tranxdone-status-mask = <0x80000000>;
1110 /* LDOVBBMM_MUX_CTRL */
1111 ti,ldovbb-override-mask = <0x400>;
1112 /* LDOVBBMM_VSET_OUT */
1113 ti,ldovbb-vset-mask = <0x1F>;
1116 * NOTE: only FBB mode used but actual vset will
1117 * determine final biasing
1120 /*uV ABB efuse rbb_m fbb_m vset_m*/
1121 1025000 0 0x0 0 0x02000000 0x01F00000
1122 1120000 0 0x4 0 0x02000000 0x01F00000
1129 polling-delay = <500>; /* milliseconds */
1132 /include/ "omap54xx-clocks.dtsi"