1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright Intel Corporation (C) 2017.
5 * Based on the i2c-axxia.c driver.
8 #include <linux/clkdev.h>
10 #include <linux/i2c.h>
11 #include <linux/iopoll.h>
12 #include <linux/interrupt.h>
13 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/platform_device.h>
18 #define ALTR_I2C_TFR_CMD 0x00 /* Transfer Command register */
19 #define ALTR_I2C_TFR_CMD_STA BIT(9) /* send START before byte */
20 #define ALTR_I2C_TFR_CMD_STO BIT(8) /* send STOP after byte */
21 #define ALTR_I2C_TFR_CMD_RW_D BIT(0) /* Direction of transfer */
22 #define ALTR_I2C_RX_DATA 0x04 /* RX data FIFO register */
23 #define ALTR_I2C_CTRL 0x08 /* Control register */
24 #define ALTR_I2C_CTRL_RXT_SHFT 4 /* RX FIFO Threshold */
25 #define ALTR_I2C_CTRL_TCT_SHFT 2 /* TFER CMD FIFO Threshold */
26 #define ALTR_I2C_CTRL_BSPEED BIT(1) /* Bus Speed (1=Fast) */
27 #define ALTR_I2C_CTRL_EN BIT(0) /* Enable Core (1=Enable) */
28 #define ALTR_I2C_ISER 0x0C /* Interrupt Status Enable register */
29 #define ALTR_I2C_ISER_RXOF_EN BIT(4) /* Enable RX OVERFLOW IRQ */
30 #define ALTR_I2C_ISER_ARB_EN BIT(3) /* Enable ARB LOST IRQ */
31 #define ALTR_I2C_ISER_NACK_EN BIT(2) /* Enable NACK DET IRQ */
32 #define ALTR_I2C_ISER_RXRDY_EN BIT(1) /* Enable RX Ready IRQ */
33 #define ALTR_I2C_ISER_TXRDY_EN BIT(0) /* Enable TX Ready IRQ */
34 #define ALTR_I2C_ISR 0x10 /* Interrupt Status register */
35 #define ALTR_I2C_ISR_RXOF BIT(4) /* RX OVERFLOW IRQ */
36 #define ALTR_I2C_ISR_ARB BIT(3) /* ARB LOST IRQ */
37 #define ALTR_I2C_ISR_NACK BIT(2) /* NACK DET IRQ */
38 #define ALTR_I2C_ISR_RXRDY BIT(1) /* RX Ready IRQ */
39 #define ALTR_I2C_ISR_TXRDY BIT(0) /* TX Ready IRQ */
40 #define ALTR_I2C_STATUS 0x14 /* Status register */
41 #define ALTR_I2C_STAT_CORE BIT(0) /* Core Status (0=idle) */
42 #define ALTR_I2C_TC_FIFO_LVL 0x18 /* Transfer FIFO LVL register */
43 #define ALTR_I2C_RX_FIFO_LVL 0x1C /* Receive FIFO LVL register */
44 #define ALTR_I2C_SCL_LOW 0x20 /* SCL low count register */
45 #define ALTR_I2C_SCL_HIGH 0x24 /* SCL high count register */
46 #define ALTR_I2C_SDA_HOLD 0x28 /* SDA hold count register */
48 #define ALTR_I2C_ALL_IRQ (ALTR_I2C_ISR_RXOF | ALTR_I2C_ISR_ARB | \
49 ALTR_I2C_ISR_NACK | ALTR_I2C_ISR_RXRDY | \
52 #define ALTR_I2C_THRESHOLD 0 /* IRQ Threshold at 1 element */
53 #define ALTR_I2C_DFLT_FIFO_SZ 4
54 #define ALTR_I2C_TIMEOUT 100000 /* 100ms */
55 #define ALTR_I2C_XFER_TIMEOUT (msecs_to_jiffies(250))
58 * altr_i2c_dev - I2C device context
59 * @base: pointer to register struct
60 * @msg: pointer to current message
61 * @msg_len: number of bytes transferred in msg
62 * @msg_err: error code for completed message
63 * @msg_complete: xfer completion object
64 * @dev: device reference
65 * @adapter: core i2c abstraction
66 * @i2c_clk: clock reference for i2c input clock
67 * @bus_clk_rate: current i2c bus clock rate
68 * @buf: ptr to msg buffer for easier use.
69 * @fifo_size: size of the FIFO passed in.
70 * @isr_mask: cached copy of local ISR enables.
71 * @isr_status: cached copy of local ISR status.
72 * @lock: spinlock for IRQ synchronization.
73 * @isr_mutex: mutex for IRQ thread.
80 struct completion msg_complete
;
82 struct i2c_adapter adapter
;
89 spinlock_t lock
; /* IRQ synchronization */
90 struct mutex isr_mutex
;
94 altr_i2c_int_enable(struct altr_i2c_dev
*idev
, u32 mask
, bool enable
)
99 spin_lock_irqsave(&idev
->lock
, flags
);
101 int_en
= readl(idev
->base
+ ALTR_I2C_ISER
);
103 idev
->isr_mask
= int_en
| mask
;
105 idev
->isr_mask
= int_en
& ~mask
;
107 writel(idev
->isr_mask
, idev
->base
+ ALTR_I2C_ISER
);
109 spin_unlock_irqrestore(&idev
->lock
, flags
);
112 static void altr_i2c_int_clear(struct altr_i2c_dev
*idev
, u32 mask
)
114 u32 int_en
= readl(idev
->base
+ ALTR_I2C_ISR
);
116 writel(int_en
| mask
, idev
->base
+ ALTR_I2C_ISR
);
119 static void altr_i2c_core_disable(struct altr_i2c_dev
*idev
)
121 u32 tmp
= readl(idev
->base
+ ALTR_I2C_CTRL
);
123 writel(tmp
& ~ALTR_I2C_CTRL_EN
, idev
->base
+ ALTR_I2C_CTRL
);
126 static void altr_i2c_core_enable(struct altr_i2c_dev
*idev
)
128 u32 tmp
= readl(idev
->base
+ ALTR_I2C_CTRL
);
130 writel(tmp
| ALTR_I2C_CTRL_EN
, idev
->base
+ ALTR_I2C_CTRL
);
133 static void altr_i2c_reset(struct altr_i2c_dev
*idev
)
135 altr_i2c_core_disable(idev
);
136 altr_i2c_core_enable(idev
);
139 static inline void altr_i2c_stop(struct altr_i2c_dev
*idev
)
141 writel(ALTR_I2C_TFR_CMD_STO
, idev
->base
+ ALTR_I2C_TFR_CMD
);
144 static void altr_i2c_init(struct altr_i2c_dev
*idev
)
146 u32 divisor
= clk_get_rate(idev
->i2c_clk
) / idev
->bus_clk_rate
;
147 u32 clk_mhz
= clk_get_rate(idev
->i2c_clk
) / 1000000;
148 u32 tmp
= (ALTR_I2C_THRESHOLD
<< ALTR_I2C_CTRL_RXT_SHFT
) |
149 (ALTR_I2C_THRESHOLD
<< ALTR_I2C_CTRL_TCT_SHFT
);
152 if (idev
->bus_clk_rate
<= I2C_MAX_STANDARD_MODE_FREQ
) {
153 tmp
&= ~ALTR_I2C_CTRL_BSPEED
;
154 /* Standard mode SCL 50/50 */
155 t_high
= divisor
* 1 / 2;
156 t_low
= divisor
* 1 / 2;
158 tmp
|= ALTR_I2C_CTRL_BSPEED
;
159 /* Fast mode SCL 33/66 */
160 t_high
= divisor
* 1 / 3;
161 t_low
= divisor
* 2 / 3;
163 writel(tmp
, idev
->base
+ ALTR_I2C_CTRL
);
165 dev_dbg(idev
->dev
, "rate=%uHz per_clk=%uMHz -> ratio=1:%u\n",
166 idev
->bus_clk_rate
, clk_mhz
, divisor
);
168 /* Reset controller */
169 altr_i2c_reset(idev
);
172 writel(t_high
, idev
->base
+ ALTR_I2C_SCL_HIGH
);
174 writel(t_low
, idev
->base
+ ALTR_I2C_SCL_LOW
);
175 /* SDA Hold Time, 300ns */
176 writel(3 * clk_mhz
/ 10, idev
->base
+ ALTR_I2C_SDA_HOLD
);
178 /* Mask all master interrupt bits */
179 altr_i2c_int_enable(idev
, ALTR_I2C_ALL_IRQ
, false);
183 * altr_i2c_transfer - On the last byte to be transmitted, send
184 * a Stop bit on the last byte.
186 static void altr_i2c_transfer(struct altr_i2c_dev
*idev
, u32 data
)
188 /* On the last byte to be transmitted, send STOP */
189 if (idev
->msg_len
== 1)
190 data
|= ALTR_I2C_TFR_CMD_STO
;
191 if (idev
->msg_len
> 0)
192 writel(data
, idev
->base
+ ALTR_I2C_TFR_CMD
);
196 * altr_i2c_empty_rx_fifo - Fetch data from RX FIFO until end of
197 * transfer. Send a Stop bit on the last byte.
199 static void altr_i2c_empty_rx_fifo(struct altr_i2c_dev
*idev
)
201 size_t rx_fifo_avail
= readl(idev
->base
+ ALTR_I2C_RX_FIFO_LVL
);
202 int bytes_to_transfer
= min(rx_fifo_avail
, idev
->msg_len
);
204 while (bytes_to_transfer
-- > 0) {
205 *idev
->buf
++ = readl(idev
->base
+ ALTR_I2C_RX_DATA
);
207 altr_i2c_transfer(idev
, 0);
212 * altr_i2c_fill_tx_fifo - Fill TX FIFO from current message buffer.
213 * @return: Number of bytes left to transfer.
215 static int altr_i2c_fill_tx_fifo(struct altr_i2c_dev
*idev
)
217 size_t tx_fifo_avail
= idev
->fifo_size
- readl(idev
->base
+
218 ALTR_I2C_TC_FIFO_LVL
);
219 int bytes_to_transfer
= min(tx_fifo_avail
, idev
->msg_len
);
220 int ret
= idev
->msg_len
- bytes_to_transfer
;
222 while (bytes_to_transfer
-- > 0) {
223 altr_i2c_transfer(idev
, *idev
->buf
++);
230 static irqreturn_t
altr_i2c_isr_quick(int irq
, void *_dev
)
232 struct altr_i2c_dev
*idev
= _dev
;
233 irqreturn_t ret
= IRQ_HANDLED
;
235 /* Read IRQ status but only interested in Enabled IRQs. */
236 idev
->isr_status
= readl(idev
->base
+ ALTR_I2C_ISR
) & idev
->isr_mask
;
237 if (idev
->isr_status
)
238 ret
= IRQ_WAKE_THREAD
;
243 static irqreturn_t
altr_i2c_isr(int irq
, void *_dev
)
246 bool read
, finish
= false;
247 struct altr_i2c_dev
*idev
= _dev
;
248 u32 status
= idev
->isr_status
;
250 mutex_lock(&idev
->isr_mutex
);
252 dev_warn(idev
->dev
, "unexpected interrupt\n");
253 altr_i2c_int_clear(idev
, ALTR_I2C_ALL_IRQ
);
256 read
= (idev
->msg
->flags
& I2C_M_RD
) != 0;
258 /* handle Lost Arbitration */
259 if (unlikely(status
& ALTR_I2C_ISR_ARB
)) {
260 altr_i2c_int_clear(idev
, ALTR_I2C_ISR_ARB
);
261 idev
->msg_err
= -EAGAIN
;
263 } else if (unlikely(status
& ALTR_I2C_ISR_NACK
)) {
264 dev_dbg(idev
->dev
, "Could not get ACK\n");
265 idev
->msg_err
= -ENXIO
;
266 altr_i2c_int_clear(idev
, ALTR_I2C_ISR_NACK
);
269 } else if (read
&& unlikely(status
& ALTR_I2C_ISR_RXOF
)) {
270 /* handle RX FIFO Overflow */
271 altr_i2c_empty_rx_fifo(idev
);
272 altr_i2c_int_clear(idev
, ALTR_I2C_ISR_RXRDY
);
274 dev_err(idev
->dev
, "RX FIFO Overflow\n");
276 } else if (read
&& (status
& ALTR_I2C_ISR_RXRDY
)) {
277 /* RX FIFO needs service? */
278 altr_i2c_empty_rx_fifo(idev
);
279 altr_i2c_int_clear(idev
, ALTR_I2C_ISR_RXRDY
);
282 } else if (!read
&& (status
& ALTR_I2C_ISR_TXRDY
)) {
283 /* TX FIFO needs service? */
284 altr_i2c_int_clear(idev
, ALTR_I2C_ISR_TXRDY
);
285 if (idev
->msg_len
> 0)
286 altr_i2c_fill_tx_fifo(idev
);
290 dev_warn(idev
->dev
, "Unexpected interrupt: 0x%x\n", status
);
291 altr_i2c_int_clear(idev
, ALTR_I2C_ALL_IRQ
);
295 /* Wait for the Core to finish */
296 ret
= readl_poll_timeout_atomic(idev
->base
+ ALTR_I2C_STATUS
,
298 !(status
& ALTR_I2C_STAT_CORE
),
299 1, ALTR_I2C_TIMEOUT
);
301 dev_err(idev
->dev
, "message timeout\n");
302 altr_i2c_int_enable(idev
, ALTR_I2C_ALL_IRQ
, false);
303 altr_i2c_int_clear(idev
, ALTR_I2C_ALL_IRQ
);
304 complete(&idev
->msg_complete
);
305 dev_dbg(idev
->dev
, "Message Complete\n");
308 mutex_unlock(&idev
->isr_mutex
);
313 static int altr_i2c_xfer_msg(struct altr_i2c_dev
*idev
, struct i2c_msg
*msg
)
315 u32 imask
= ALTR_I2C_ISR_RXOF
| ALTR_I2C_ISR_ARB
| ALTR_I2C_ISR_NACK
;
316 unsigned long time_left
;
318 u8 addr
= i2c_8bit_addr_from_msg(msg
);
320 mutex_lock(&idev
->isr_mutex
);
322 idev
->msg_len
= msg
->len
;
323 idev
->buf
= msg
->buf
;
325 reinit_completion(&idev
->msg_complete
);
326 altr_i2c_core_enable(idev
);
328 /* Make sure RX FIFO is empty */
330 readl(idev
->base
+ ALTR_I2C_RX_DATA
);
331 } while (readl(idev
->base
+ ALTR_I2C_RX_FIFO_LVL
));
333 writel(ALTR_I2C_TFR_CMD_STA
| addr
, idev
->base
+ ALTR_I2C_TFR_CMD
);
335 if ((msg
->flags
& I2C_M_RD
) != 0) {
336 imask
|= ALTR_I2C_ISER_RXOF_EN
| ALTR_I2C_ISER_RXRDY_EN
;
337 altr_i2c_int_enable(idev
, imask
, true);
338 /* write the first byte to start the RX */
339 altr_i2c_transfer(idev
, 0);
341 imask
|= ALTR_I2C_ISR_TXRDY
;
342 altr_i2c_int_enable(idev
, imask
, true);
343 altr_i2c_fill_tx_fifo(idev
);
345 mutex_unlock(&idev
->isr_mutex
);
347 time_left
= wait_for_completion_timeout(&idev
->msg_complete
,
348 ALTR_I2C_XFER_TIMEOUT
);
349 altr_i2c_int_enable(idev
, imask
, false);
351 value
= readl(idev
->base
+ ALTR_I2C_STATUS
) & ALTR_I2C_STAT_CORE
;
353 dev_err(idev
->dev
, "Core Status not IDLE...\n");
355 if (time_left
== 0) {
356 idev
->msg_err
= -ETIMEDOUT
;
357 dev_dbg(idev
->dev
, "Transaction timed out.\n");
360 altr_i2c_core_disable(idev
);
362 return idev
->msg_err
;
366 altr_i2c_xfer(struct i2c_adapter
*adap
, struct i2c_msg
*msgs
, int num
)
368 struct altr_i2c_dev
*idev
= i2c_get_adapdata(adap
);
371 for (i
= 0; i
< num
; i
++) {
372 ret
= altr_i2c_xfer_msg(idev
, msgs
++);
379 static u32
altr_i2c_func(struct i2c_adapter
*adap
)
381 return I2C_FUNC_I2C
| I2C_FUNC_SMBUS_EMUL
;
384 static const struct i2c_algorithm altr_i2c_algo
= {
385 .master_xfer
= altr_i2c_xfer
,
386 .functionality
= altr_i2c_func
,
389 static int altr_i2c_probe(struct platform_device
*pdev
)
391 struct altr_i2c_dev
*idev
= NULL
;
392 struct resource
*res
;
395 idev
= devm_kzalloc(&pdev
->dev
, sizeof(*idev
), GFP_KERNEL
);
399 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
400 idev
->base
= devm_ioremap_resource(&pdev
->dev
, res
);
401 if (IS_ERR(idev
->base
))
402 return PTR_ERR(idev
->base
);
404 irq
= platform_get_irq(pdev
, 0);
406 dev_err(&pdev
->dev
, "missing interrupt resource\n");
410 idev
->i2c_clk
= devm_clk_get(&pdev
->dev
, NULL
);
411 if (IS_ERR(idev
->i2c_clk
)) {
412 dev_err(&pdev
->dev
, "missing clock\n");
413 return PTR_ERR(idev
->i2c_clk
);
416 idev
->dev
= &pdev
->dev
;
417 init_completion(&idev
->msg_complete
);
418 spin_lock_init(&idev
->lock
);
419 mutex_init(&idev
->isr_mutex
);
421 ret
= device_property_read_u32(idev
->dev
, "fifo-size",
424 dev_err(&pdev
->dev
, "FIFO size set to default of %d\n",
425 ALTR_I2C_DFLT_FIFO_SZ
);
426 idev
->fifo_size
= ALTR_I2C_DFLT_FIFO_SZ
;
429 ret
= device_property_read_u32(idev
->dev
, "clock-frequency",
430 &idev
->bus_clk_rate
);
432 dev_err(&pdev
->dev
, "Default to 100kHz\n");
433 idev
->bus_clk_rate
= I2C_MAX_STANDARD_MODE_FREQ
; /* default clock rate */
436 if (idev
->bus_clk_rate
> I2C_MAX_FAST_MODE_FREQ
) {
437 dev_err(&pdev
->dev
, "invalid clock-frequency %d\n",
442 ret
= devm_request_threaded_irq(&pdev
->dev
, irq
, altr_i2c_isr_quick
,
443 altr_i2c_isr
, IRQF_ONESHOT
,
446 dev_err(&pdev
->dev
, "failed to claim IRQ %d\n", irq
);
450 ret
= clk_prepare_enable(idev
->i2c_clk
);
452 dev_err(&pdev
->dev
, "failed to enable clock\n");
458 i2c_set_adapdata(&idev
->adapter
, idev
);
459 strlcpy(idev
->adapter
.name
, pdev
->name
, sizeof(idev
->adapter
.name
));
460 idev
->adapter
.owner
= THIS_MODULE
;
461 idev
->adapter
.algo
= &altr_i2c_algo
;
462 idev
->adapter
.dev
.parent
= &pdev
->dev
;
463 idev
->adapter
.dev
.of_node
= pdev
->dev
.of_node
;
465 platform_set_drvdata(pdev
, idev
);
467 ret
= i2c_add_adapter(&idev
->adapter
);
469 clk_disable_unprepare(idev
->i2c_clk
);
472 dev_info(&pdev
->dev
, "Altera SoftIP I2C Probe Complete\n");
477 static int altr_i2c_remove(struct platform_device
*pdev
)
479 struct altr_i2c_dev
*idev
= platform_get_drvdata(pdev
);
481 clk_disable_unprepare(idev
->i2c_clk
);
482 i2c_del_adapter(&idev
->adapter
);
487 /* Match table for of_platform binding */
488 static const struct of_device_id altr_i2c_of_match
[] = {
489 { .compatible
= "altr,softip-i2c-v1.0" },
492 MODULE_DEVICE_TABLE(of
, altr_i2c_of_match
);
494 static struct platform_driver altr_i2c_driver
= {
495 .probe
= altr_i2c_probe
,
496 .remove
= altr_i2c_remove
,
498 .name
= "altera-i2c",
499 .of_match_table
= altr_i2c_of_match
,
503 module_platform_driver(altr_i2c_driver
);
505 MODULE_DESCRIPTION("Altera Soft IP I2C bus driver");
506 MODULE_AUTHOR("Thor Thayer <thor.thayer@linux.intel.com>");
507 MODULE_LICENSE("GPL v2");