[ORC] Add std::tuple support to SimplePackedSerialization.
[llvm-project.git] / llvm / lib / Target / ARM / ARMLoadStoreOptimizer.cpp
blob6b114f8d53e63498a137157e512f5eff1db2f213
1 //===- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass -------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 /// \file This file contains a pass that performs load / store related peephole
10 /// optimizations. This pass should be run after register allocation.
12 //===----------------------------------------------------------------------===//
14 #include "ARM.h"
15 #include "ARMBaseInstrInfo.h"
16 #include "ARMBaseRegisterInfo.h"
17 #include "ARMISelLowering.h"
18 #include "ARMMachineFunctionInfo.h"
19 #include "ARMSubtarget.h"
20 #include "MCTargetDesc/ARMAddressingModes.h"
21 #include "MCTargetDesc/ARMBaseInfo.h"
22 #include "Utils/ARMBaseInfo.h"
23 #include "llvm/ADT/ArrayRef.h"
24 #include "llvm/ADT/DenseMap.h"
25 #include "llvm/ADT/DenseSet.h"
26 #include "llvm/ADT/STLExtras.h"
27 #include "llvm/ADT/SmallPtrSet.h"
28 #include "llvm/ADT/SmallSet.h"
29 #include "llvm/ADT/SmallVector.h"
30 #include "llvm/ADT/Statistic.h"
31 #include "llvm/ADT/iterator_range.h"
32 #include "llvm/Analysis/AliasAnalysis.h"
33 #include "llvm/CodeGen/LivePhysRegs.h"
34 #include "llvm/CodeGen/MachineBasicBlock.h"
35 #include "llvm/CodeGen/MachineDominators.h"
36 #include "llvm/CodeGen/MachineFunction.h"
37 #include "llvm/CodeGen/MachineFunctionPass.h"
38 #include "llvm/CodeGen/MachineInstr.h"
39 #include "llvm/CodeGen/MachineInstrBuilder.h"
40 #include "llvm/CodeGen/MachineMemOperand.h"
41 #include "llvm/CodeGen/MachineOperand.h"
42 #include "llvm/CodeGen/MachineRegisterInfo.h"
43 #include "llvm/CodeGen/RegisterClassInfo.h"
44 #include "llvm/CodeGen/TargetFrameLowering.h"
45 #include "llvm/CodeGen/TargetInstrInfo.h"
46 #include "llvm/CodeGen/TargetLowering.h"
47 #include "llvm/CodeGen/TargetRegisterInfo.h"
48 #include "llvm/CodeGen/TargetSubtargetInfo.h"
49 #include "llvm/IR/DataLayout.h"
50 #include "llvm/IR/DebugLoc.h"
51 #include "llvm/IR/DerivedTypes.h"
52 #include "llvm/IR/Function.h"
53 #include "llvm/IR/Type.h"
54 #include "llvm/InitializePasses.h"
55 #include "llvm/MC/MCInstrDesc.h"
56 #include "llvm/Pass.h"
57 #include "llvm/Support/Allocator.h"
58 #include "llvm/Support/CommandLine.h"
59 #include "llvm/Support/Debug.h"
60 #include "llvm/Support/ErrorHandling.h"
61 #include "llvm/Support/raw_ostream.h"
62 #include <algorithm>
63 #include <cassert>
64 #include <cstddef>
65 #include <cstdlib>
66 #include <iterator>
67 #include <limits>
68 #include <utility>
70 using namespace llvm;
72 #define DEBUG_TYPE "arm-ldst-opt"
74 STATISTIC(NumLDMGened , "Number of ldm instructions generated");
75 STATISTIC(NumSTMGened , "Number of stm instructions generated");
76 STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
77 STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
78 STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
79 STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
80 STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
81 STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
82 STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
83 STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
84 STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
86 /// This switch disables formation of double/multi instructions that could
87 /// potentially lead to (new) alignment traps even with CCR.UNALIGN_TRP
88 /// disabled. This can be used to create libraries that are robust even when
89 /// users provoke undefined behaviour by supplying misaligned pointers.
90 /// \see mayCombineMisaligned()
91 static cl::opt<bool>
92 AssumeMisalignedLoadStores("arm-assume-misaligned-load-store", cl::Hidden,
93 cl::init(false), cl::desc("Be more conservative in ARM load/store opt"));
95 #define ARM_LOAD_STORE_OPT_NAME "ARM load / store optimization pass"
97 namespace {
99 /// Post- register allocation pass the combine load / store instructions to
100 /// form ldm / stm instructions.
101 struct ARMLoadStoreOpt : public MachineFunctionPass {
102 static char ID;
104 const MachineFunction *MF;
105 const TargetInstrInfo *TII;
106 const TargetRegisterInfo *TRI;
107 const ARMSubtarget *STI;
108 const TargetLowering *TL;
109 ARMFunctionInfo *AFI;
110 LivePhysRegs LiveRegs;
111 RegisterClassInfo RegClassInfo;
112 MachineBasicBlock::const_iterator LiveRegPos;
113 bool LiveRegsValid;
114 bool RegClassInfoValid;
115 bool isThumb1, isThumb2;
117 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
119 bool runOnMachineFunction(MachineFunction &Fn) override;
121 MachineFunctionProperties getRequiredProperties() const override {
122 return MachineFunctionProperties().set(
123 MachineFunctionProperties::Property::NoVRegs);
126 StringRef getPassName() const override { return ARM_LOAD_STORE_OPT_NAME; }
128 private:
129 /// A set of load/store MachineInstrs with same base register sorted by
130 /// offset.
131 struct MemOpQueueEntry {
132 MachineInstr *MI;
133 int Offset; ///< Load/Store offset.
134 unsigned Position; ///< Position as counted from end of basic block.
136 MemOpQueueEntry(MachineInstr &MI, int Offset, unsigned Position)
137 : MI(&MI), Offset(Offset), Position(Position) {}
139 using MemOpQueue = SmallVector<MemOpQueueEntry, 8>;
141 /// A set of MachineInstrs that fulfill (nearly all) conditions to get
142 /// merged into a LDM/STM.
143 struct MergeCandidate {
144 /// List of instructions ordered by load/store offset.
145 SmallVector<MachineInstr*, 4> Instrs;
147 /// Index in Instrs of the instruction being latest in the schedule.
148 unsigned LatestMIIdx;
150 /// Index in Instrs of the instruction being earliest in the schedule.
151 unsigned EarliestMIIdx;
153 /// Index into the basic block where the merged instruction will be
154 /// inserted. (See MemOpQueueEntry.Position)
155 unsigned InsertPos;
157 /// Whether the instructions can be merged into a ldm/stm instruction.
158 bool CanMergeToLSMulti;
160 /// Whether the instructions can be merged into a ldrd/strd instruction.
161 bool CanMergeToLSDouble;
163 SpecificBumpPtrAllocator<MergeCandidate> Allocator;
164 SmallVector<const MergeCandidate*,4> Candidates;
165 SmallVector<MachineInstr*,4> MergeBaseCandidates;
167 void moveLiveRegsBefore(const MachineBasicBlock &MBB,
168 MachineBasicBlock::const_iterator Before);
169 unsigned findFreeReg(const TargetRegisterClass &RegClass);
170 void UpdateBaseRegUses(MachineBasicBlock &MBB,
171 MachineBasicBlock::iterator MBBI, const DebugLoc &DL,
172 unsigned Base, unsigned WordOffset,
173 ARMCC::CondCodes Pred, unsigned PredReg);
174 MachineInstr *CreateLoadStoreMulti(
175 MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
176 int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
177 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
178 ArrayRef<std::pair<unsigned, bool>> Regs,
179 ArrayRef<MachineInstr*> Instrs);
180 MachineInstr *CreateLoadStoreDouble(
181 MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
182 int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
183 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
184 ArrayRef<std::pair<unsigned, bool>> Regs,
185 ArrayRef<MachineInstr*> Instrs) const;
186 void FormCandidates(const MemOpQueue &MemOps);
187 MachineInstr *MergeOpsUpdate(const MergeCandidate &Cand);
188 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
189 MachineBasicBlock::iterator &MBBI);
190 bool MergeBaseUpdateLoadStore(MachineInstr *MI);
191 bool MergeBaseUpdateLSMultiple(MachineInstr *MI);
192 bool MergeBaseUpdateLSDouble(MachineInstr &MI) const;
193 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
194 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
195 bool CombineMovBx(MachineBasicBlock &MBB);
198 } // end anonymous namespace
200 char ARMLoadStoreOpt::ID = 0;
202 INITIALIZE_PASS(ARMLoadStoreOpt, "arm-ldst-opt", ARM_LOAD_STORE_OPT_NAME, false,
203 false)
205 static bool definesCPSR(const MachineInstr &MI) {
206 for (const auto &MO : MI.operands()) {
207 if (!MO.isReg())
208 continue;
209 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
210 // If the instruction has live CPSR def, then it's not safe to fold it
211 // into load / store.
212 return true;
215 return false;
218 static int getMemoryOpOffset(const MachineInstr &MI) {
219 unsigned Opcode = MI.getOpcode();
220 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
221 unsigned NumOperands = MI.getDesc().getNumOperands();
222 unsigned OffField = MI.getOperand(NumOperands - 3).getImm();
224 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
225 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
226 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
227 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
228 return OffField;
230 // Thumb1 immediate offsets are scaled by 4
231 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi ||
232 Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
233 return OffField * 4;
235 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
236 : ARM_AM::getAM5Offset(OffField) * 4;
237 ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
238 : ARM_AM::getAM5Op(OffField);
240 if (Op == ARM_AM::sub)
241 return -Offset;
243 return Offset;
246 static const MachineOperand &getLoadStoreBaseOp(const MachineInstr &MI) {
247 return MI.getOperand(1);
250 static const MachineOperand &getLoadStoreRegOp(const MachineInstr &MI) {
251 return MI.getOperand(0);
254 static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) {
255 switch (Opcode) {
256 default: llvm_unreachable("Unhandled opcode!");
257 case ARM::LDRi12:
258 ++NumLDMGened;
259 switch (Mode) {
260 default: llvm_unreachable("Unhandled submode!");
261 case ARM_AM::ia: return ARM::LDMIA;
262 case ARM_AM::da: return ARM::LDMDA;
263 case ARM_AM::db: return ARM::LDMDB;
264 case ARM_AM::ib: return ARM::LDMIB;
266 case ARM::STRi12:
267 ++NumSTMGened;
268 switch (Mode) {
269 default: llvm_unreachable("Unhandled submode!");
270 case ARM_AM::ia: return ARM::STMIA;
271 case ARM_AM::da: return ARM::STMDA;
272 case ARM_AM::db: return ARM::STMDB;
273 case ARM_AM::ib: return ARM::STMIB;
275 case ARM::tLDRi:
276 case ARM::tLDRspi:
277 // tLDMIA is writeback-only - unless the base register is in the input
278 // reglist.
279 ++NumLDMGened;
280 switch (Mode) {
281 default: llvm_unreachable("Unhandled submode!");
282 case ARM_AM::ia: return ARM::tLDMIA;
284 case ARM::tSTRi:
285 case ARM::tSTRspi:
286 // There is no non-writeback tSTMIA either.
287 ++NumSTMGened;
288 switch (Mode) {
289 default: llvm_unreachable("Unhandled submode!");
290 case ARM_AM::ia: return ARM::tSTMIA_UPD;
292 case ARM::t2LDRi8:
293 case ARM::t2LDRi12:
294 ++NumLDMGened;
295 switch (Mode) {
296 default: llvm_unreachable("Unhandled submode!");
297 case ARM_AM::ia: return ARM::t2LDMIA;
298 case ARM_AM::db: return ARM::t2LDMDB;
300 case ARM::t2STRi8:
301 case ARM::t2STRi12:
302 ++NumSTMGened;
303 switch (Mode) {
304 default: llvm_unreachable("Unhandled submode!");
305 case ARM_AM::ia: return ARM::t2STMIA;
306 case ARM_AM::db: return ARM::t2STMDB;
308 case ARM::VLDRS:
309 ++NumVLDMGened;
310 switch (Mode) {
311 default: llvm_unreachable("Unhandled submode!");
312 case ARM_AM::ia: return ARM::VLDMSIA;
313 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
315 case ARM::VSTRS:
316 ++NumVSTMGened;
317 switch (Mode) {
318 default: llvm_unreachable("Unhandled submode!");
319 case ARM_AM::ia: return ARM::VSTMSIA;
320 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
322 case ARM::VLDRD:
323 ++NumVLDMGened;
324 switch (Mode) {
325 default: llvm_unreachable("Unhandled submode!");
326 case ARM_AM::ia: return ARM::VLDMDIA;
327 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
329 case ARM::VSTRD:
330 ++NumVSTMGened;
331 switch (Mode) {
332 default: llvm_unreachable("Unhandled submode!");
333 case ARM_AM::ia: return ARM::VSTMDIA;
334 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
339 static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) {
340 switch (Opcode) {
341 default: llvm_unreachable("Unhandled opcode!");
342 case ARM::LDMIA_RET:
343 case ARM::LDMIA:
344 case ARM::LDMIA_UPD:
345 case ARM::STMIA:
346 case ARM::STMIA_UPD:
347 case ARM::tLDMIA:
348 case ARM::tLDMIA_UPD:
349 case ARM::tSTMIA_UPD:
350 case ARM::t2LDMIA_RET:
351 case ARM::t2LDMIA:
352 case ARM::t2LDMIA_UPD:
353 case ARM::t2STMIA:
354 case ARM::t2STMIA_UPD:
355 case ARM::VLDMSIA:
356 case ARM::VLDMSIA_UPD:
357 case ARM::VSTMSIA:
358 case ARM::VSTMSIA_UPD:
359 case ARM::VLDMDIA:
360 case ARM::VLDMDIA_UPD:
361 case ARM::VSTMDIA:
362 case ARM::VSTMDIA_UPD:
363 return ARM_AM::ia;
365 case ARM::LDMDA:
366 case ARM::LDMDA_UPD:
367 case ARM::STMDA:
368 case ARM::STMDA_UPD:
369 return ARM_AM::da;
371 case ARM::LDMDB:
372 case ARM::LDMDB_UPD:
373 case ARM::STMDB:
374 case ARM::STMDB_UPD:
375 case ARM::t2LDMDB:
376 case ARM::t2LDMDB_UPD:
377 case ARM::t2STMDB:
378 case ARM::t2STMDB_UPD:
379 case ARM::VLDMSDB_UPD:
380 case ARM::VSTMSDB_UPD:
381 case ARM::VLDMDDB_UPD:
382 case ARM::VSTMDDB_UPD:
383 return ARM_AM::db;
385 case ARM::LDMIB:
386 case ARM::LDMIB_UPD:
387 case ARM::STMIB:
388 case ARM::STMIB_UPD:
389 return ARM_AM::ib;
393 static bool isT1i32Load(unsigned Opc) {
394 return Opc == ARM::tLDRi || Opc == ARM::tLDRspi;
397 static bool isT2i32Load(unsigned Opc) {
398 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
401 static bool isi32Load(unsigned Opc) {
402 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
405 static bool isT1i32Store(unsigned Opc) {
406 return Opc == ARM::tSTRi || Opc == ARM::tSTRspi;
409 static bool isT2i32Store(unsigned Opc) {
410 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
413 static bool isi32Store(unsigned Opc) {
414 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
417 static bool isLoadSingle(unsigned Opc) {
418 return isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
421 static unsigned getImmScale(unsigned Opc) {
422 switch (Opc) {
423 default: llvm_unreachable("Unhandled opcode!");
424 case ARM::tLDRi:
425 case ARM::tSTRi:
426 case ARM::tLDRspi:
427 case ARM::tSTRspi:
428 return 1;
429 case ARM::tLDRHi:
430 case ARM::tSTRHi:
431 return 2;
432 case ARM::tLDRBi:
433 case ARM::tSTRBi:
434 return 4;
438 static unsigned getLSMultipleTransferSize(const MachineInstr *MI) {
439 switch (MI->getOpcode()) {
440 default: return 0;
441 case ARM::LDRi12:
442 case ARM::STRi12:
443 case ARM::tLDRi:
444 case ARM::tSTRi:
445 case ARM::tLDRspi:
446 case ARM::tSTRspi:
447 case ARM::t2LDRi8:
448 case ARM::t2LDRi12:
449 case ARM::t2STRi8:
450 case ARM::t2STRi12:
451 case ARM::VLDRS:
452 case ARM::VSTRS:
453 return 4;
454 case ARM::VLDRD:
455 case ARM::VSTRD:
456 return 8;
457 case ARM::LDMIA:
458 case ARM::LDMDA:
459 case ARM::LDMDB:
460 case ARM::LDMIB:
461 case ARM::STMIA:
462 case ARM::STMDA:
463 case ARM::STMDB:
464 case ARM::STMIB:
465 case ARM::tLDMIA:
466 case ARM::tLDMIA_UPD:
467 case ARM::tSTMIA_UPD:
468 case ARM::t2LDMIA:
469 case ARM::t2LDMDB:
470 case ARM::t2STMIA:
471 case ARM::t2STMDB:
472 case ARM::VLDMSIA:
473 case ARM::VSTMSIA:
474 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
475 case ARM::VLDMDIA:
476 case ARM::VSTMDIA:
477 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
481 /// Update future uses of the base register with the offset introduced
482 /// due to writeback. This function only works on Thumb1.
483 void ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
484 MachineBasicBlock::iterator MBBI,
485 const DebugLoc &DL, unsigned Base,
486 unsigned WordOffset,
487 ARMCC::CondCodes Pred,
488 unsigned PredReg) {
489 assert(isThumb1 && "Can only update base register uses for Thumb1!");
490 // Start updating any instructions with immediate offsets. Insert a SUB before
491 // the first non-updateable instruction (if any).
492 for (; MBBI != MBB.end(); ++MBBI) {
493 bool InsertSub = false;
494 unsigned Opc = MBBI->getOpcode();
496 if (MBBI->readsRegister(Base)) {
497 int Offset;
498 bool IsLoad =
499 Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
500 bool IsStore =
501 Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
503 if (IsLoad || IsStore) {
504 // Loads and stores with immediate offsets can be updated, but only if
505 // the new offset isn't negative.
506 // The MachineOperand containing the offset immediate is the last one
507 // before predicates.
508 MachineOperand &MO =
509 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
510 // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
511 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
513 // If storing the base register, it needs to be reset first.
514 Register InstrSrcReg = getLoadStoreRegOp(*MBBI).getReg();
516 if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
517 MO.setImm(Offset);
518 else
519 InsertSub = true;
520 } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
521 !definesCPSR(*MBBI)) {
522 // SUBS/ADDS using this register, with a dead def of the CPSR.
523 // Merge it with the update; if the merged offset is too large,
524 // insert a new sub instead.
525 MachineOperand &MO =
526 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
527 Offset = (Opc == ARM::tSUBi8) ?
528 MO.getImm() + WordOffset * 4 :
529 MO.getImm() - WordOffset * 4 ;
530 if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
531 // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
532 // Offset == 0.
533 MO.setImm(Offset);
534 // The base register has now been reset, so exit early.
535 return;
536 } else {
537 InsertSub = true;
539 } else {
540 // Can't update the instruction.
541 InsertSub = true;
543 } else if (definesCPSR(*MBBI) || MBBI->isCall() || MBBI->isBranch()) {
544 // Since SUBS sets the condition flags, we can't place the base reset
545 // after an instruction that has a live CPSR def.
546 // The base register might also contain an argument for a function call.
547 InsertSub = true;
550 if (InsertSub) {
551 // An instruction above couldn't be updated, so insert a sub.
552 BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base)
553 .add(t1CondCodeOp(true))
554 .addReg(Base)
555 .addImm(WordOffset * 4)
556 .addImm(Pred)
557 .addReg(PredReg);
558 return;
561 if (MBBI->killsRegister(Base) || MBBI->definesRegister(Base))
562 // Register got killed. Stop updating.
563 return;
566 // End of block was reached.
567 if (MBB.succ_size() > 0) {
568 // FIXME: Because of a bug, live registers are sometimes missing from
569 // the successor blocks' live-in sets. This means we can't trust that
570 // information and *always* have to reset at the end of a block.
571 // See PR21029.
572 if (MBBI != MBB.end()) --MBBI;
573 BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base)
574 .add(t1CondCodeOp(true))
575 .addReg(Base)
576 .addImm(WordOffset * 4)
577 .addImm(Pred)
578 .addReg(PredReg);
582 /// Return the first register of class \p RegClass that is not in \p Regs.
583 unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) {
584 if (!RegClassInfoValid) {
585 RegClassInfo.runOnMachineFunction(*MF);
586 RegClassInfoValid = true;
589 for (unsigned Reg : RegClassInfo.getOrder(&RegClass))
590 if (LiveRegs.available(MF->getRegInfo(), Reg))
591 return Reg;
592 return 0;
595 /// Compute live registers just before instruction \p Before (in normal schedule
596 /// direction). Computes backwards so multiple queries in the same block must
597 /// come in reverse order.
598 void ARMLoadStoreOpt::moveLiveRegsBefore(const MachineBasicBlock &MBB,
599 MachineBasicBlock::const_iterator Before) {
600 // Initialize if we never queried in this block.
601 if (!LiveRegsValid) {
602 LiveRegs.init(*TRI);
603 LiveRegs.addLiveOuts(MBB);
604 LiveRegPos = MBB.end();
605 LiveRegsValid = true;
607 // Move backward just before the "Before" position.
608 while (LiveRegPos != Before) {
609 --LiveRegPos;
610 LiveRegs.stepBackward(*LiveRegPos);
614 static bool ContainsReg(const ArrayRef<std::pair<unsigned, bool>> &Regs,
615 unsigned Reg) {
616 for (const std::pair<unsigned, bool> &R : Regs)
617 if (R.first == Reg)
618 return true;
619 return false;
622 /// Create and insert a LDM or STM with Base as base register and registers in
623 /// Regs as the register operands that would be loaded / stored. It returns
624 /// true if the transformation is done.
625 MachineInstr *ARMLoadStoreOpt::CreateLoadStoreMulti(
626 MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
627 int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
628 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
629 ArrayRef<std::pair<unsigned, bool>> Regs,
630 ArrayRef<MachineInstr*> Instrs) {
631 unsigned NumRegs = Regs.size();
632 assert(NumRegs > 1);
634 // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
635 // Compute liveness information for that register to make the decision.
636 bool SafeToClobberCPSR = !isThumb1 ||
637 (MBB.computeRegisterLiveness(TRI, ARM::CPSR, InsertBefore, 20) ==
638 MachineBasicBlock::LQR_Dead);
640 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
642 // Exception: If the base register is in the input reglist, Thumb1 LDM is
643 // non-writeback.
644 // It's also not possible to merge an STR of the base register in Thumb1.
645 if (isThumb1 && ContainsReg(Regs, Base)) {
646 assert(Base != ARM::SP && "Thumb1 does not allow SP in register list");
647 if (Opcode == ARM::tLDRi)
648 Writeback = false;
649 else if (Opcode == ARM::tSTRi)
650 return nullptr;
653 ARM_AM::AMSubMode Mode = ARM_AM::ia;
654 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
655 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
656 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
658 if (Offset == 4 && haveIBAndDA) {
659 Mode = ARM_AM::ib;
660 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
661 Mode = ARM_AM::da;
662 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
663 // VLDM/VSTM do not support DB mode without also updating the base reg.
664 Mode = ARM_AM::db;
665 } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) {
666 // Check if this is a supported opcode before inserting instructions to
667 // calculate a new base register.
668 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return nullptr;
670 // If starting offset isn't zero, insert a MI to materialize a new base.
671 // But only do so if it is cost effective, i.e. merging more than two
672 // loads / stores.
673 if (NumRegs <= 2)
674 return nullptr;
676 // On Thumb1, it's not worth materializing a new base register without
677 // clobbering the CPSR (i.e. not using ADDS/SUBS).
678 if (!SafeToClobberCPSR)
679 return nullptr;
681 unsigned NewBase;
682 if (isi32Load(Opcode)) {
683 // If it is a load, then just use one of the destination registers
684 // as the new base. Will no longer be writeback in Thumb1.
685 NewBase = Regs[NumRegs-1].first;
686 Writeback = false;
687 } else {
688 // Find a free register that we can use as scratch register.
689 moveLiveRegsBefore(MBB, InsertBefore);
690 // The merged instruction does not exist yet but will use several Regs if
691 // it is a Store.
692 if (!isLoadSingle(Opcode))
693 for (const std::pair<unsigned, bool> &R : Regs)
694 LiveRegs.addReg(R.first);
696 NewBase = findFreeReg(isThumb1 ? ARM::tGPRRegClass : ARM::GPRRegClass);
697 if (NewBase == 0)
698 return nullptr;
701 int BaseOpc = isThumb2 ? (BaseKill && Base == ARM::SP ? ARM::t2ADDspImm
702 : ARM::t2ADDri)
703 : (isThumb1 && Base == ARM::SP)
704 ? ARM::tADDrSPi
705 : (isThumb1 && Offset < 8)
706 ? ARM::tADDi3
707 : isThumb1 ? ARM::tADDi8 : ARM::ADDri;
709 if (Offset < 0) {
710 // FIXME: There are no Thumb1 load/store instructions with negative
711 // offsets. So the Base != ARM::SP might be unnecessary.
712 Offset = -Offset;
713 BaseOpc = isThumb2 ? (BaseKill && Base == ARM::SP ? ARM::t2SUBspImm
714 : ARM::t2SUBri)
715 : (isThumb1 && Offset < 8 && Base != ARM::SP)
716 ? ARM::tSUBi3
717 : isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
720 if (!TL->isLegalAddImmediate(Offset))
721 // FIXME: Try add with register operand?
722 return nullptr; // Probably not worth it then.
724 // We can only append a kill flag to the add/sub input if the value is not
725 // used in the register list of the stm as well.
726 bool KillOldBase = BaseKill &&
727 (!isi32Store(Opcode) || !ContainsReg(Regs, Base));
729 if (isThumb1) {
730 // Thumb1: depending on immediate size, use either
731 // ADDS NewBase, Base, #imm3
732 // or
733 // MOV NewBase, Base
734 // ADDS NewBase, #imm8.
735 if (Base != NewBase &&
736 (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) {
737 // Need to insert a MOV to the new base first.
738 if (isARMLowRegister(NewBase) && isARMLowRegister(Base) &&
739 !STI->hasV6Ops()) {
740 // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr
741 if (Pred != ARMCC::AL)
742 return nullptr;
743 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVSr), NewBase)
744 .addReg(Base, getKillRegState(KillOldBase));
745 } else
746 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVr), NewBase)
747 .addReg(Base, getKillRegState(KillOldBase))
748 .add(predOps(Pred, PredReg));
750 // The following ADDS/SUBS becomes an update.
751 Base = NewBase;
752 KillOldBase = true;
754 if (BaseOpc == ARM::tADDrSPi) {
755 assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4");
756 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
757 .addReg(Base, getKillRegState(KillOldBase))
758 .addImm(Offset / 4)
759 .add(predOps(Pred, PredReg));
760 } else
761 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
762 .add(t1CondCodeOp(true))
763 .addReg(Base, getKillRegState(KillOldBase))
764 .addImm(Offset)
765 .add(predOps(Pred, PredReg));
766 } else {
767 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
768 .addReg(Base, getKillRegState(KillOldBase))
769 .addImm(Offset)
770 .add(predOps(Pred, PredReg))
771 .add(condCodeOp());
773 Base = NewBase;
774 BaseKill = true; // New base is always killed straight away.
777 bool isDef = isLoadSingle(Opcode);
779 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
780 // base register writeback.
781 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
782 if (!Opcode)
783 return nullptr;
785 // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
786 // - There is no writeback (LDM of base register),
787 // - the base register is killed by the merged instruction,
788 // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
789 // to reset the base register.
790 // Otherwise, don't merge.
791 // It's safe to return here since the code to materialize a new base register
792 // above is also conditional on SafeToClobberCPSR.
793 if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
794 return nullptr;
796 MachineInstrBuilder MIB;
798 if (Writeback) {
799 assert(isThumb1 && "expected Writeback only inThumb1");
800 if (Opcode == ARM::tLDMIA) {
801 assert(!(ContainsReg(Regs, Base)) && "Thumb1 can't LDM ! with Base in Regs");
802 // Update tLDMIA with writeback if necessary.
803 Opcode = ARM::tLDMIA_UPD;
806 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
808 // Thumb1: we might need to set base writeback when building the MI.
809 MIB.addReg(Base, getDefRegState(true))
810 .addReg(Base, getKillRegState(BaseKill));
812 // The base isn't dead after a merged instruction with writeback.
813 // Insert a sub instruction after the newly formed instruction to reset.
814 if (!BaseKill)
815 UpdateBaseRegUses(MBB, InsertBefore, DL, Base, NumRegs, Pred, PredReg);
816 } else {
817 // No writeback, simply build the MachineInstr.
818 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
819 MIB.addReg(Base, getKillRegState(BaseKill));
822 MIB.addImm(Pred).addReg(PredReg);
824 for (const std::pair<unsigned, bool> &R : Regs)
825 MIB.addReg(R.first, getDefRegState(isDef) | getKillRegState(R.second));
827 MIB.cloneMergedMemRefs(Instrs);
829 return MIB.getInstr();
832 MachineInstr *ARMLoadStoreOpt::CreateLoadStoreDouble(
833 MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
834 int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
835 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
836 ArrayRef<std::pair<unsigned, bool>> Regs,
837 ArrayRef<MachineInstr*> Instrs) const {
838 bool IsLoad = isi32Load(Opcode);
839 assert((IsLoad || isi32Store(Opcode)) && "Must have integer load or store");
840 unsigned LoadStoreOpcode = IsLoad ? ARM::t2LDRDi8 : ARM::t2STRDi8;
842 assert(Regs.size() == 2);
843 MachineInstrBuilder MIB = BuildMI(MBB, InsertBefore, DL,
844 TII->get(LoadStoreOpcode));
845 if (IsLoad) {
846 MIB.addReg(Regs[0].first, RegState::Define)
847 .addReg(Regs[1].first, RegState::Define);
848 } else {
849 MIB.addReg(Regs[0].first, getKillRegState(Regs[0].second))
850 .addReg(Regs[1].first, getKillRegState(Regs[1].second));
852 MIB.addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
853 MIB.cloneMergedMemRefs(Instrs);
854 return MIB.getInstr();
857 /// Call MergeOps and update MemOps and merges accordingly on success.
858 MachineInstr *ARMLoadStoreOpt::MergeOpsUpdate(const MergeCandidate &Cand) {
859 const MachineInstr *First = Cand.Instrs.front();
860 unsigned Opcode = First->getOpcode();
861 bool IsLoad = isLoadSingle(Opcode);
862 SmallVector<std::pair<unsigned, bool>, 8> Regs;
863 SmallVector<unsigned, 4> ImpDefs;
864 DenseSet<unsigned> KilledRegs;
865 DenseSet<unsigned> UsedRegs;
866 // Determine list of registers and list of implicit super-register defs.
867 for (const MachineInstr *MI : Cand.Instrs) {
868 const MachineOperand &MO = getLoadStoreRegOp(*MI);
869 Register Reg = MO.getReg();
870 bool IsKill = MO.isKill();
871 if (IsKill)
872 KilledRegs.insert(Reg);
873 Regs.push_back(std::make_pair(Reg, IsKill));
874 UsedRegs.insert(Reg);
876 if (IsLoad) {
877 // Collect any implicit defs of super-registers, after merging we can't
878 // be sure anymore that we properly preserved these live ranges and must
879 // removed these implicit operands.
880 for (const MachineOperand &MO : MI->implicit_operands()) {
881 if (!MO.isReg() || !MO.isDef() || MO.isDead())
882 continue;
883 assert(MO.isImplicit());
884 Register DefReg = MO.getReg();
886 if (is_contained(ImpDefs, DefReg))
887 continue;
888 // We can ignore cases where the super-reg is read and written.
889 if (MI->readsRegister(DefReg))
890 continue;
891 ImpDefs.push_back(DefReg);
896 // Attempt the merge.
897 using iterator = MachineBasicBlock::iterator;
899 MachineInstr *LatestMI = Cand.Instrs[Cand.LatestMIIdx];
900 iterator InsertBefore = std::next(iterator(LatestMI));
901 MachineBasicBlock &MBB = *LatestMI->getParent();
902 unsigned Offset = getMemoryOpOffset(*First);
903 Register Base = getLoadStoreBaseOp(*First).getReg();
904 bool BaseKill = LatestMI->killsRegister(Base);
905 Register PredReg;
906 ARMCC::CondCodes Pred = getInstrPredicate(*First, PredReg);
907 DebugLoc DL = First->getDebugLoc();
908 MachineInstr *Merged = nullptr;
909 if (Cand.CanMergeToLSDouble)
910 Merged = CreateLoadStoreDouble(MBB, InsertBefore, Offset, Base, BaseKill,
911 Opcode, Pred, PredReg, DL, Regs,
912 Cand.Instrs);
913 if (!Merged && Cand.CanMergeToLSMulti)
914 Merged = CreateLoadStoreMulti(MBB, InsertBefore, Offset, Base, BaseKill,
915 Opcode, Pred, PredReg, DL, Regs, Cand.Instrs);
916 if (!Merged)
917 return nullptr;
919 // Determine earliest instruction that will get removed. We then keep an
920 // iterator just above it so the following erases don't invalidated it.
921 iterator EarliestI(Cand.Instrs[Cand.EarliestMIIdx]);
922 bool EarliestAtBegin = false;
923 if (EarliestI == MBB.begin()) {
924 EarliestAtBegin = true;
925 } else {
926 EarliestI = std::prev(EarliestI);
929 // Remove instructions which have been merged.
930 for (MachineInstr *MI : Cand.Instrs)
931 MBB.erase(MI);
933 // Determine range between the earliest removed instruction and the new one.
934 if (EarliestAtBegin)
935 EarliestI = MBB.begin();
936 else
937 EarliestI = std::next(EarliestI);
938 auto FixupRange = make_range(EarliestI, iterator(Merged));
940 if (isLoadSingle(Opcode)) {
941 // If the previous loads defined a super-reg, then we have to mark earlier
942 // operands undef; Replicate the super-reg def on the merged instruction.
943 for (MachineInstr &MI : FixupRange) {
944 for (unsigned &ImpDefReg : ImpDefs) {
945 for (MachineOperand &MO : MI.implicit_operands()) {
946 if (!MO.isReg() || MO.getReg() != ImpDefReg)
947 continue;
948 if (MO.readsReg())
949 MO.setIsUndef();
950 else if (MO.isDef())
951 ImpDefReg = 0;
956 MachineInstrBuilder MIB(*Merged->getParent()->getParent(), Merged);
957 for (unsigned ImpDef : ImpDefs)
958 MIB.addReg(ImpDef, RegState::ImplicitDefine);
959 } else {
960 // Remove kill flags: We are possibly storing the values later now.
961 assert(isi32Store(Opcode) || Opcode == ARM::VSTRS || Opcode == ARM::VSTRD);
962 for (MachineInstr &MI : FixupRange) {
963 for (MachineOperand &MO : MI.uses()) {
964 if (!MO.isReg() || !MO.isKill())
965 continue;
966 if (UsedRegs.count(MO.getReg()))
967 MO.setIsKill(false);
970 assert(ImpDefs.empty());
973 return Merged;
976 static bool isValidLSDoubleOffset(int Offset) {
977 unsigned Value = abs(Offset);
978 // t2LDRDi8/t2STRDi8 supports an 8 bit immediate which is internally
979 // multiplied by 4.
980 return (Value % 4) == 0 && Value < 1024;
983 /// Return true for loads/stores that can be combined to a double/multi
984 /// operation without increasing the requirements for alignment.
985 static bool mayCombineMisaligned(const TargetSubtargetInfo &STI,
986 const MachineInstr &MI) {
987 // vldr/vstr trap on misaligned pointers anyway, forming vldm makes no
988 // difference.
989 unsigned Opcode = MI.getOpcode();
990 if (!isi32Load(Opcode) && !isi32Store(Opcode))
991 return true;
993 // Stack pointer alignment is out of the programmers control so we can trust
994 // SP-relative loads/stores.
995 if (getLoadStoreBaseOp(MI).getReg() == ARM::SP &&
996 STI.getFrameLowering()->getTransientStackAlign() >= Align(4))
997 return true;
998 return false;
1001 /// Find candidates for load/store multiple merge in list of MemOpQueueEntries.
1002 void ARMLoadStoreOpt::FormCandidates(const MemOpQueue &MemOps) {
1003 const MachineInstr *FirstMI = MemOps[0].MI;
1004 unsigned Opcode = FirstMI->getOpcode();
1005 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
1006 unsigned Size = getLSMultipleTransferSize(FirstMI);
1008 unsigned SIndex = 0;
1009 unsigned EIndex = MemOps.size();
1010 do {
1011 // Look at the first instruction.
1012 const MachineInstr *MI = MemOps[SIndex].MI;
1013 int Offset = MemOps[SIndex].Offset;
1014 const MachineOperand &PMO = getLoadStoreRegOp(*MI);
1015 Register PReg = PMO.getReg();
1016 unsigned PRegNum = PMO.isUndef() ? std::numeric_limits<unsigned>::max()
1017 : TRI->getEncodingValue(PReg);
1018 unsigned Latest = SIndex;
1019 unsigned Earliest = SIndex;
1020 unsigned Count = 1;
1021 bool CanMergeToLSDouble =
1022 STI->isThumb2() && isNotVFP && isValidLSDoubleOffset(Offset);
1023 // ARM errata 602117: LDRD with base in list may result in incorrect base
1024 // register when interrupted or faulted.
1025 if (STI->isCortexM3() && isi32Load(Opcode) &&
1026 PReg == getLoadStoreBaseOp(*MI).getReg())
1027 CanMergeToLSDouble = false;
1029 bool CanMergeToLSMulti = true;
1030 // On swift vldm/vstm starting with an odd register number as that needs
1031 // more uops than single vldrs.
1032 if (STI->hasSlowOddRegister() && !isNotVFP && (PRegNum % 2) == 1)
1033 CanMergeToLSMulti = false;
1035 // LDRD/STRD do not allow SP/PC. LDM/STM do not support it or have it
1036 // deprecated; LDM to PC is fine but cannot happen here.
1037 if (PReg == ARM::SP || PReg == ARM::PC)
1038 CanMergeToLSMulti = CanMergeToLSDouble = false;
1040 // Should we be conservative?
1041 if (AssumeMisalignedLoadStores && !mayCombineMisaligned(*STI, *MI))
1042 CanMergeToLSMulti = CanMergeToLSDouble = false;
1044 // vldm / vstm limit are 32 for S variants, 16 for D variants.
1045 unsigned Limit;
1046 switch (Opcode) {
1047 default:
1048 Limit = UINT_MAX;
1049 break;
1050 case ARM::VLDRD:
1051 case ARM::VSTRD:
1052 Limit = 16;
1053 break;
1056 // Merge following instructions where possible.
1057 for (unsigned I = SIndex+1; I < EIndex; ++I, ++Count) {
1058 int NewOffset = MemOps[I].Offset;
1059 if (NewOffset != Offset + (int)Size)
1060 break;
1061 const MachineOperand &MO = getLoadStoreRegOp(*MemOps[I].MI);
1062 Register Reg = MO.getReg();
1063 if (Reg == ARM::SP || Reg == ARM::PC)
1064 break;
1065 if (Count == Limit)
1066 break;
1068 // See if the current load/store may be part of a multi load/store.
1069 unsigned RegNum = MO.isUndef() ? std::numeric_limits<unsigned>::max()
1070 : TRI->getEncodingValue(Reg);
1071 bool PartOfLSMulti = CanMergeToLSMulti;
1072 if (PartOfLSMulti) {
1073 // Register numbers must be in ascending order.
1074 if (RegNum <= PRegNum)
1075 PartOfLSMulti = false;
1076 // For VFP / NEON load/store multiples, the registers must be
1077 // consecutive and within the limit on the number of registers per
1078 // instruction.
1079 else if (!isNotVFP && RegNum != PRegNum+1)
1080 PartOfLSMulti = false;
1082 // See if the current load/store may be part of a double load/store.
1083 bool PartOfLSDouble = CanMergeToLSDouble && Count <= 1;
1085 if (!PartOfLSMulti && !PartOfLSDouble)
1086 break;
1087 CanMergeToLSMulti &= PartOfLSMulti;
1088 CanMergeToLSDouble &= PartOfLSDouble;
1089 // Track MemOp with latest and earliest position (Positions are
1090 // counted in reverse).
1091 unsigned Position = MemOps[I].Position;
1092 if (Position < MemOps[Latest].Position)
1093 Latest = I;
1094 else if (Position > MemOps[Earliest].Position)
1095 Earliest = I;
1096 // Prepare for next MemOp.
1097 Offset += Size;
1098 PRegNum = RegNum;
1101 // Form a candidate from the Ops collected so far.
1102 MergeCandidate *Candidate = new(Allocator.Allocate()) MergeCandidate;
1103 for (unsigned C = SIndex, CE = SIndex + Count; C < CE; ++C)
1104 Candidate->Instrs.push_back(MemOps[C].MI);
1105 Candidate->LatestMIIdx = Latest - SIndex;
1106 Candidate->EarliestMIIdx = Earliest - SIndex;
1107 Candidate->InsertPos = MemOps[Latest].Position;
1108 if (Count == 1)
1109 CanMergeToLSMulti = CanMergeToLSDouble = false;
1110 Candidate->CanMergeToLSMulti = CanMergeToLSMulti;
1111 Candidate->CanMergeToLSDouble = CanMergeToLSDouble;
1112 Candidates.push_back(Candidate);
1113 // Continue after the chain.
1114 SIndex += Count;
1115 } while (SIndex < EIndex);
1118 static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
1119 ARM_AM::AMSubMode Mode) {
1120 switch (Opc) {
1121 default: llvm_unreachable("Unhandled opcode!");
1122 case ARM::LDMIA:
1123 case ARM::LDMDA:
1124 case ARM::LDMDB:
1125 case ARM::LDMIB:
1126 switch (Mode) {
1127 default: llvm_unreachable("Unhandled submode!");
1128 case ARM_AM::ia: return ARM::LDMIA_UPD;
1129 case ARM_AM::ib: return ARM::LDMIB_UPD;
1130 case ARM_AM::da: return ARM::LDMDA_UPD;
1131 case ARM_AM::db: return ARM::LDMDB_UPD;
1133 case ARM::STMIA:
1134 case ARM::STMDA:
1135 case ARM::STMDB:
1136 case ARM::STMIB:
1137 switch (Mode) {
1138 default: llvm_unreachable("Unhandled submode!");
1139 case ARM_AM::ia: return ARM::STMIA_UPD;
1140 case ARM_AM::ib: return ARM::STMIB_UPD;
1141 case ARM_AM::da: return ARM::STMDA_UPD;
1142 case ARM_AM::db: return ARM::STMDB_UPD;
1144 case ARM::t2LDMIA:
1145 case ARM::t2LDMDB:
1146 switch (Mode) {
1147 default: llvm_unreachable("Unhandled submode!");
1148 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1149 case ARM_AM::db: return ARM::t2LDMDB_UPD;
1151 case ARM::t2STMIA:
1152 case ARM::t2STMDB:
1153 switch (Mode) {
1154 default: llvm_unreachable("Unhandled submode!");
1155 case ARM_AM::ia: return ARM::t2STMIA_UPD;
1156 case ARM_AM::db: return ARM::t2STMDB_UPD;
1158 case ARM::VLDMSIA:
1159 switch (Mode) {
1160 default: llvm_unreachable("Unhandled submode!");
1161 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1162 case ARM_AM::db: return ARM::VLDMSDB_UPD;
1164 case ARM::VLDMDIA:
1165 switch (Mode) {
1166 default: llvm_unreachable("Unhandled submode!");
1167 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1168 case ARM_AM::db: return ARM::VLDMDDB_UPD;
1170 case ARM::VSTMSIA:
1171 switch (Mode) {
1172 default: llvm_unreachable("Unhandled submode!");
1173 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1174 case ARM_AM::db: return ARM::VSTMSDB_UPD;
1176 case ARM::VSTMDIA:
1177 switch (Mode) {
1178 default: llvm_unreachable("Unhandled submode!");
1179 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1180 case ARM_AM::db: return ARM::VSTMDDB_UPD;
1185 /// Check if the given instruction increments or decrements a register and
1186 /// return the amount it is incremented/decremented. Returns 0 if the CPSR flags
1187 /// generated by the instruction are possibly read as well.
1188 static int isIncrementOrDecrement(const MachineInstr &MI, Register Reg,
1189 ARMCC::CondCodes Pred, Register PredReg) {
1190 bool CheckCPSRDef;
1191 int Scale;
1192 switch (MI.getOpcode()) {
1193 case ARM::tADDi8: Scale = 4; CheckCPSRDef = true; break;
1194 case ARM::tSUBi8: Scale = -4; CheckCPSRDef = true; break;
1195 case ARM::t2SUBri:
1196 case ARM::t2SUBspImm:
1197 case ARM::SUBri: Scale = -1; CheckCPSRDef = true; break;
1198 case ARM::t2ADDri:
1199 case ARM::t2ADDspImm:
1200 case ARM::ADDri: Scale = 1; CheckCPSRDef = true; break;
1201 case ARM::tADDspi: Scale = 4; CheckCPSRDef = false; break;
1202 case ARM::tSUBspi: Scale = -4; CheckCPSRDef = false; break;
1203 default: return 0;
1206 Register MIPredReg;
1207 if (MI.getOperand(0).getReg() != Reg ||
1208 MI.getOperand(1).getReg() != Reg ||
1209 getInstrPredicate(MI, MIPredReg) != Pred ||
1210 MIPredReg != PredReg)
1211 return 0;
1213 if (CheckCPSRDef && definesCPSR(MI))
1214 return 0;
1215 return MI.getOperand(2).getImm() * Scale;
1218 /// Searches for an increment or decrement of \p Reg before \p MBBI.
1219 static MachineBasicBlock::iterator
1220 findIncDecBefore(MachineBasicBlock::iterator MBBI, Register Reg,
1221 ARMCC::CondCodes Pred, Register PredReg, int &Offset) {
1222 Offset = 0;
1223 MachineBasicBlock &MBB = *MBBI->getParent();
1224 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1225 MachineBasicBlock::iterator EndMBBI = MBB.end();
1226 if (MBBI == BeginMBBI)
1227 return EndMBBI;
1229 // Skip debug values.
1230 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
1231 while (PrevMBBI->isDebugInstr() && PrevMBBI != BeginMBBI)
1232 --PrevMBBI;
1234 Offset = isIncrementOrDecrement(*PrevMBBI, Reg, Pred, PredReg);
1235 return Offset == 0 ? EndMBBI : PrevMBBI;
1238 /// Searches for a increment or decrement of \p Reg after \p MBBI.
1239 static MachineBasicBlock::iterator
1240 findIncDecAfter(MachineBasicBlock::iterator MBBI, Register Reg,
1241 ARMCC::CondCodes Pred, Register PredReg, int &Offset,
1242 const TargetRegisterInfo *TRI) {
1243 Offset = 0;
1244 MachineBasicBlock &MBB = *MBBI->getParent();
1245 MachineBasicBlock::iterator EndMBBI = MBB.end();
1246 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
1247 while (NextMBBI != EndMBBI) {
1248 // Skip debug values.
1249 while (NextMBBI != EndMBBI && NextMBBI->isDebugInstr())
1250 ++NextMBBI;
1251 if (NextMBBI == EndMBBI)
1252 return EndMBBI;
1254 unsigned Off = isIncrementOrDecrement(*NextMBBI, Reg, Pred, PredReg);
1255 if (Off) {
1256 Offset = Off;
1257 return NextMBBI;
1260 // SP can only be combined if it is the next instruction after the original
1261 // MBBI, otherwise we may be incrementing the stack pointer (invalidating
1262 // anything below the new pointer) when its frame elements are still in
1263 // use. Other registers can attempt to look further, until a different use
1264 // or def of the register is found.
1265 if (Reg == ARM::SP || NextMBBI->readsRegister(Reg, TRI) ||
1266 NextMBBI->definesRegister(Reg, TRI))
1267 return EndMBBI;
1269 ++NextMBBI;
1271 return EndMBBI;
1274 /// Fold proceeding/trailing inc/dec of base register into the
1275 /// LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
1277 /// stmia rn, <ra, rb, rc>
1278 /// rn := rn + 4 * 3;
1279 /// =>
1280 /// stmia rn!, <ra, rb, rc>
1282 /// rn := rn - 4 * 3;
1283 /// ldmia rn, <ra, rb, rc>
1284 /// =>
1285 /// ldmdb rn!, <ra, rb, rc>
1286 bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineInstr *MI) {
1287 // Thumb1 is already using updating loads/stores.
1288 if (isThumb1) return false;
1289 LLVM_DEBUG(dbgs() << "Attempting to merge update of: " << *MI);
1291 const MachineOperand &BaseOP = MI->getOperand(0);
1292 Register Base = BaseOP.getReg();
1293 bool BaseKill = BaseOP.isKill();
1294 Register PredReg;
1295 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
1296 unsigned Opcode = MI->getOpcode();
1297 DebugLoc DL = MI->getDebugLoc();
1299 // Can't use an updating ld/st if the base register is also a dest
1300 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
1301 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
1302 if (MI->getOperand(i).getReg() == Base)
1303 return false;
1305 int Bytes = getLSMultipleTransferSize(MI);
1306 MachineBasicBlock &MBB = *MI->getParent();
1307 MachineBasicBlock::iterator MBBI(MI);
1308 int Offset;
1309 MachineBasicBlock::iterator MergeInstr
1310 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1311 ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode);
1312 if (Mode == ARM_AM::ia && Offset == -Bytes) {
1313 Mode = ARM_AM::db;
1314 } else if (Mode == ARM_AM::ib && Offset == -Bytes) {
1315 Mode = ARM_AM::da;
1316 } else {
1317 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset, TRI);
1318 if (((Mode != ARM_AM::ia && Mode != ARM_AM::ib) || Offset != Bytes) &&
1319 ((Mode != ARM_AM::da && Mode != ARM_AM::db) || Offset != -Bytes)) {
1321 // We couldn't find an inc/dec to merge. But if the base is dead, we
1322 // can still change to a writeback form as that will save us 2 bytes
1323 // of code size. It can create WAW hazards though, so only do it if
1324 // we're minimizing code size.
1325 if (!STI->hasMinSize() || !BaseKill)
1326 return false;
1328 bool HighRegsUsed = false;
1329 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
1330 if (MI->getOperand(i).getReg() >= ARM::R8) {
1331 HighRegsUsed = true;
1332 break;
1335 if (!HighRegsUsed)
1336 MergeInstr = MBB.end();
1337 else
1338 return false;
1341 if (MergeInstr != MBB.end()) {
1342 LLVM_DEBUG(dbgs() << " Erasing old increment: " << *MergeInstr);
1343 MBB.erase(MergeInstr);
1346 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
1347 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
1348 .addReg(Base, getDefRegState(true)) // WB base register
1349 .addReg(Base, getKillRegState(BaseKill))
1350 .addImm(Pred).addReg(PredReg);
1352 // Transfer the rest of operands.
1353 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
1354 MIB.add(MI->getOperand(OpNum));
1356 // Transfer memoperands.
1357 MIB.setMemRefs(MI->memoperands());
1359 LLVM_DEBUG(dbgs() << " Added new load/store: " << *MIB);
1360 MBB.erase(MBBI);
1361 return true;
1364 static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1365 ARM_AM::AddrOpc Mode) {
1366 switch (Opc) {
1367 case ARM::LDRi12:
1368 return ARM::LDR_PRE_IMM;
1369 case ARM::STRi12:
1370 return ARM::STR_PRE_IMM;
1371 case ARM::VLDRS:
1372 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1373 case ARM::VLDRD:
1374 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1375 case ARM::VSTRS:
1376 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1377 case ARM::VSTRD:
1378 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
1379 case ARM::t2LDRi8:
1380 case ARM::t2LDRi12:
1381 return ARM::t2LDR_PRE;
1382 case ARM::t2STRi8:
1383 case ARM::t2STRi12:
1384 return ARM::t2STR_PRE;
1385 default: llvm_unreachable("Unhandled opcode!");
1389 static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1390 ARM_AM::AddrOpc Mode) {
1391 switch (Opc) {
1392 case ARM::LDRi12:
1393 return ARM::LDR_POST_IMM;
1394 case ARM::STRi12:
1395 return ARM::STR_POST_IMM;
1396 case ARM::VLDRS:
1397 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1398 case ARM::VLDRD:
1399 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1400 case ARM::VSTRS:
1401 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1402 case ARM::VSTRD:
1403 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
1404 case ARM::t2LDRi8:
1405 case ARM::t2LDRi12:
1406 return ARM::t2LDR_POST;
1407 case ARM::t2LDRBi8:
1408 case ARM::t2LDRBi12:
1409 return ARM::t2LDRB_POST;
1410 case ARM::t2LDRSBi8:
1411 case ARM::t2LDRSBi12:
1412 return ARM::t2LDRSB_POST;
1413 case ARM::t2LDRHi8:
1414 case ARM::t2LDRHi12:
1415 return ARM::t2LDRH_POST;
1416 case ARM::t2LDRSHi8:
1417 case ARM::t2LDRSHi12:
1418 return ARM::t2LDRSH_POST;
1419 case ARM::t2STRi8:
1420 case ARM::t2STRi12:
1421 return ARM::t2STR_POST;
1422 case ARM::t2STRBi8:
1423 case ARM::t2STRBi12:
1424 return ARM::t2STRB_POST;
1425 case ARM::t2STRHi8:
1426 case ARM::t2STRHi12:
1427 return ARM::t2STRH_POST;
1429 case ARM::MVE_VLDRBS16:
1430 return ARM::MVE_VLDRBS16_post;
1431 case ARM::MVE_VLDRBS32:
1432 return ARM::MVE_VLDRBS32_post;
1433 case ARM::MVE_VLDRBU16:
1434 return ARM::MVE_VLDRBU16_post;
1435 case ARM::MVE_VLDRBU32:
1436 return ARM::MVE_VLDRBU32_post;
1437 case ARM::MVE_VLDRHS32:
1438 return ARM::MVE_VLDRHS32_post;
1439 case ARM::MVE_VLDRHU32:
1440 return ARM::MVE_VLDRHU32_post;
1441 case ARM::MVE_VLDRBU8:
1442 return ARM::MVE_VLDRBU8_post;
1443 case ARM::MVE_VLDRHU16:
1444 return ARM::MVE_VLDRHU16_post;
1445 case ARM::MVE_VLDRWU32:
1446 return ARM::MVE_VLDRWU32_post;
1447 case ARM::MVE_VSTRB16:
1448 return ARM::MVE_VSTRB16_post;
1449 case ARM::MVE_VSTRB32:
1450 return ARM::MVE_VSTRB32_post;
1451 case ARM::MVE_VSTRH32:
1452 return ARM::MVE_VSTRH32_post;
1453 case ARM::MVE_VSTRBU8:
1454 return ARM::MVE_VSTRBU8_post;
1455 case ARM::MVE_VSTRHU16:
1456 return ARM::MVE_VSTRHU16_post;
1457 case ARM::MVE_VSTRWU32:
1458 return ARM::MVE_VSTRWU32_post;
1460 default: llvm_unreachable("Unhandled opcode!");
1464 /// Fold proceeding/trailing inc/dec of base register into the
1465 /// LDR/STR/FLD{D|S}/FST{D|S} op when possible:
1466 bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineInstr *MI) {
1467 // Thumb1 doesn't have updating LDR/STR.
1468 // FIXME: Use LDM/STM with single register instead.
1469 if (isThumb1) return false;
1470 LLVM_DEBUG(dbgs() << "Attempting to merge update of: " << *MI);
1472 Register Base = getLoadStoreBaseOp(*MI).getReg();
1473 bool BaseKill = getLoadStoreBaseOp(*MI).isKill();
1474 unsigned Opcode = MI->getOpcode();
1475 DebugLoc DL = MI->getDebugLoc();
1476 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1477 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
1478 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1479 if (isi32Load(Opcode) || isi32Store(Opcode))
1480 if (MI->getOperand(2).getImm() != 0)
1481 return false;
1482 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
1483 return false;
1485 // Can't do the merge if the destination register is the same as the would-be
1486 // writeback register.
1487 if (MI->getOperand(0).getReg() == Base)
1488 return false;
1490 Register PredReg;
1491 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
1492 int Bytes = getLSMultipleTransferSize(MI);
1493 MachineBasicBlock &MBB = *MI->getParent();
1494 MachineBasicBlock::iterator MBBI(MI);
1495 int Offset;
1496 MachineBasicBlock::iterator MergeInstr
1497 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1498 unsigned NewOpc;
1499 if (!isAM5 && Offset == Bytes) {
1500 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1501 } else if (Offset == -Bytes) {
1502 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1503 } else {
1504 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset, TRI);
1505 if (MergeInstr == MBB.end())
1506 return false;
1508 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1509 if ((isAM5 && Offset != Bytes) ||
1510 (!isAM5 && !isLegalAddressImm(NewOpc, Offset, TII))) {
1511 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1512 if (isAM5 || !isLegalAddressImm(NewOpc, Offset, TII))
1513 return false;
1516 LLVM_DEBUG(dbgs() << " Erasing old increment: " << *MergeInstr);
1517 MBB.erase(MergeInstr);
1519 ARM_AM::AddrOpc AddSub = Offset < 0 ? ARM_AM::sub : ARM_AM::add;
1521 bool isLd = isLoadSingle(Opcode);
1522 if (isAM5) {
1523 // VLDM[SD]_UPD, VSTM[SD]_UPD
1524 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1525 // updating load/store-multiple instructions can be used with only one
1526 // register.)
1527 MachineOperand &MO = MI->getOperand(0);
1528 auto MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
1529 .addReg(Base, getDefRegState(true)) // WB base register
1530 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
1531 .addImm(Pred)
1532 .addReg(PredReg)
1533 .addReg(MO.getReg(), (isLd ? getDefRegState(true)
1534 : getKillRegState(MO.isKill())))
1535 .cloneMemRefs(*MI);
1536 (void)MIB;
1537 LLVM_DEBUG(dbgs() << " Added new instruction: " << *MIB);
1538 } else if (isLd) {
1539 if (isAM2) {
1540 // LDR_PRE, LDR_POST
1541 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
1542 auto MIB =
1543 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
1544 .addReg(Base, RegState::Define)
1545 .addReg(Base)
1546 .addImm(Offset)
1547 .addImm(Pred)
1548 .addReg(PredReg)
1549 .cloneMemRefs(*MI);
1550 (void)MIB;
1551 LLVM_DEBUG(dbgs() << " Added new instruction: " << *MIB);
1552 } else {
1553 int Imm = ARM_AM::getAM2Opc(AddSub, abs(Offset), ARM_AM::no_shift);
1554 auto MIB =
1555 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
1556 .addReg(Base, RegState::Define)
1557 .addReg(Base)
1558 .addReg(0)
1559 .addImm(Imm)
1560 .add(predOps(Pred, PredReg))
1561 .cloneMemRefs(*MI);
1562 (void)MIB;
1563 LLVM_DEBUG(dbgs() << " Added new instruction: " << *MIB);
1565 } else {
1566 // t2LDR_PRE, t2LDR_POST
1567 auto MIB =
1568 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
1569 .addReg(Base, RegState::Define)
1570 .addReg(Base)
1571 .addImm(Offset)
1572 .add(predOps(Pred, PredReg))
1573 .cloneMemRefs(*MI);
1574 (void)MIB;
1575 LLVM_DEBUG(dbgs() << " Added new instruction: " << *MIB);
1577 } else {
1578 MachineOperand &MO = MI->getOperand(0);
1579 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1580 // the vestigal zero-reg offset register. When that's fixed, this clause
1581 // can be removed entirely.
1582 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
1583 int Imm = ARM_AM::getAM2Opc(AddSub, abs(Offset), ARM_AM::no_shift);
1584 // STR_PRE, STR_POST
1585 auto MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
1586 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1587 .addReg(Base)
1588 .addReg(0)
1589 .addImm(Imm)
1590 .add(predOps(Pred, PredReg))
1591 .cloneMemRefs(*MI);
1592 (void)MIB;
1593 LLVM_DEBUG(dbgs() << " Added new instruction: " << *MIB);
1594 } else {
1595 // t2STR_PRE, t2STR_POST
1596 auto MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
1597 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1598 .addReg(Base)
1599 .addImm(Offset)
1600 .add(predOps(Pred, PredReg))
1601 .cloneMemRefs(*MI);
1602 (void)MIB;
1603 LLVM_DEBUG(dbgs() << " Added new instruction: " << *MIB);
1606 MBB.erase(MBBI);
1608 return true;
1611 bool ARMLoadStoreOpt::MergeBaseUpdateLSDouble(MachineInstr &MI) const {
1612 unsigned Opcode = MI.getOpcode();
1613 assert((Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) &&
1614 "Must have t2STRDi8 or t2LDRDi8");
1615 if (MI.getOperand(3).getImm() != 0)
1616 return false;
1617 LLVM_DEBUG(dbgs() << "Attempting to merge update of: " << MI);
1619 // Behaviour for writeback is undefined if base register is the same as one
1620 // of the others.
1621 const MachineOperand &BaseOp = MI.getOperand(2);
1622 Register Base = BaseOp.getReg();
1623 const MachineOperand &Reg0Op = MI.getOperand(0);
1624 const MachineOperand &Reg1Op = MI.getOperand(1);
1625 if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base)
1626 return false;
1628 Register PredReg;
1629 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
1630 MachineBasicBlock::iterator MBBI(MI);
1631 MachineBasicBlock &MBB = *MI.getParent();
1632 int Offset;
1633 MachineBasicBlock::iterator MergeInstr = findIncDecBefore(MBBI, Base, Pred,
1634 PredReg, Offset);
1635 unsigned NewOpc;
1636 if (Offset == 8 || Offset == -8) {
1637 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_PRE : ARM::t2STRD_PRE;
1638 } else {
1639 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset, TRI);
1640 if (MergeInstr == MBB.end())
1641 return false;
1642 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_POST : ARM::t2STRD_POST;
1643 if (!isLegalAddressImm(NewOpc, Offset, TII))
1644 return false;
1646 LLVM_DEBUG(dbgs() << " Erasing old increment: " << *MergeInstr);
1647 MBB.erase(MergeInstr);
1649 DebugLoc DL = MI.getDebugLoc();
1650 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc));
1651 if (NewOpc == ARM::t2LDRD_PRE || NewOpc == ARM::t2LDRD_POST) {
1652 MIB.add(Reg0Op).add(Reg1Op).addReg(BaseOp.getReg(), RegState::Define);
1653 } else {
1654 assert(NewOpc == ARM::t2STRD_PRE || NewOpc == ARM::t2STRD_POST);
1655 MIB.addReg(BaseOp.getReg(), RegState::Define).add(Reg0Op).add(Reg1Op);
1657 MIB.addReg(BaseOp.getReg(), RegState::Kill)
1658 .addImm(Offset).addImm(Pred).addReg(PredReg);
1659 assert(TII->get(Opcode).getNumOperands() == 6 &&
1660 TII->get(NewOpc).getNumOperands() == 7 &&
1661 "Unexpected number of operands in Opcode specification.");
1663 // Transfer implicit operands.
1664 for (const MachineOperand &MO : MI.implicit_operands())
1665 MIB.add(MO);
1666 MIB.cloneMemRefs(MI);
1668 LLVM_DEBUG(dbgs() << " Added new load/store: " << *MIB);
1669 MBB.erase(MBBI);
1670 return true;
1673 /// Returns true if instruction is a memory operation that this pass is capable
1674 /// of operating on.
1675 static bool isMemoryOp(const MachineInstr &MI) {
1676 unsigned Opcode = MI.getOpcode();
1677 switch (Opcode) {
1678 case ARM::VLDRS:
1679 case ARM::VSTRS:
1680 case ARM::VLDRD:
1681 case ARM::VSTRD:
1682 case ARM::LDRi12:
1683 case ARM::STRi12:
1684 case ARM::tLDRi:
1685 case ARM::tSTRi:
1686 case ARM::tLDRspi:
1687 case ARM::tSTRspi:
1688 case ARM::t2LDRi8:
1689 case ARM::t2LDRi12:
1690 case ARM::t2STRi8:
1691 case ARM::t2STRi12:
1692 break;
1693 default:
1694 return false;
1696 if (!MI.getOperand(1).isReg())
1697 return false;
1699 // When no memory operands are present, conservatively assume unaligned,
1700 // volatile, unfoldable.
1701 if (!MI.hasOneMemOperand())
1702 return false;
1704 const MachineMemOperand &MMO = **MI.memoperands_begin();
1706 // Don't touch volatile memory accesses - we may be changing their order.
1707 // TODO: We could allow unordered and monotonic atomics here, but we need to
1708 // make sure the resulting ldm/stm is correctly marked as atomic.
1709 if (MMO.isVolatile() || MMO.isAtomic())
1710 return false;
1712 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1713 // not.
1714 if (MMO.getAlign() < Align(4))
1715 return false;
1717 // str <undef> could probably be eliminated entirely, but for now we just want
1718 // to avoid making a mess of it.
1719 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1720 if (MI.getOperand(0).isReg() && MI.getOperand(0).isUndef())
1721 return false;
1723 // Likewise don't mess with references to undefined addresses.
1724 if (MI.getOperand(1).isUndef())
1725 return false;
1727 return true;
1730 static void InsertLDR_STR(MachineBasicBlock &MBB,
1731 MachineBasicBlock::iterator &MBBI, int Offset,
1732 bool isDef, unsigned NewOpc, unsigned Reg,
1733 bool RegDeadKill, bool RegUndef, unsigned BaseReg,
1734 bool BaseKill, bool BaseUndef, ARMCC::CondCodes Pred,
1735 unsigned PredReg, const TargetInstrInfo *TII,
1736 MachineInstr *MI) {
1737 if (isDef) {
1738 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1739 TII->get(NewOpc))
1740 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
1741 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
1742 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1743 // FIXME: This is overly conservative; the new instruction accesses 4
1744 // bytes, not 8.
1745 MIB.cloneMemRefs(*MI);
1746 } else {
1747 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1748 TII->get(NewOpc))
1749 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1750 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
1751 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1752 // FIXME: This is overly conservative; the new instruction accesses 4
1753 // bytes, not 8.
1754 MIB.cloneMemRefs(*MI);
1758 bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1759 MachineBasicBlock::iterator &MBBI) {
1760 MachineInstr *MI = &*MBBI;
1761 unsigned Opcode = MI->getOpcode();
1762 // FIXME: Code/comments below check Opcode == t2STRDi8, but this check returns
1763 // if we see this opcode.
1764 if (Opcode != ARM::LDRD && Opcode != ARM::STRD && Opcode != ARM::t2LDRDi8)
1765 return false;
1767 const MachineOperand &BaseOp = MI->getOperand(2);
1768 Register BaseReg = BaseOp.getReg();
1769 Register EvenReg = MI->getOperand(0).getReg();
1770 Register OddReg = MI->getOperand(1).getReg();
1771 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1772 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1774 // ARM errata 602117: LDRD with base in list may result in incorrect base
1775 // register when interrupted or faulted.
1776 bool Errata602117 = EvenReg == BaseReg &&
1777 (Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8) && STI->isCortexM3();
1778 // ARM LDRD/STRD needs consecutive registers.
1779 bool NonConsecutiveRegs = (Opcode == ARM::LDRD || Opcode == ARM::STRD) &&
1780 (EvenRegNum % 2 != 0 || EvenRegNum + 1 != OddRegNum);
1782 if (!Errata602117 && !NonConsecutiveRegs)
1783 return false;
1785 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1786 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
1787 bool EvenDeadKill = isLd ?
1788 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
1789 bool EvenUndef = MI->getOperand(0).isUndef();
1790 bool OddDeadKill = isLd ?
1791 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
1792 bool OddUndef = MI->getOperand(1).isUndef();
1793 bool BaseKill = BaseOp.isKill();
1794 bool BaseUndef = BaseOp.isUndef();
1795 assert((isT2 || MI->getOperand(3).getReg() == ARM::NoRegister) &&
1796 "register offset not handled below");
1797 int OffImm = getMemoryOpOffset(*MI);
1798 Register PredReg;
1799 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
1801 if (OddRegNum > EvenRegNum && OffImm == 0) {
1802 // Ascending register numbers and no offset. It's safe to change it to a
1803 // ldm or stm.
1804 unsigned NewOpc = (isLd)
1805 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1806 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
1807 if (isLd) {
1808 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1809 .addReg(BaseReg, getKillRegState(BaseKill))
1810 .addImm(Pred).addReg(PredReg)
1811 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
1812 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill))
1813 .cloneMemRefs(*MI);
1814 ++NumLDRD2LDM;
1815 } else {
1816 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1817 .addReg(BaseReg, getKillRegState(BaseKill))
1818 .addImm(Pred).addReg(PredReg)
1819 .addReg(EvenReg,
1820 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1821 .addReg(OddReg,
1822 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef))
1823 .cloneMemRefs(*MI);
1824 ++NumSTRD2STM;
1826 } else {
1827 // Split into two instructions.
1828 unsigned NewOpc = (isLd)
1829 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1830 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1831 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1832 // so adjust and use t2LDRi12 here for that.
1833 unsigned NewOpc2 = (isLd)
1834 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1835 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1836 // If this is a load, make sure the first load does not clobber the base
1837 // register before the second load reads it.
1838 if (isLd && TRI->regsOverlap(EvenReg, BaseReg)) {
1839 assert(!TRI->regsOverlap(OddReg, BaseReg));
1840 InsertLDR_STR(MBB, MBBI, OffImm + 4, isLd, NewOpc2, OddReg, OddDeadKill,
1841 false, BaseReg, false, BaseUndef, Pred, PredReg, TII, MI);
1842 InsertLDR_STR(MBB, MBBI, OffImm, isLd, NewOpc, EvenReg, EvenDeadKill,
1843 false, BaseReg, BaseKill, BaseUndef, Pred, PredReg, TII,
1844 MI);
1845 } else {
1846 if (OddReg == EvenReg && EvenDeadKill) {
1847 // If the two source operands are the same, the kill marker is
1848 // probably on the first one. e.g.
1849 // t2STRDi8 killed %r5, %r5, killed %r9, 0, 14, %reg0
1850 EvenDeadKill = false;
1851 OddDeadKill = true;
1853 // Never kill the base register in the first instruction.
1854 if (EvenReg == BaseReg)
1855 EvenDeadKill = false;
1856 InsertLDR_STR(MBB, MBBI, OffImm, isLd, NewOpc, EvenReg, EvenDeadKill,
1857 EvenUndef, BaseReg, false, BaseUndef, Pred, PredReg, TII,
1858 MI);
1859 InsertLDR_STR(MBB, MBBI, OffImm + 4, isLd, NewOpc2, OddReg, OddDeadKill,
1860 OddUndef, BaseReg, BaseKill, BaseUndef, Pred, PredReg, TII,
1861 MI);
1863 if (isLd)
1864 ++NumLDRD2LDR;
1865 else
1866 ++NumSTRD2STR;
1869 MBBI = MBB.erase(MBBI);
1870 return true;
1873 /// An optimization pass to turn multiple LDR / STR ops of the same base and
1874 /// incrementing offset into LDM / STM ops.
1875 bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1876 MemOpQueue MemOps;
1877 unsigned CurrBase = 0;
1878 unsigned CurrOpc = ~0u;
1879 ARMCC::CondCodes CurrPred = ARMCC::AL;
1880 unsigned Position = 0;
1881 assert(Candidates.size() == 0);
1882 assert(MergeBaseCandidates.size() == 0);
1883 LiveRegsValid = false;
1885 for (MachineBasicBlock::iterator I = MBB.end(), MBBI; I != MBB.begin();
1886 I = MBBI) {
1887 // The instruction in front of the iterator is the one we look at.
1888 MBBI = std::prev(I);
1889 if (FixInvalidRegPairOp(MBB, MBBI))
1890 continue;
1891 ++Position;
1893 if (isMemoryOp(*MBBI)) {
1894 unsigned Opcode = MBBI->getOpcode();
1895 const MachineOperand &MO = MBBI->getOperand(0);
1896 Register Reg = MO.getReg();
1897 Register Base = getLoadStoreBaseOp(*MBBI).getReg();
1898 Register PredReg;
1899 ARMCC::CondCodes Pred = getInstrPredicate(*MBBI, PredReg);
1900 int Offset = getMemoryOpOffset(*MBBI);
1901 if (CurrBase == 0) {
1902 // Start of a new chain.
1903 CurrBase = Base;
1904 CurrOpc = Opcode;
1905 CurrPred = Pred;
1906 MemOps.push_back(MemOpQueueEntry(*MBBI, Offset, Position));
1907 continue;
1909 // Note: No need to match PredReg in the next if.
1910 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
1911 // Watch out for:
1912 // r4 := ldr [r0, #8]
1913 // r4 := ldr [r0, #4]
1914 // or
1915 // r0 := ldr [r0]
1916 // If a load overrides the base register or a register loaded by
1917 // another load in our chain, we cannot take this instruction.
1918 bool Overlap = false;
1919 if (isLoadSingle(Opcode)) {
1920 Overlap = (Base == Reg);
1921 if (!Overlap) {
1922 for (const MemOpQueueEntry &E : MemOps) {
1923 if (TRI->regsOverlap(Reg, E.MI->getOperand(0).getReg())) {
1924 Overlap = true;
1925 break;
1931 if (!Overlap) {
1932 // Check offset and sort memory operation into the current chain.
1933 if (Offset > MemOps.back().Offset) {
1934 MemOps.push_back(MemOpQueueEntry(*MBBI, Offset, Position));
1935 continue;
1936 } else {
1937 MemOpQueue::iterator MI, ME;
1938 for (MI = MemOps.begin(), ME = MemOps.end(); MI != ME; ++MI) {
1939 if (Offset < MI->Offset) {
1940 // Found a place to insert.
1941 break;
1943 if (Offset == MI->Offset) {
1944 // Collision, abort.
1945 MI = ME;
1946 break;
1949 if (MI != MemOps.end()) {
1950 MemOps.insert(MI, MemOpQueueEntry(*MBBI, Offset, Position));
1951 continue;
1957 // Don't advance the iterator; The op will start a new chain next.
1958 MBBI = I;
1959 --Position;
1960 // Fallthrough to look into existing chain.
1961 } else if (MBBI->isDebugInstr()) {
1962 continue;
1963 } else if (MBBI->getOpcode() == ARM::t2LDRDi8 ||
1964 MBBI->getOpcode() == ARM::t2STRDi8) {
1965 // ARMPreAllocLoadStoreOpt has already formed some LDRD/STRD instructions
1966 // remember them because we may still be able to merge add/sub into them.
1967 MergeBaseCandidates.push_back(&*MBBI);
1970 // If we are here then the chain is broken; Extract candidates for a merge.
1971 if (MemOps.size() > 0) {
1972 FormCandidates(MemOps);
1973 // Reset for the next chain.
1974 CurrBase = 0;
1975 CurrOpc = ~0u;
1976 CurrPred = ARMCC::AL;
1977 MemOps.clear();
1980 if (MemOps.size() > 0)
1981 FormCandidates(MemOps);
1983 // Sort candidates so they get processed from end to begin of the basic
1984 // block later; This is necessary for liveness calculation.
1985 auto LessThan = [](const MergeCandidate* M0, const MergeCandidate *M1) {
1986 return M0->InsertPos < M1->InsertPos;
1988 llvm::sort(Candidates, LessThan);
1990 // Go through list of candidates and merge.
1991 bool Changed = false;
1992 for (const MergeCandidate *Candidate : Candidates) {
1993 if (Candidate->CanMergeToLSMulti || Candidate->CanMergeToLSDouble) {
1994 MachineInstr *Merged = MergeOpsUpdate(*Candidate);
1995 // Merge preceding/trailing base inc/dec into the merged op.
1996 if (Merged) {
1997 Changed = true;
1998 unsigned Opcode = Merged->getOpcode();
1999 if (Opcode == ARM::t2STRDi8 || Opcode == ARM::t2LDRDi8)
2000 MergeBaseUpdateLSDouble(*Merged);
2001 else
2002 MergeBaseUpdateLSMultiple(Merged);
2003 } else {
2004 for (MachineInstr *MI : Candidate->Instrs) {
2005 if (MergeBaseUpdateLoadStore(MI))
2006 Changed = true;
2009 } else {
2010 assert(Candidate->Instrs.size() == 1);
2011 if (MergeBaseUpdateLoadStore(Candidate->Instrs.front()))
2012 Changed = true;
2015 Candidates.clear();
2016 // Try to fold add/sub into the LDRD/STRD formed by ARMPreAllocLoadStoreOpt.
2017 for (MachineInstr *MI : MergeBaseCandidates)
2018 MergeBaseUpdateLSDouble(*MI);
2019 MergeBaseCandidates.clear();
2021 return Changed;
2024 /// If this is a exit BB, try merging the return ops ("bx lr" and "mov pc, lr")
2025 /// into the preceding stack restore so it directly restore the value of LR
2026 /// into pc.
2027 /// ldmfd sp!, {..., lr}
2028 /// bx lr
2029 /// or
2030 /// ldmfd sp!, {..., lr}
2031 /// mov pc, lr
2032 /// =>
2033 /// ldmfd sp!, {..., pc}
2034 bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
2035 // Thumb1 LDM doesn't allow high registers.
2036 if (isThumb1) return false;
2037 if (MBB.empty()) return false;
2039 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
2040 if (MBBI != MBB.begin() && MBBI != MBB.end() &&
2041 (MBBI->getOpcode() == ARM::BX_RET ||
2042 MBBI->getOpcode() == ARM::tBX_RET ||
2043 MBBI->getOpcode() == ARM::MOVPCLR)) {
2044 MachineBasicBlock::iterator PrevI = std::prev(MBBI);
2045 // Ignore any debug instructions.
2046 while (PrevI->isDebugInstr() && PrevI != MBB.begin())
2047 --PrevI;
2048 MachineInstr &PrevMI = *PrevI;
2049 unsigned Opcode = PrevMI.getOpcode();
2050 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
2051 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
2052 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
2053 MachineOperand &MO = PrevMI.getOperand(PrevMI.getNumOperands() - 1);
2054 if (MO.getReg() != ARM::LR)
2055 return false;
2056 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
2057 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
2058 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
2059 PrevMI.setDesc(TII->get(NewOpc));
2060 MO.setReg(ARM::PC);
2061 PrevMI.copyImplicitOps(*MBB.getParent(), *MBBI);
2062 MBB.erase(MBBI);
2063 // We now restore LR into PC so it is not live-out of the return block
2064 // anymore: Clear the CSI Restored bit.
2065 MachineFrameInfo &MFI = MBB.getParent()->getFrameInfo();
2066 // CSI should be fixed after PrologEpilog Insertion
2067 assert(MFI.isCalleeSavedInfoValid() && "CSI should be valid");
2068 for (CalleeSavedInfo &Info : MFI.getCalleeSavedInfo()) {
2069 if (Info.getReg() == ARM::LR) {
2070 Info.setRestored(false);
2071 break;
2074 return true;
2077 return false;
2080 bool ARMLoadStoreOpt::CombineMovBx(MachineBasicBlock &MBB) {
2081 MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
2082 if (MBBI == MBB.begin() || MBBI == MBB.end() ||
2083 MBBI->getOpcode() != ARM::tBX_RET)
2084 return false;
2086 MachineBasicBlock::iterator Prev = MBBI;
2087 --Prev;
2088 if (Prev->getOpcode() != ARM::tMOVr || !Prev->definesRegister(ARM::LR))
2089 return false;
2091 for (auto Use : Prev->uses())
2092 if (Use.isKill()) {
2093 assert(STI->hasV4TOps());
2094 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(ARM::tBX))
2095 .addReg(Use.getReg(), RegState::Kill)
2096 .add(predOps(ARMCC::AL))
2097 .copyImplicitOps(*MBBI);
2098 MBB.erase(MBBI);
2099 MBB.erase(Prev);
2100 return true;
2103 llvm_unreachable("tMOVr doesn't kill a reg before tBX_RET?");
2106 bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
2107 if (skipFunction(Fn.getFunction()))
2108 return false;
2110 MF = &Fn;
2111 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
2112 TL = STI->getTargetLowering();
2113 AFI = Fn.getInfo<ARMFunctionInfo>();
2114 TII = STI->getInstrInfo();
2115 TRI = STI->getRegisterInfo();
2117 RegClassInfoValid = false;
2118 isThumb2 = AFI->isThumb2Function();
2119 isThumb1 = AFI->isThumbFunction() && !isThumb2;
2121 bool Modified = false;
2122 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
2123 ++MFI) {
2124 MachineBasicBlock &MBB = *MFI;
2125 Modified |= LoadStoreMultipleOpti(MBB);
2126 if (STI->hasV5TOps())
2127 Modified |= MergeReturnIntoLDM(MBB);
2128 if (isThumb1)
2129 Modified |= CombineMovBx(MBB);
2132 Allocator.DestroyAll();
2133 return Modified;
2136 #define ARM_PREALLOC_LOAD_STORE_OPT_NAME \
2137 "ARM pre- register allocation load / store optimization pass"
2139 namespace {
2141 /// Pre- register allocation pass that move load / stores from consecutive
2142 /// locations close to make it more likely they will be combined later.
2143 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
2144 static char ID;
2146 AliasAnalysis *AA;
2147 const DataLayout *TD;
2148 const TargetInstrInfo *TII;
2149 const TargetRegisterInfo *TRI;
2150 const ARMSubtarget *STI;
2151 MachineRegisterInfo *MRI;
2152 MachineDominatorTree *DT;
2153 MachineFunction *MF;
2155 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
2157 bool runOnMachineFunction(MachineFunction &Fn) override;
2159 StringRef getPassName() const override {
2160 return ARM_PREALLOC_LOAD_STORE_OPT_NAME;
2163 void getAnalysisUsage(AnalysisUsage &AU) const override {
2164 AU.addRequired<AAResultsWrapperPass>();
2165 AU.addRequired<MachineDominatorTree>();
2166 AU.addPreserved<MachineDominatorTree>();
2167 MachineFunctionPass::getAnalysisUsage(AU);
2170 private:
2171 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
2172 unsigned &NewOpc, Register &EvenReg, Register &OddReg,
2173 Register &BaseReg, int &Offset, Register &PredReg,
2174 ARMCC::CondCodes &Pred, bool &isT2);
2175 bool RescheduleOps(MachineBasicBlock *MBB,
2176 SmallVectorImpl<MachineInstr *> &Ops,
2177 unsigned Base, bool isLd,
2178 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
2179 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
2180 bool DistributeIncrements();
2181 bool DistributeIncrements(Register Base);
2184 } // end anonymous namespace
2186 char ARMPreAllocLoadStoreOpt::ID = 0;
2188 INITIALIZE_PASS_BEGIN(ARMPreAllocLoadStoreOpt, "arm-prera-ldst-opt",
2189 ARM_PREALLOC_LOAD_STORE_OPT_NAME, false, false)
2190 INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
2191 INITIALIZE_PASS_END(ARMPreAllocLoadStoreOpt, "arm-prera-ldst-opt",
2192 ARM_PREALLOC_LOAD_STORE_OPT_NAME, false, false)
2194 // Limit the number of instructions to be rescheduled.
2195 // FIXME: tune this limit, and/or come up with some better heuristics.
2196 static cl::opt<unsigned> InstReorderLimit("arm-prera-ldst-opt-reorder-limit",
2197 cl::init(8), cl::Hidden);
2199 bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
2200 if (AssumeMisalignedLoadStores || skipFunction(Fn.getFunction()))
2201 return false;
2203 TD = &Fn.getDataLayout();
2204 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
2205 TII = STI->getInstrInfo();
2206 TRI = STI->getRegisterInfo();
2207 MRI = &Fn.getRegInfo();
2208 DT = &getAnalysis<MachineDominatorTree>();
2209 MF = &Fn;
2210 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
2212 bool Modified = DistributeIncrements();
2213 for (MachineBasicBlock &MFI : Fn)
2214 Modified |= RescheduleLoadStoreInstrs(&MFI);
2216 return Modified;
2219 static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
2220 MachineBasicBlock::iterator I,
2221 MachineBasicBlock::iterator E,
2222 SmallPtrSetImpl<MachineInstr*> &MemOps,
2223 SmallSet<unsigned, 4> &MemRegs,
2224 const TargetRegisterInfo *TRI,
2225 AliasAnalysis *AA) {
2226 // Are there stores / loads / calls between them?
2227 SmallSet<unsigned, 4> AddedRegPressure;
2228 while (++I != E) {
2229 if (I->isDebugInstr() || MemOps.count(&*I))
2230 continue;
2231 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
2232 return false;
2233 if (I->mayStore() || (!isLd && I->mayLoad()))
2234 for (MachineInstr *MemOp : MemOps)
2235 if (I->mayAlias(AA, *MemOp, /*UseTBAA*/ false))
2236 return false;
2237 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
2238 MachineOperand &MO = I->getOperand(j);
2239 if (!MO.isReg())
2240 continue;
2241 Register Reg = MO.getReg();
2242 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
2243 return false;
2244 if (Reg != Base && !MemRegs.count(Reg))
2245 AddedRegPressure.insert(Reg);
2249 // Estimate register pressure increase due to the transformation.
2250 if (MemRegs.size() <= 4)
2251 // Ok if we are moving small number of instructions.
2252 return true;
2253 return AddedRegPressure.size() <= MemRegs.size() * 2;
2256 bool ARMPreAllocLoadStoreOpt::CanFormLdStDWord(
2257 MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl, unsigned &NewOpc,
2258 Register &FirstReg, Register &SecondReg, Register &BaseReg, int &Offset,
2259 Register &PredReg, ARMCC::CondCodes &Pred, bool &isT2) {
2260 // Make sure we're allowed to generate LDRD/STRD.
2261 if (!STI->hasV5TEOps())
2262 return false;
2264 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
2265 unsigned Scale = 1;
2266 unsigned Opcode = Op0->getOpcode();
2267 if (Opcode == ARM::LDRi12) {
2268 NewOpc = ARM::LDRD;
2269 } else if (Opcode == ARM::STRi12) {
2270 NewOpc = ARM::STRD;
2271 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
2272 NewOpc = ARM::t2LDRDi8;
2273 Scale = 4;
2274 isT2 = true;
2275 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
2276 NewOpc = ARM::t2STRDi8;
2277 Scale = 4;
2278 isT2 = true;
2279 } else {
2280 return false;
2283 // Make sure the base address satisfies i64 ld / st alignment requirement.
2284 // At the moment, we ignore the memoryoperand's value.
2285 // If we want to use AliasAnalysis, we should check it accordingly.
2286 if (!Op0->hasOneMemOperand() ||
2287 (*Op0->memoperands_begin())->isVolatile() ||
2288 (*Op0->memoperands_begin())->isAtomic())
2289 return false;
2291 Align Alignment = (*Op0->memoperands_begin())->getAlign();
2292 const Function &Func = MF->getFunction();
2293 Align ReqAlign =
2294 STI->hasV6Ops() ? TD->getABITypeAlign(Type::getInt64Ty(Func.getContext()))
2295 : Align(8); // Pre-v6 need 8-byte align
2296 if (Alignment < ReqAlign)
2297 return false;
2299 // Then make sure the immediate offset fits.
2300 int OffImm = getMemoryOpOffset(*Op0);
2301 if (isT2) {
2302 int Limit = (1 << 8) * Scale;
2303 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
2304 return false;
2305 Offset = OffImm;
2306 } else {
2307 ARM_AM::AddrOpc AddSub = ARM_AM::add;
2308 if (OffImm < 0) {
2309 AddSub = ARM_AM::sub;
2310 OffImm = - OffImm;
2312 int Limit = (1 << 8) * Scale;
2313 if (OffImm >= Limit || (OffImm & (Scale-1)))
2314 return false;
2315 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
2317 FirstReg = Op0->getOperand(0).getReg();
2318 SecondReg = Op1->getOperand(0).getReg();
2319 if (FirstReg == SecondReg)
2320 return false;
2321 BaseReg = Op0->getOperand(1).getReg();
2322 Pred = getInstrPredicate(*Op0, PredReg);
2323 dl = Op0->getDebugLoc();
2324 return true;
2327 bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
2328 SmallVectorImpl<MachineInstr *> &Ops,
2329 unsigned Base, bool isLd,
2330 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2331 bool RetVal = false;
2333 // Sort by offset (in reverse order).
2334 llvm::sort(Ops, [](const MachineInstr *LHS, const MachineInstr *RHS) {
2335 int LOffset = getMemoryOpOffset(*LHS);
2336 int ROffset = getMemoryOpOffset(*RHS);
2337 assert(LHS == RHS || LOffset != ROffset);
2338 return LOffset > ROffset;
2341 // The loads / stores of the same base are in order. Scan them from first to
2342 // last and check for the following:
2343 // 1. Any def of base.
2344 // 2. Any gaps.
2345 while (Ops.size() > 1) {
2346 unsigned FirstLoc = ~0U;
2347 unsigned LastLoc = 0;
2348 MachineInstr *FirstOp = nullptr;
2349 MachineInstr *LastOp = nullptr;
2350 int LastOffset = 0;
2351 unsigned LastOpcode = 0;
2352 unsigned LastBytes = 0;
2353 unsigned NumMove = 0;
2354 for (int i = Ops.size() - 1; i >= 0; --i) {
2355 // Make sure each operation has the same kind.
2356 MachineInstr *Op = Ops[i];
2357 unsigned LSMOpcode
2358 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2359 if (LastOpcode && LSMOpcode != LastOpcode)
2360 break;
2362 // Check that we have a continuous set of offsets.
2363 int Offset = getMemoryOpOffset(*Op);
2364 unsigned Bytes = getLSMultipleTransferSize(Op);
2365 if (LastBytes) {
2366 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2367 break;
2370 // Don't try to reschedule too many instructions.
2371 if (NumMove == InstReorderLimit)
2372 break;
2374 // Found a mergable instruction; save information about it.
2375 ++NumMove;
2376 LastOffset = Offset;
2377 LastBytes = Bytes;
2378 LastOpcode = LSMOpcode;
2380 unsigned Loc = MI2LocMap[Op];
2381 if (Loc <= FirstLoc) {
2382 FirstLoc = Loc;
2383 FirstOp = Op;
2385 if (Loc >= LastLoc) {
2386 LastLoc = Loc;
2387 LastOp = Op;
2391 if (NumMove <= 1)
2392 Ops.pop_back();
2393 else {
2394 SmallPtrSet<MachineInstr*, 4> MemOps;
2395 SmallSet<unsigned, 4> MemRegs;
2396 for (size_t i = Ops.size() - NumMove, e = Ops.size(); i != e; ++i) {
2397 MemOps.insert(Ops[i]);
2398 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2401 // Be conservative, if the instructions are too far apart, don't
2402 // move them. We want to limit the increase of register pressure.
2403 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
2404 if (DoMove)
2405 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2406 MemOps, MemRegs, TRI, AA);
2407 if (!DoMove) {
2408 for (unsigned i = 0; i != NumMove; ++i)
2409 Ops.pop_back();
2410 } else {
2411 // This is the new location for the loads / stores.
2412 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
2413 while (InsertPos != MBB->end() &&
2414 (MemOps.count(&*InsertPos) || InsertPos->isDebugInstr()))
2415 ++InsertPos;
2417 // If we are moving a pair of loads / stores, see if it makes sense
2418 // to try to allocate a pair of registers that can form register pairs.
2419 MachineInstr *Op0 = Ops.back();
2420 MachineInstr *Op1 = Ops[Ops.size()-2];
2421 Register FirstReg, SecondReg;
2422 Register BaseReg, PredReg;
2423 ARMCC::CondCodes Pred = ARMCC::AL;
2424 bool isT2 = false;
2425 unsigned NewOpc = 0;
2426 int Offset = 0;
2427 DebugLoc dl;
2428 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
2429 FirstReg, SecondReg, BaseReg,
2430 Offset, PredReg, Pred, isT2)) {
2431 Ops.pop_back();
2432 Ops.pop_back();
2434 const MCInstrDesc &MCID = TII->get(NewOpc);
2435 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
2436 MRI->constrainRegClass(FirstReg, TRC);
2437 MRI->constrainRegClass(SecondReg, TRC);
2439 // Form the pair instruction.
2440 if (isLd) {
2441 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
2442 .addReg(FirstReg, RegState::Define)
2443 .addReg(SecondReg, RegState::Define)
2444 .addReg(BaseReg);
2445 // FIXME: We're converting from LDRi12 to an insn that still
2446 // uses addrmode2, so we need an explicit offset reg. It should
2447 // always by reg0 since we're transforming LDRi12s.
2448 if (!isT2)
2449 MIB.addReg(0);
2450 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
2451 MIB.cloneMergedMemRefs({Op0, Op1});
2452 LLVM_DEBUG(dbgs() << "Formed " << *MIB << "\n");
2453 ++NumLDRDFormed;
2454 } else {
2455 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
2456 .addReg(FirstReg)
2457 .addReg(SecondReg)
2458 .addReg(BaseReg);
2459 // FIXME: We're converting from LDRi12 to an insn that still
2460 // uses addrmode2, so we need an explicit offset reg. It should
2461 // always by reg0 since we're transforming STRi12s.
2462 if (!isT2)
2463 MIB.addReg(0);
2464 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
2465 MIB.cloneMergedMemRefs({Op0, Op1});
2466 LLVM_DEBUG(dbgs() << "Formed " << *MIB << "\n");
2467 ++NumSTRDFormed;
2469 MBB->erase(Op0);
2470 MBB->erase(Op1);
2472 if (!isT2) {
2473 // Add register allocation hints to form register pairs.
2474 MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg);
2475 MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg);
2477 } else {
2478 for (unsigned i = 0; i != NumMove; ++i) {
2479 MachineInstr *Op = Ops.back();
2480 Ops.pop_back();
2481 MBB->splice(InsertPos, MBB, Op);
2485 NumLdStMoved += NumMove;
2486 RetVal = true;
2491 return RetVal;
2494 bool
2495 ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2496 bool RetVal = false;
2498 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2499 using MapIt = DenseMap<unsigned, SmallVector<MachineInstr *, 4>>::iterator;
2500 using Base2InstMap = DenseMap<unsigned, SmallVector<MachineInstr *, 4>>;
2501 using BaseVec = SmallVector<unsigned, 4>;
2502 Base2InstMap Base2LdsMap;
2503 Base2InstMap Base2StsMap;
2504 BaseVec LdBases;
2505 BaseVec StBases;
2507 unsigned Loc = 0;
2508 MachineBasicBlock::iterator MBBI = MBB->begin();
2509 MachineBasicBlock::iterator E = MBB->end();
2510 while (MBBI != E) {
2511 for (; MBBI != E; ++MBBI) {
2512 MachineInstr &MI = *MBBI;
2513 if (MI.isCall() || MI.isTerminator()) {
2514 // Stop at barriers.
2515 ++MBBI;
2516 break;
2519 if (!MI.isDebugInstr())
2520 MI2LocMap[&MI] = ++Loc;
2522 if (!isMemoryOp(MI))
2523 continue;
2524 Register PredReg;
2525 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
2526 continue;
2528 int Opc = MI.getOpcode();
2529 bool isLd = isLoadSingle(Opc);
2530 Register Base = MI.getOperand(1).getReg();
2531 int Offset = getMemoryOpOffset(MI);
2532 bool StopHere = false;
2533 auto FindBases = [&] (Base2InstMap &Base2Ops, BaseVec &Bases) {
2534 MapIt BI = Base2Ops.find(Base);
2535 if (BI == Base2Ops.end()) {
2536 Base2Ops[Base].push_back(&MI);
2537 Bases.push_back(Base);
2538 return;
2540 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2541 if (Offset == getMemoryOpOffset(*BI->second[i])) {
2542 StopHere = true;
2543 break;
2546 if (!StopHere)
2547 BI->second.push_back(&MI);
2550 if (isLd)
2551 FindBases(Base2LdsMap, LdBases);
2552 else
2553 FindBases(Base2StsMap, StBases);
2555 if (StopHere) {
2556 // Found a duplicate (a base+offset combination that's seen earlier).
2557 // Backtrack.
2558 --Loc;
2559 break;
2563 // Re-schedule loads.
2564 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2565 unsigned Base = LdBases[i];
2566 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
2567 if (Lds.size() > 1)
2568 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2571 // Re-schedule stores.
2572 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2573 unsigned Base = StBases[i];
2574 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
2575 if (Sts.size() > 1)
2576 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2579 if (MBBI != E) {
2580 Base2LdsMap.clear();
2581 Base2StsMap.clear();
2582 LdBases.clear();
2583 StBases.clear();
2587 return RetVal;
2590 // Get the Base register operand index from the memory access MachineInst if we
2591 // should attempt to distribute postinc on it. Return -1 if not of a valid
2592 // instruction type. If it returns an index, it is assumed that instruction is a
2593 // r+i indexing mode, and getBaseOperandIndex() + 1 is the Offset index.
2594 static int getBaseOperandIndex(MachineInstr &MI) {
2595 switch (MI.getOpcode()) {
2596 case ARM::MVE_VLDRBS16:
2597 case ARM::MVE_VLDRBS32:
2598 case ARM::MVE_VLDRBU16:
2599 case ARM::MVE_VLDRBU32:
2600 case ARM::MVE_VLDRHS32:
2601 case ARM::MVE_VLDRHU32:
2602 case ARM::MVE_VLDRBU8:
2603 case ARM::MVE_VLDRHU16:
2604 case ARM::MVE_VLDRWU32:
2605 case ARM::MVE_VSTRB16:
2606 case ARM::MVE_VSTRB32:
2607 case ARM::MVE_VSTRH32:
2608 case ARM::MVE_VSTRBU8:
2609 case ARM::MVE_VSTRHU16:
2610 case ARM::MVE_VSTRWU32:
2611 case ARM::t2LDRHi8:
2612 case ARM::t2LDRHi12:
2613 case ARM::t2LDRSHi8:
2614 case ARM::t2LDRSHi12:
2615 case ARM::t2LDRBi8:
2616 case ARM::t2LDRBi12:
2617 case ARM::t2LDRSBi8:
2618 case ARM::t2LDRSBi12:
2619 case ARM::t2STRBi8:
2620 case ARM::t2STRBi12:
2621 case ARM::t2STRHi8:
2622 case ARM::t2STRHi12:
2623 return 1;
2624 case ARM::MVE_VLDRBS16_post:
2625 case ARM::MVE_VLDRBS32_post:
2626 case ARM::MVE_VLDRBU16_post:
2627 case ARM::MVE_VLDRBU32_post:
2628 case ARM::MVE_VLDRHS32_post:
2629 case ARM::MVE_VLDRHU32_post:
2630 case ARM::MVE_VLDRBU8_post:
2631 case ARM::MVE_VLDRHU16_post:
2632 case ARM::MVE_VLDRWU32_post:
2633 case ARM::MVE_VSTRB16_post:
2634 case ARM::MVE_VSTRB32_post:
2635 case ARM::MVE_VSTRH32_post:
2636 case ARM::MVE_VSTRBU8_post:
2637 case ARM::MVE_VSTRHU16_post:
2638 case ARM::MVE_VSTRWU32_post:
2639 case ARM::MVE_VLDRBS16_pre:
2640 case ARM::MVE_VLDRBS32_pre:
2641 case ARM::MVE_VLDRBU16_pre:
2642 case ARM::MVE_VLDRBU32_pre:
2643 case ARM::MVE_VLDRHS32_pre:
2644 case ARM::MVE_VLDRHU32_pre:
2645 case ARM::MVE_VLDRBU8_pre:
2646 case ARM::MVE_VLDRHU16_pre:
2647 case ARM::MVE_VLDRWU32_pre:
2648 case ARM::MVE_VSTRB16_pre:
2649 case ARM::MVE_VSTRB32_pre:
2650 case ARM::MVE_VSTRH32_pre:
2651 case ARM::MVE_VSTRBU8_pre:
2652 case ARM::MVE_VSTRHU16_pre:
2653 case ARM::MVE_VSTRWU32_pre:
2654 return 2;
2656 return -1;
2659 static bool isPostIndex(MachineInstr &MI) {
2660 switch (MI.getOpcode()) {
2661 case ARM::MVE_VLDRBS16_post:
2662 case ARM::MVE_VLDRBS32_post:
2663 case ARM::MVE_VLDRBU16_post:
2664 case ARM::MVE_VLDRBU32_post:
2665 case ARM::MVE_VLDRHS32_post:
2666 case ARM::MVE_VLDRHU32_post:
2667 case ARM::MVE_VLDRBU8_post:
2668 case ARM::MVE_VLDRHU16_post:
2669 case ARM::MVE_VLDRWU32_post:
2670 case ARM::MVE_VSTRB16_post:
2671 case ARM::MVE_VSTRB32_post:
2672 case ARM::MVE_VSTRH32_post:
2673 case ARM::MVE_VSTRBU8_post:
2674 case ARM::MVE_VSTRHU16_post:
2675 case ARM::MVE_VSTRWU32_post:
2676 return true;
2678 return false;
2681 static bool isPreIndex(MachineInstr &MI) {
2682 switch (MI.getOpcode()) {
2683 case ARM::MVE_VLDRBS16_pre:
2684 case ARM::MVE_VLDRBS32_pre:
2685 case ARM::MVE_VLDRBU16_pre:
2686 case ARM::MVE_VLDRBU32_pre:
2687 case ARM::MVE_VLDRHS32_pre:
2688 case ARM::MVE_VLDRHU32_pre:
2689 case ARM::MVE_VLDRBU8_pre:
2690 case ARM::MVE_VLDRHU16_pre:
2691 case ARM::MVE_VLDRWU32_pre:
2692 case ARM::MVE_VSTRB16_pre:
2693 case ARM::MVE_VSTRB32_pre:
2694 case ARM::MVE_VSTRH32_pre:
2695 case ARM::MVE_VSTRBU8_pre:
2696 case ARM::MVE_VSTRHU16_pre:
2697 case ARM::MVE_VSTRWU32_pre:
2698 return true;
2700 return false;
2703 // Given a memory access Opcode, check that the give Imm would be a valid Offset
2704 // for this instruction (same as isLegalAddressImm), Or if the instruction
2705 // could be easily converted to one where that was valid. For example converting
2706 // t2LDRi12 to t2LDRi8 for negative offsets. Works in conjunction with
2707 // AdjustBaseAndOffset below.
2708 static bool isLegalOrConvertableAddressImm(unsigned Opcode, int Imm,
2709 const TargetInstrInfo *TII,
2710 int &CodesizeEstimate) {
2711 if (isLegalAddressImm(Opcode, Imm, TII))
2712 return true;
2714 // We can convert AddrModeT2_i12 to AddrModeT2_i8.
2715 const MCInstrDesc &Desc = TII->get(Opcode);
2716 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
2717 switch (AddrMode) {
2718 case ARMII::AddrModeT2_i12:
2719 CodesizeEstimate += 1;
2720 return std::abs(Imm) < (((1 << 8) * 1) - 1);
2722 return false;
2725 // Given an MI adjust its address BaseReg to use NewBaseReg and address offset
2726 // by -Offset. This can either happen in-place or be a replacement as MI is
2727 // converted to another instruction type.
2728 static void AdjustBaseAndOffset(MachineInstr *MI, Register NewBaseReg,
2729 int Offset, const TargetInstrInfo *TII,
2730 const TargetRegisterInfo *TRI) {
2731 // Set the Base reg
2732 unsigned BaseOp = getBaseOperandIndex(*MI);
2733 MI->getOperand(BaseOp).setReg(NewBaseReg);
2734 // and constrain the reg class to that required by the instruction.
2735 MachineFunction *MF = MI->getMF();
2736 MachineRegisterInfo &MRI = MF->getRegInfo();
2737 const MCInstrDesc &MCID = TII->get(MI->getOpcode());
2738 const TargetRegisterClass *TRC = TII->getRegClass(MCID, BaseOp, TRI, *MF);
2739 MRI.constrainRegClass(NewBaseReg, TRC);
2741 int OldOffset = MI->getOperand(BaseOp + 1).getImm();
2742 if (isLegalAddressImm(MI->getOpcode(), OldOffset - Offset, TII))
2743 MI->getOperand(BaseOp + 1).setImm(OldOffset - Offset);
2744 else {
2745 unsigned ConvOpcode;
2746 switch (MI->getOpcode()) {
2747 case ARM::t2LDRHi12:
2748 ConvOpcode = ARM::t2LDRHi8;
2749 break;
2750 case ARM::t2LDRSHi12:
2751 ConvOpcode = ARM::t2LDRSHi8;
2752 break;
2753 case ARM::t2LDRBi12:
2754 ConvOpcode = ARM::t2LDRBi8;
2755 break;
2756 case ARM::t2LDRSBi12:
2757 ConvOpcode = ARM::t2LDRSBi8;
2758 break;
2759 case ARM::t2STRHi12:
2760 ConvOpcode = ARM::t2STRHi8;
2761 break;
2762 case ARM::t2STRBi12:
2763 ConvOpcode = ARM::t2STRBi8;
2764 break;
2765 default:
2766 llvm_unreachable("Unhandled convertable opcode");
2768 assert(isLegalAddressImm(ConvOpcode, OldOffset - Offset, TII) &&
2769 "Illegal Address Immediate after convert!");
2771 const MCInstrDesc &MCID = TII->get(ConvOpcode);
2772 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), MCID)
2773 .add(MI->getOperand(0))
2774 .add(MI->getOperand(1))
2775 .addImm(OldOffset - Offset)
2776 .add(MI->getOperand(3))
2777 .add(MI->getOperand(4))
2778 .cloneMemRefs(*MI);
2779 MI->eraseFromParent();
2783 static MachineInstr *createPostIncLoadStore(MachineInstr *MI, int Offset,
2784 Register NewReg,
2785 const TargetInstrInfo *TII,
2786 const TargetRegisterInfo *TRI) {
2787 MachineFunction *MF = MI->getMF();
2788 MachineRegisterInfo &MRI = MF->getRegInfo();
2790 unsigned NewOpcode = getPostIndexedLoadStoreOpcode(
2791 MI->getOpcode(), Offset > 0 ? ARM_AM::add : ARM_AM::sub);
2793 const MCInstrDesc &MCID = TII->get(NewOpcode);
2794 // Constrain the def register class
2795 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
2796 MRI.constrainRegClass(NewReg, TRC);
2797 // And do the same for the base operand
2798 TRC = TII->getRegClass(MCID, 2, TRI, *MF);
2799 MRI.constrainRegClass(MI->getOperand(1).getReg(), TRC);
2801 unsigned AddrMode = (MCID.TSFlags & ARMII::AddrModeMask);
2802 switch (AddrMode) {
2803 case ARMII::AddrModeT2_i7:
2804 case ARMII::AddrModeT2_i7s2:
2805 case ARMII::AddrModeT2_i7s4:
2806 // Any MVE load/store
2807 return BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), MCID)
2808 .addReg(NewReg, RegState::Define)
2809 .add(MI->getOperand(0))
2810 .add(MI->getOperand(1))
2811 .addImm(Offset)
2812 .add(MI->getOperand(3))
2813 .add(MI->getOperand(4))
2814 .cloneMemRefs(*MI);
2815 case ARMII::AddrModeT2_i8:
2816 if (MI->mayLoad()) {
2817 return BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), MCID)
2818 .add(MI->getOperand(0))
2819 .addReg(NewReg, RegState::Define)
2820 .add(MI->getOperand(1))
2821 .addImm(Offset)
2822 .add(MI->getOperand(3))
2823 .add(MI->getOperand(4))
2824 .cloneMemRefs(*MI);
2825 } else {
2826 return BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), MCID)
2827 .addReg(NewReg, RegState::Define)
2828 .add(MI->getOperand(0))
2829 .add(MI->getOperand(1))
2830 .addImm(Offset)
2831 .add(MI->getOperand(3))
2832 .add(MI->getOperand(4))
2833 .cloneMemRefs(*MI);
2835 default:
2836 llvm_unreachable("Unhandled createPostIncLoadStore");
2840 // Given a Base Register, optimise the load/store uses to attempt to create more
2841 // post-inc accesses and less register moves. We do this by taking zero offset
2842 // loads/stores with an add, and convert them to a postinc load/store of the
2843 // same type. Any subsequent accesses will be adjusted to use and account for
2844 // the post-inc value.
2845 // For example:
2846 // LDR #0 LDR_POSTINC #16
2847 // LDR #4 LDR #-12
2848 // LDR #8 LDR #-8
2849 // LDR #12 LDR #-4
2850 // ADD #16
2852 // At the same time if we do not find an increment but do find an existing
2853 // pre/post inc instruction, we can still adjust the offsets of subsequent
2854 // instructions to save the register move that would otherwise be needed for the
2855 // in-place increment.
2856 bool ARMPreAllocLoadStoreOpt::DistributeIncrements(Register Base) {
2857 // We are looking for:
2858 // One zero offset load/store that can become postinc
2859 MachineInstr *BaseAccess = nullptr;
2860 MachineInstr *PrePostInc = nullptr;
2861 // An increment that can be folded in
2862 MachineInstr *Increment = nullptr;
2863 // Other accesses after BaseAccess that will need to be updated to use the
2864 // postinc value.
2865 SmallPtrSet<MachineInstr *, 8> OtherAccesses;
2866 for (auto &Use : MRI->use_nodbg_instructions(Base)) {
2867 if (!Increment && getAddSubImmediate(Use) != 0) {
2868 Increment = &Use;
2869 continue;
2872 int BaseOp = getBaseOperandIndex(Use);
2873 if (BaseOp == -1)
2874 return false;
2876 if (!Use.getOperand(BaseOp).isReg() ||
2877 Use.getOperand(BaseOp).getReg() != Base)
2878 return false;
2879 if (isPreIndex(Use) || isPostIndex(Use))
2880 PrePostInc = &Use;
2881 else if (Use.getOperand(BaseOp + 1).getImm() == 0)
2882 BaseAccess = &Use;
2883 else
2884 OtherAccesses.insert(&Use);
2887 int IncrementOffset;
2888 Register NewBaseReg;
2889 if (BaseAccess && Increment) {
2890 if (PrePostInc || BaseAccess->getParent() != Increment->getParent())
2891 return false;
2892 Register PredReg;
2893 if (Increment->definesRegister(ARM::CPSR) ||
2894 getInstrPredicate(*Increment, PredReg) != ARMCC::AL)
2895 return false;
2897 LLVM_DEBUG(dbgs() << "\nAttempting to distribute increments on VirtualReg "
2898 << Base.virtRegIndex() << "\n");
2900 // Make sure that Increment has no uses before BaseAccess.
2901 for (MachineInstr &Use :
2902 MRI->use_nodbg_instructions(Increment->getOperand(0).getReg())) {
2903 if (!DT->dominates(BaseAccess, &Use) || &Use == BaseAccess) {
2904 LLVM_DEBUG(dbgs() << " BaseAccess doesn't dominate use of increment\n");
2905 return false;
2909 // Make sure that Increment can be folded into Base
2910 IncrementOffset = getAddSubImmediate(*Increment);
2911 unsigned NewPostIncOpcode = getPostIndexedLoadStoreOpcode(
2912 BaseAccess->getOpcode(), IncrementOffset > 0 ? ARM_AM::add : ARM_AM::sub);
2913 if (!isLegalAddressImm(NewPostIncOpcode, IncrementOffset, TII)) {
2914 LLVM_DEBUG(dbgs() << " Illegal addressing mode immediate on postinc\n");
2915 return false;
2918 else if (PrePostInc) {
2919 // If we already have a pre/post index load/store then set BaseAccess,
2920 // IncrementOffset and NewBaseReg to the values it already produces,
2921 // allowing us to update and subsequent uses of BaseOp reg with the
2922 // incremented value.
2923 if (Increment)
2924 return false;
2926 LLVM_DEBUG(dbgs() << "\nAttempting to distribute increments on already "
2927 << "indexed VirtualReg " << Base.virtRegIndex() << "\n");
2928 int BaseOp = getBaseOperandIndex(*PrePostInc);
2929 IncrementOffset = PrePostInc->getOperand(BaseOp+1).getImm();
2930 BaseAccess = PrePostInc;
2931 NewBaseReg = PrePostInc->getOperand(0).getReg();
2933 else
2934 return false;
2936 // And make sure that the negative value of increment can be added to all
2937 // other offsets after the BaseAccess. We rely on either
2938 // dominates(BaseAccess, OtherAccess) or dominates(OtherAccess, BaseAccess)
2939 // to keep things simple.
2940 // This also adds a simple codesize metric, to detect if an instruction (like
2941 // t2LDRBi12) which can often be shrunk to a thumb1 instruction (tLDRBi)
2942 // cannot because it is converted to something else (t2LDRBi8). We start this
2943 // at -1 for the gain from removing the increment.
2944 SmallPtrSet<MachineInstr *, 4> SuccessorAccesses;
2945 int CodesizeEstimate = -1;
2946 for (auto *Use : OtherAccesses) {
2947 if (DT->dominates(BaseAccess, Use)) {
2948 SuccessorAccesses.insert(Use);
2949 unsigned BaseOp = getBaseOperandIndex(*Use);
2950 if (!isLegalOrConvertableAddressImm(Use->getOpcode(),
2951 Use->getOperand(BaseOp + 1).getImm() -
2952 IncrementOffset,
2953 TII, CodesizeEstimate)) {
2954 LLVM_DEBUG(dbgs() << " Illegal addressing mode immediate on use\n");
2955 return false;
2957 } else if (!DT->dominates(Use, BaseAccess)) {
2958 LLVM_DEBUG(
2959 dbgs() << " Unknown dominance relation between Base and Use\n");
2960 return false;
2963 if (STI->hasMinSize() && CodesizeEstimate > 0) {
2964 LLVM_DEBUG(dbgs() << " Expected to grow instructions under minsize\n");
2965 return false;
2968 if (!PrePostInc) {
2969 // Replace BaseAccess with a post inc
2970 LLVM_DEBUG(dbgs() << "Changing: "; BaseAccess->dump());
2971 LLVM_DEBUG(dbgs() << " And : "; Increment->dump());
2972 NewBaseReg = Increment->getOperand(0).getReg();
2973 MachineInstr *BaseAccessPost =
2974 createPostIncLoadStore(BaseAccess, IncrementOffset, NewBaseReg, TII, TRI);
2975 BaseAccess->eraseFromParent();
2976 Increment->eraseFromParent();
2977 (void)BaseAccessPost;
2978 LLVM_DEBUG(dbgs() << " To : "; BaseAccessPost->dump());
2981 for (auto *Use : SuccessorAccesses) {
2982 LLVM_DEBUG(dbgs() << "Changing: "; Use->dump());
2983 AdjustBaseAndOffset(Use, NewBaseReg, IncrementOffset, TII, TRI);
2984 LLVM_DEBUG(dbgs() << " To : "; Use->dump());
2987 // Remove the kill flag from all uses of NewBaseReg, in case any old uses
2988 // remain.
2989 for (MachineOperand &Op : MRI->use_nodbg_operands(NewBaseReg))
2990 Op.setIsKill(false);
2991 return true;
2994 bool ARMPreAllocLoadStoreOpt::DistributeIncrements() {
2995 bool Changed = false;
2996 SmallSetVector<Register, 4> Visited;
2997 for (auto &MBB : *MF) {
2998 for (auto &MI : MBB) {
2999 int BaseOp = getBaseOperandIndex(MI);
3000 if (BaseOp == -1 || !MI.getOperand(BaseOp).isReg())
3001 continue;
3003 Register Base = MI.getOperand(BaseOp).getReg();
3004 if (!Base.isVirtual() || Visited.count(Base))
3005 continue;
3007 Visited.insert(Base);
3011 for (auto Base : Visited)
3012 Changed |= DistributeIncrements(Base);
3014 return Changed;
3017 /// Returns an instance of the load / store optimization pass.
3018 FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
3019 if (PreAlloc)
3020 return new ARMPreAllocLoadStoreOpt();
3021 return new ARMLoadStoreOpt();