1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --function-signature --include-generated-funcs --replace-value-regex "__omp_offloading_[0-9a-z]+_[0-9a-z]+" "reduction_size[.].+[.]" "pl_cond[.].+[.|,]" --prefix-filecheck-ir-name _
2 // RUN: %clang_cc1 -DCHECK -verify -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - -Wno-openmp-mapping | FileCheck %s --check-prefix=CHECK1
3 // RUN: %clang_cc1 -DCHECK -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s -Wno-openmp-mapping
4 // RUN: %clang_cc1 -DCHECK -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - -Wno-openmp-mapping | FileCheck %s --check-prefix=CHECK1
5 // RUN: %clang_cc1 -DCHECK -verify -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - -Wno-openmp-mapping | FileCheck %s --check-prefix=CHECK3
6 // RUN: %clang_cc1 -DCHECK -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s -Wno-openmp-mapping
7 // RUN: %clang_cc1 -DCHECK -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - -Wno-openmp-mapping | FileCheck %s --check-prefix=CHECK3
9 // RUN: %clang_cc1 -DCHECK -verify -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - -Wno-openmp-mapping | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
10 // RUN: %clang_cc1 -DCHECK -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s -Wno-openmp-mapping
11 // RUN: %clang_cc1 -DCHECK -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - -Wno-openmp-mapping | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
12 // RUN: %clang_cc1 -DCHECK -verify -fopenmp-simd -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - -Wno-openmp-mapping | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
13 // RUN: %clang_cc1 -DCHECK -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s -Wno-openmp-mapping
14 // RUN: %clang_cc1 -DCHECK -fopenmp-simd -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - -Wno-openmp-mapping | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
16 // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - -Wno-openmp-mapping | FileCheck %s --check-prefix=CHECK9
17 // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s -Wno-openmp-mapping
18 // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - -Wno-openmp-mapping | FileCheck %s --check-prefix=CHECK9
20 // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - -Wno-openmp-mapping | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
21 // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s -Wno-openmp-mapping
22 // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - -Wno-openmp-mapping | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
24 // expected-no-diagnostics
31 St(const St
&st
) : a(st
.a
+ st
.b
), b(0) {}
35 volatile int g
= 1212;
43 S(const S
&s
, St t
= St()) : f(s
.f
+ t
.a
) {}
44 operator T() { return T(); }
54 S
<T
> s_arr
[] = {1, 2};
57 #pragma omp teams distribute parallel for firstprivate(t_var, vec, s_arr, var)
58 for (int i
= 0; i
< 2; ++i
) {
68 S
<float> s_arr
[] = {1, 2};
76 #pragma omp teams distribute parallel for firstprivate(g, g1, sivar)
77 for (int i
= 0; i
< 2; ++i
) {
79 // Skip global and bound tid vars
85 // Skip global and bound tid vars, and prev lb and ub vars
88 // use of private vars
100 #pragma omp teams distribute parallel for firstprivate(t_var, vec, s_arr, var, sivar)
101 for (int i
= 0; i
< 2; ++i
) {
114 // Skip global and bound tid vars
115 // Skip temp vars for loop
123 // firstprivate vec(vec): copy from *_addr into priv1 and then from priv1 into priv2
125 // firstprivate(s_arr)
130 // Skip global and bound tid vars, and prev lb ub vars
131 // Skip temp vars for loop
139 // firstprivate vec(vec): copy from *_addr into priv1 and then from priv1 into priv2
141 // firstprivate(s_arr)
150 // Skip global and bound tid vars
151 // Skip temp vars for loop
155 // T_VAR and preparation variables
157 // firstprivate vec(vec): copy from *_addr into priv1 and then from priv1 into priv2
159 // firstprivate(s_arr)
164 // Skip global and bound tid vars
165 // Skip temp vars for loop
169 // T_VAR and preparation variables
171 // firstprivate vec(vec): copy from *_addr into priv1 and then from priv1 into priv2
173 // firstprivate(s_arr)
179 // CHECK1-LABEL: define {{[^@]+}}@__cxx_global_var_init
180 // CHECK1-SAME: () #[[ATTR0:[0-9]+]] {
181 // CHECK1-NEXT: entry:
182 // CHECK1-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) @test)
183 // CHECK1-NEXT: [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @test, ptr @__dso_handle) #[[ATTR2:[0-9]+]]
184 // CHECK1-NEXT: ret void
187 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
188 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat {
189 // CHECK1-NEXT: entry:
190 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
191 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
192 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
193 // CHECK1-NEXT: call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
194 // CHECK1-NEXT: ret void
197 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
198 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
199 // CHECK1-NEXT: entry:
200 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
201 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
202 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
203 // CHECK1-NEXT: call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR2]]
204 // CHECK1-NEXT: ret void
207 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
208 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
209 // CHECK1-NEXT: entry:
210 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
211 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
212 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
213 // CHECK1-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
214 // CHECK1-NEXT: [[TMP0:%.*]] = load volatile i32, ptr @g, align 4
215 // CHECK1-NEXT: [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
216 // CHECK1-NEXT: store float [[CONV]], ptr [[F]], align 4
217 // CHECK1-NEXT: ret void
220 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
221 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
222 // CHECK1-NEXT: entry:
223 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
224 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
225 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
226 // CHECK1-NEXT: ret void
229 // CHECK1-LABEL: define {{[^@]+}}@__cxx_global_var_init.1
230 // CHECK1-SAME: () #[[ATTR0]] {
231 // CHECK1-NEXT: entry:
232 // CHECK1-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @s_arr, float noundef 1.000000e+00)
233 // CHECK1-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i64 1), float noundef 2.000000e+00)
234 // CHECK1-NEXT: [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @__cxx_global_array_dtor, ptr null, ptr @__dso_handle) #[[ATTR2]]
235 // CHECK1-NEXT: ret void
238 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
239 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
240 // CHECK1-NEXT: entry:
241 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
242 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
243 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
244 // CHECK1-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
245 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
246 // CHECK1-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
247 // CHECK1-NEXT: call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]])
248 // CHECK1-NEXT: ret void
251 // CHECK1-LABEL: define {{[^@]+}}@__cxx_global_array_dtor
252 // CHECK1-SAME: (ptr noundef [[TMP0:%.*]]) #[[ATTR0]] {
253 // CHECK1-NEXT: entry:
254 // CHECK1-NEXT: [[DOTADDR:%.*]] = alloca ptr, align 8
255 // CHECK1-NEXT: store ptr [[TMP0]], ptr [[DOTADDR]], align 8
256 // CHECK1-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
257 // CHECK1: arraydestroy.body:
258 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i64 2), [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
259 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
260 // CHECK1-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
261 // CHECK1-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], @s_arr
262 // CHECK1-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
263 // CHECK1: arraydestroy.done1:
264 // CHECK1-NEXT: ret void
267 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
268 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
269 // CHECK1-NEXT: entry:
270 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
271 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
272 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
273 // CHECK1-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
274 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
275 // CHECK1-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
276 // CHECK1-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
277 // CHECK1-NEXT: [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
278 // CHECK1-NEXT: [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
279 // CHECK1-NEXT: [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
280 // CHECK1-NEXT: store float [[ADD]], ptr [[F]], align 4
281 // CHECK1-NEXT: ret void
284 // CHECK1-LABEL: define {{[^@]+}}@__cxx_global_var_init.2
285 // CHECK1-SAME: () #[[ATTR0]] {
286 // CHECK1-NEXT: entry:
287 // CHECK1-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @var, float noundef 3.000000e+00)
288 // CHECK1-NEXT: [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @var, ptr @__dso_handle) #[[ATTR2]]
289 // CHECK1-NEXT: ret void
292 // CHECK1-LABEL: define {{[^@]+}}@main
293 // CHECK1-SAME: () #[[ATTR3:[0-9]+]] {
294 // CHECK1-NEXT: entry:
295 // CHECK1-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
296 // CHECK1-NEXT: [[T_VAR_CASTED:%.*]] = alloca i64, align 8
297 // CHECK1-NEXT: [[SIVAR_CASTED:%.*]] = alloca i64, align 8
298 // CHECK1-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [5 x ptr], align 8
299 // CHECK1-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [5 x ptr], align 8
300 // CHECK1-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [5 x ptr], align 8
301 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
302 // CHECK1-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
303 // CHECK1-NEXT: store i32 0, ptr [[RETVAL]], align 4
304 // CHECK1-NEXT: [[TMP0:%.*]] = load i32, ptr @t_var, align 4
305 // CHECK1-NEXT: store i32 [[TMP0]], ptr [[T_VAR_CASTED]], align 4
306 // CHECK1-NEXT: [[TMP1:%.*]] = load i64, ptr [[T_VAR_CASTED]], align 8
307 // CHECK1-NEXT: [[TMP2:%.*]] = load i32, ptr @_ZZ4mainE5sivar, align 4
308 // CHECK1-NEXT: store i32 [[TMP2]], ptr [[SIVAR_CASTED]], align 4
309 // CHECK1-NEXT: [[TMP3:%.*]] = load i64, ptr [[SIVAR_CASTED]], align 8
310 // CHECK1-NEXT: [[TMP4:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
311 // CHECK1-NEXT: store i64 [[TMP1]], ptr [[TMP4]], align 8
312 // CHECK1-NEXT: [[TMP5:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
313 // CHECK1-NEXT: store i64 [[TMP1]], ptr [[TMP5]], align 8
314 // CHECK1-NEXT: [[TMP6:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
315 // CHECK1-NEXT: store ptr null, ptr [[TMP6]], align 8
316 // CHECK1-NEXT: [[TMP7:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
317 // CHECK1-NEXT: store ptr @vec, ptr [[TMP7]], align 8
318 // CHECK1-NEXT: [[TMP8:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
319 // CHECK1-NEXT: store ptr @vec, ptr [[TMP8]], align 8
320 // CHECK1-NEXT: [[TMP9:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
321 // CHECK1-NEXT: store ptr null, ptr [[TMP9]], align 8
322 // CHECK1-NEXT: [[TMP10:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
323 // CHECK1-NEXT: store ptr @s_arr, ptr [[TMP10]], align 8
324 // CHECK1-NEXT: [[TMP11:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
325 // CHECK1-NEXT: store ptr @s_arr, ptr [[TMP11]], align 8
326 // CHECK1-NEXT: [[TMP12:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
327 // CHECK1-NEXT: store ptr null, ptr [[TMP12]], align 8
328 // CHECK1-NEXT: [[TMP13:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
329 // CHECK1-NEXT: store ptr @var, ptr [[TMP13]], align 8
330 // CHECK1-NEXT: [[TMP14:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
331 // CHECK1-NEXT: store ptr @var, ptr [[TMP14]], align 8
332 // CHECK1-NEXT: [[TMP15:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
333 // CHECK1-NEXT: store ptr null, ptr [[TMP15]], align 8
334 // CHECK1-NEXT: [[TMP16:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 4
335 // CHECK1-NEXT: store i64 [[TMP3]], ptr [[TMP16]], align 8
336 // CHECK1-NEXT: [[TMP17:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 4
337 // CHECK1-NEXT: store i64 [[TMP3]], ptr [[TMP17]], align 8
338 // CHECK1-NEXT: [[TMP18:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 4
339 // CHECK1-NEXT: store ptr null, ptr [[TMP18]], align 8
340 // CHECK1-NEXT: [[TMP19:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
341 // CHECK1-NEXT: [[TMP20:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
342 // CHECK1-NEXT: [[TMP21:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
343 // CHECK1-NEXT: store i32 2, ptr [[TMP21]], align 4
344 // CHECK1-NEXT: [[TMP22:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
345 // CHECK1-NEXT: store i32 5, ptr [[TMP22]], align 4
346 // CHECK1-NEXT: [[TMP23:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
347 // CHECK1-NEXT: store ptr [[TMP19]], ptr [[TMP23]], align 8
348 // CHECK1-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
349 // CHECK1-NEXT: store ptr [[TMP20]], ptr [[TMP24]], align 8
350 // CHECK1-NEXT: [[TMP25:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
351 // CHECK1-NEXT: store ptr @.offload_sizes, ptr [[TMP25]], align 8
352 // CHECK1-NEXT: [[TMP26:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
353 // CHECK1-NEXT: store ptr @.offload_maptypes, ptr [[TMP26]], align 8
354 // CHECK1-NEXT: [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
355 // CHECK1-NEXT: store ptr null, ptr [[TMP27]], align 8
356 // CHECK1-NEXT: [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
357 // CHECK1-NEXT: store ptr null, ptr [[TMP28]], align 8
358 // CHECK1-NEXT: [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
359 // CHECK1-NEXT: store i64 2, ptr [[TMP29]], align 8
360 // CHECK1-NEXT: [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
361 // CHECK1-NEXT: store i64 0, ptr [[TMP30]], align 8
362 // CHECK1-NEXT: [[TMP31:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
363 // CHECK1-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP31]], align 4
364 // CHECK1-NEXT: [[TMP32:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
365 // CHECK1-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP32]], align 4
366 // CHECK1-NEXT: [[TMP33:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
367 // CHECK1-NEXT: store i32 0, ptr [[TMP33]], align 4
368 // CHECK1-NEXT: [[TMP34:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3:[0-9]+]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99.region_id, ptr [[KERNEL_ARGS]])
369 // CHECK1-NEXT: [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
370 // CHECK1-NEXT: br i1 [[TMP35]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
371 // CHECK1: omp_offload.failed:
372 // CHECK1-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99(i64 [[TMP1]], ptr @vec, ptr @s_arr, ptr @var, i64 [[TMP3]]) #[[ATTR2]]
373 // CHECK1-NEXT: br label [[OMP_OFFLOAD_CONT]]
374 // CHECK1: omp_offload.cont:
375 // CHECK1-NEXT: [[CALL:%.*]] = call noundef signext i32 @_Z5tmainIiET_v()
376 // CHECK1-NEXT: ret i32 [[CALL]]
379 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99
380 // CHECK1-SAME: (i64 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]], i64 noundef [[SIVAR:%.*]]) #[[ATTR4:[0-9]+]] {
381 // CHECK1-NEXT: entry:
382 // CHECK1-NEXT: [[T_VAR_ADDR:%.*]] = alloca i64, align 8
383 // CHECK1-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 8
384 // CHECK1-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
385 // CHECK1-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 8
386 // CHECK1-NEXT: [[SIVAR_ADDR:%.*]] = alloca i64, align 8
387 // CHECK1-NEXT: [[T_VAR_CASTED:%.*]] = alloca i64, align 8
388 // CHECK1-NEXT: [[SIVAR_CASTED:%.*]] = alloca i64, align 8
389 // CHECK1-NEXT: store i64 [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
390 // CHECK1-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
391 // CHECK1-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
392 // CHECK1-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
393 // CHECK1-NEXT: store i64 [[SIVAR]], ptr [[SIVAR_ADDR]], align 8
394 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
395 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
396 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
397 // CHECK1-NEXT: [[TMP3:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
398 // CHECK1-NEXT: store i32 [[TMP3]], ptr [[T_VAR_CASTED]], align 4
399 // CHECK1-NEXT: [[TMP4:%.*]] = load i64, ptr [[T_VAR_CASTED]], align 8
400 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[SIVAR_ADDR]], align 4
401 // CHECK1-NEXT: store i32 [[TMP5]], ptr [[SIVAR_CASTED]], align 4
402 // CHECK1-NEXT: [[TMP6:%.*]] = load i64, ptr [[SIVAR_CASTED]], align 8
403 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99.omp_outlined, ptr [[TMP0]], i64 [[TMP4]], ptr [[TMP1]], ptr [[TMP2]], i64 [[TMP6]])
404 // CHECK1-NEXT: ret void
407 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99.omp_outlined
408 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i64 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]], i64 noundef [[SIVAR:%.*]]) #[[ATTR5:[0-9]+]] {
409 // CHECK1-NEXT: entry:
410 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
411 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
412 // CHECK1-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 8
413 // CHECK1-NEXT: [[T_VAR_ADDR:%.*]] = alloca i64, align 8
414 // CHECK1-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
415 // CHECK1-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 8
416 // CHECK1-NEXT: [[SIVAR_ADDR:%.*]] = alloca i64, align 8
417 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
418 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
419 // CHECK1-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
420 // CHECK1-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
421 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
422 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
423 // CHECK1-NEXT: [[VEC1:%.*]] = alloca [2 x i32], align 4
424 // CHECK1-NEXT: [[S_ARR2:%.*]] = alloca [2 x %struct.S], align 4
425 // CHECK1-NEXT: [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
426 // CHECK1-NEXT: [[VAR4:%.*]] = alloca [[STRUCT_S:%.*]], align 4
427 // CHECK1-NEXT: [[AGG_TMP5:%.*]] = alloca [[STRUCT_ST]], align 4
428 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
429 // CHECK1-NEXT: [[T_VAR_CASTED:%.*]] = alloca i64, align 8
430 // CHECK1-NEXT: [[SIVAR_CASTED:%.*]] = alloca i64, align 8
431 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
432 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
433 // CHECK1-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
434 // CHECK1-NEXT: store i64 [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
435 // CHECK1-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
436 // CHECK1-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
437 // CHECK1-NEXT: store i64 [[SIVAR]], ptr [[SIVAR_ADDR]], align 8
438 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
439 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
440 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
441 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
442 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_COMB_UB]], align 4
443 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
444 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
445 // CHECK1-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC1]], ptr align 4 [[TMP0]], i64 8, i1 false)
446 // CHECK1-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR2]], i32 0, i32 0
447 // CHECK1-NEXT: [[TMP3:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i64 2
448 // CHECK1-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN]], [[TMP3]]
449 // CHECK1-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE3:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
450 // CHECK1: omp.arraycpy.body:
451 // CHECK1-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
452 // CHECK1-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
453 // CHECK1-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]])
454 // CHECK1-NEXT: call void @_ZN1SIfEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], ptr noundef [[AGG_TMP]])
455 // CHECK1-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]]) #[[ATTR2]]
456 // CHECK1-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
457 // CHECK1-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
458 // CHECK1-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP3]]
459 // CHECK1-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE3]], label [[OMP_ARRAYCPY_BODY]]
460 // CHECK1: omp.arraycpy.done3:
461 // CHECK1-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP5]])
462 // CHECK1-NEXT: call void @_ZN1SIfEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[VAR4]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP2]], ptr noundef [[AGG_TMP5]])
463 // CHECK1-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP5]]) #[[ATTR2]]
464 // CHECK1-NEXT: [[TMP4:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
465 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP4]], align 4
466 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP5]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
467 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
468 // CHECK1-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 1
469 // CHECK1-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
470 // CHECK1: cond.true:
471 // CHECK1-NEXT: br label [[COND_END:%.*]]
472 // CHECK1: cond.false:
473 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
474 // CHECK1-NEXT: br label [[COND_END]]
476 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP7]], [[COND_FALSE]] ]
477 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
478 // CHECK1-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
479 // CHECK1-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_IV]], align 4
480 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
481 // CHECK1: omp.inner.for.cond:
482 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
483 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
484 // CHECK1-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
485 // CHECK1-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
486 // CHECK1: omp.inner.for.cond.cleanup:
487 // CHECK1-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
488 // CHECK1: omp.inner.for.body:
489 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
490 // CHECK1-NEXT: [[TMP12:%.*]] = zext i32 [[TMP11]] to i64
491 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
492 // CHECK1-NEXT: [[TMP14:%.*]] = zext i32 [[TMP13]] to i64
493 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
494 // CHECK1-NEXT: store i32 [[TMP15]], ptr [[T_VAR_CASTED]], align 4
495 // CHECK1-NEXT: [[TMP16:%.*]] = load i64, ptr [[T_VAR_CASTED]], align 8
496 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[SIVAR_ADDR]], align 4
497 // CHECK1-NEXT: store i32 [[TMP17]], ptr [[SIVAR_CASTED]], align 4
498 // CHECK1-NEXT: [[TMP18:%.*]] = load i64, ptr [[SIVAR_CASTED]], align 8
499 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99.omp_outlined.omp_outlined, i64 [[TMP12]], i64 [[TMP14]], ptr [[VEC1]], i64 [[TMP16]], ptr [[S_ARR2]], ptr [[VAR4]], i64 [[TMP18]])
500 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
501 // CHECK1: omp.inner.for.inc:
502 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
503 // CHECK1-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
504 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
505 // CHECK1-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
506 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
507 // CHECK1: omp.inner.for.end:
508 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
509 // CHECK1: omp.loop.exit:
510 // CHECK1-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
511 // CHECK1-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
512 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
513 // CHECK1-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR4]]) #[[ATTR2]]
514 // CHECK1-NEXT: [[ARRAY_BEGIN7:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR2]], i32 0, i32 0
515 // CHECK1-NEXT: [[TMP23:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN7]], i64 2
516 // CHECK1-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
517 // CHECK1: arraydestroy.body:
518 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP23]], [[OMP_LOOP_EXIT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
519 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
520 // CHECK1-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
521 // CHECK1-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN7]]
522 // CHECK1-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE8:%.*]], label [[ARRAYDESTROY_BODY]]
523 // CHECK1: arraydestroy.done8:
524 // CHECK1-NEXT: ret void
527 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StC1Ev
528 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
529 // CHECK1-NEXT: entry:
530 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
531 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
532 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
533 // CHECK1-NEXT: call void @_ZN2StC2Ev(ptr noundef nonnull align 4 dereferenceable(8) [[THIS1]])
534 // CHECK1-NEXT: ret void
537 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC1ERKS0_2St
538 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat {
539 // CHECK1-NEXT: entry:
540 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
541 // CHECK1-NEXT: [[S_ADDR:%.*]] = alloca ptr, align 8
542 // CHECK1-NEXT: [[T_INDIRECT_ADDR:%.*]] = alloca ptr, align 8
543 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
544 // CHECK1-NEXT: store ptr [[S]], ptr [[S_ADDR]], align 8
545 // CHECK1-NEXT: store ptr [[T]], ptr [[T_INDIRECT_ADDR]], align 8
546 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
547 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 8
548 // CHECK1-NEXT: call void @_ZN1SIfEC2ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP0]], ptr noundef [[T]])
549 // CHECK1-NEXT: ret void
552 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StD1Ev
553 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
554 // CHECK1-NEXT: entry:
555 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
556 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
557 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
558 // CHECK1-NEXT: call void @_ZN2StD2Ev(ptr noundef nonnull align 4 dereferenceable(8) [[THIS1]]) #[[ATTR2]]
559 // CHECK1-NEXT: ret void
562 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99.omp_outlined.omp_outlined
563 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i64 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]], i64 noundef [[SIVAR:%.*]]) #[[ATTR5]] {
564 // CHECK1-NEXT: entry:
565 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
566 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
567 // CHECK1-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
568 // CHECK1-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
569 // CHECK1-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 8
570 // CHECK1-NEXT: [[T_VAR_ADDR:%.*]] = alloca i64, align 8
571 // CHECK1-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
572 // CHECK1-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 8
573 // CHECK1-NEXT: [[SIVAR_ADDR:%.*]] = alloca i64, align 8
574 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
575 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
576 // CHECK1-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
577 // CHECK1-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
578 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
579 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
580 // CHECK1-NEXT: [[VEC2:%.*]] = alloca [2 x i32], align 4
581 // CHECK1-NEXT: [[S_ARR3:%.*]] = alloca [2 x %struct.S], align 4
582 // CHECK1-NEXT: [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
583 // CHECK1-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S:%.*]], align 4
584 // CHECK1-NEXT: [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
585 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
586 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
587 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
588 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
589 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
590 // CHECK1-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
591 // CHECK1-NEXT: store i64 [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
592 // CHECK1-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
593 // CHECK1-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
594 // CHECK1-NEXT: store i64 [[SIVAR]], ptr [[SIVAR_ADDR]], align 8
595 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
596 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
597 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
598 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
599 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
600 // CHECK1-NEXT: [[TMP3:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
601 // CHECK1-NEXT: [[CONV:%.*]] = trunc i64 [[TMP3]] to i32
602 // CHECK1-NEXT: [[TMP4:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
603 // CHECK1-NEXT: [[CONV1:%.*]] = trunc i64 [[TMP4]] to i32
604 // CHECK1-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
605 // CHECK1-NEXT: store i32 [[CONV1]], ptr [[DOTOMP_UB]], align 4
606 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
607 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
608 // CHECK1-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC2]], ptr align 4 [[TMP0]], i64 8, i1 false)
609 // CHECK1-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR3]], i32 0, i32 0
610 // CHECK1-NEXT: [[TMP5:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i64 2
611 // CHECK1-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN]], [[TMP5]]
612 // CHECK1-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
613 // CHECK1: omp.arraycpy.body:
614 // CHECK1-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
615 // CHECK1-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
616 // CHECK1-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]])
617 // CHECK1-NEXT: call void @_ZN1SIfEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], ptr noundef [[AGG_TMP]])
618 // CHECK1-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]]) #[[ATTR2]]
619 // CHECK1-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
620 // CHECK1-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
621 // CHECK1-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP5]]
622 // CHECK1-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
623 // CHECK1: omp.arraycpy.done4:
624 // CHECK1-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP6]])
625 // CHECK1-NEXT: call void @_ZN1SIfEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP2]], ptr noundef [[AGG_TMP6]])
626 // CHECK1-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP6]]) #[[ATTR2]]
627 // CHECK1-NEXT: [[TMP6:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
628 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[TMP6]], align 4
629 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2:[0-9]+]], i32 [[TMP7]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
630 // CHECK1-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
631 // CHECK1-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP8]], 1
632 // CHECK1-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
633 // CHECK1: cond.true:
634 // CHECK1-NEXT: br label [[COND_END:%.*]]
635 // CHECK1: cond.false:
636 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
637 // CHECK1-NEXT: br label [[COND_END]]
639 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP9]], [[COND_FALSE]] ]
640 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
641 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
642 // CHECK1-NEXT: store i32 [[TMP10]], ptr [[DOTOMP_IV]], align 4
643 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
644 // CHECK1: omp.inner.for.cond:
645 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
646 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
647 // CHECK1-NEXT: [[CMP7:%.*]] = icmp sle i32 [[TMP11]], [[TMP12]]
648 // CHECK1-NEXT: br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
649 // CHECK1: omp.inner.for.cond.cleanup:
650 // CHECK1-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
651 // CHECK1: omp.inner.for.body:
652 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
653 // CHECK1-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP13]], 1
654 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
655 // CHECK1-NEXT: store i32 [[ADD]], ptr [[I]], align 4
656 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
657 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[I]], align 4
658 // CHECK1-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP15]] to i64
659 // CHECK1-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC2]], i64 0, i64 [[IDXPROM]]
660 // CHECK1-NEXT: store i32 [[TMP14]], ptr [[ARRAYIDX]], align 4
661 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[I]], align 4
662 // CHECK1-NEXT: [[IDXPROM8:%.*]] = sext i32 [[TMP16]] to i64
663 // CHECK1-NEXT: [[ARRAYIDX9:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR3]], i64 0, i64 [[IDXPROM8]]
664 // CHECK1-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[ARRAYIDX9]], ptr align 4 [[VAR5]], i64 4, i1 false)
665 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[I]], align 4
666 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[SIVAR_ADDR]], align 4
667 // CHECK1-NEXT: [[ADD10:%.*]] = add nsw i32 [[TMP18]], [[TMP17]]
668 // CHECK1-NEXT: store i32 [[ADD10]], ptr [[SIVAR_ADDR]], align 4
669 // CHECK1-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
670 // CHECK1: omp.body.continue:
671 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
672 // CHECK1: omp.inner.for.inc:
673 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
674 // CHECK1-NEXT: [[ADD11:%.*]] = add nsw i32 [[TMP19]], 1
675 // CHECK1-NEXT: store i32 [[ADD11]], ptr [[DOTOMP_IV]], align 4
676 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
677 // CHECK1: omp.inner.for.end:
678 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
679 // CHECK1: omp.loop.exit:
680 // CHECK1-NEXT: [[TMP20:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
681 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[TMP20]], align 4
682 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP21]])
683 // CHECK1-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR2]]
684 // CHECK1-NEXT: [[ARRAY_BEGIN12:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR3]], i32 0, i32 0
685 // CHECK1-NEXT: [[TMP22:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN12]], i64 2
686 // CHECK1-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
687 // CHECK1: arraydestroy.body:
688 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP22]], [[OMP_LOOP_EXIT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
689 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
690 // CHECK1-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
691 // CHECK1-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN12]]
692 // CHECK1-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE13:%.*]], label [[ARRAYDESTROY_BODY]]
693 // CHECK1: arraydestroy.done13:
694 // CHECK1-NEXT: ret void
697 // CHECK1-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
698 // CHECK1-SAME: () #[[ATTR7:[0-9]+]] comdat {
699 // CHECK1-NEXT: entry:
700 // CHECK1-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
701 // CHECK1-NEXT: [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
702 // CHECK1-NEXT: [[T_VAR:%.*]] = alloca i32, align 4
703 // CHECK1-NEXT: [[VEC:%.*]] = alloca [2 x i32], align 4
704 // CHECK1-NEXT: [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 4
705 // CHECK1-NEXT: [[VAR:%.*]] = alloca ptr, align 8
706 // CHECK1-NEXT: [[TMP:%.*]] = alloca ptr, align 8
707 // CHECK1-NEXT: [[T_VAR_CASTED:%.*]] = alloca i64, align 8
708 // CHECK1-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x ptr], align 8
709 // CHECK1-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x ptr], align 8
710 // CHECK1-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x ptr], align 8
711 // CHECK1-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
712 // CHECK1-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
713 // CHECK1-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
714 // CHECK1-NEXT: store i32 0, ptr [[T_VAR]], align 4
715 // CHECK1-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC]], ptr align 4 @__const._Z5tmainIiET_v.vec, i64 8, i1 false)
716 // CHECK1-NEXT: [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i64 0, i64 0
717 // CHECK1-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 noundef signext 1)
718 // CHECK1-NEXT: [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYINIT_BEGIN]], i64 1
719 // CHECK1-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 noundef signext 2)
720 // CHECK1-NEXT: store ptr [[TEST]], ptr [[VAR]], align 8
721 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VAR]], align 8
722 // CHECK1-NEXT: store ptr [[TMP0]], ptr [[TMP]], align 8
723 // CHECK1-NEXT: [[TMP1:%.*]] = load i32, ptr [[T_VAR]], align 4
724 // CHECK1-NEXT: store i32 [[TMP1]], ptr [[T_VAR_CASTED]], align 4
725 // CHECK1-NEXT: [[TMP2:%.*]] = load i64, ptr [[T_VAR_CASTED]], align 8
726 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 8
727 // CHECK1-NEXT: [[TMP4:%.*]] = load ptr, ptr [[TMP]], align 8
728 // CHECK1-NEXT: [[TMP5:%.*]] = load ptr, ptr [[TMP]], align 8
729 // CHECK1-NEXT: [[TMP6:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
730 // CHECK1-NEXT: store i64 [[TMP2]], ptr [[TMP6]], align 8
731 // CHECK1-NEXT: [[TMP7:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
732 // CHECK1-NEXT: store i64 [[TMP2]], ptr [[TMP7]], align 8
733 // CHECK1-NEXT: [[TMP8:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
734 // CHECK1-NEXT: store ptr null, ptr [[TMP8]], align 8
735 // CHECK1-NEXT: [[TMP9:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
736 // CHECK1-NEXT: store ptr [[VEC]], ptr [[TMP9]], align 8
737 // CHECK1-NEXT: [[TMP10:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
738 // CHECK1-NEXT: store ptr [[VEC]], ptr [[TMP10]], align 8
739 // CHECK1-NEXT: [[TMP11:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
740 // CHECK1-NEXT: store ptr null, ptr [[TMP11]], align 8
741 // CHECK1-NEXT: [[TMP12:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
742 // CHECK1-NEXT: store ptr [[S_ARR]], ptr [[TMP12]], align 8
743 // CHECK1-NEXT: [[TMP13:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
744 // CHECK1-NEXT: store ptr [[S_ARR]], ptr [[TMP13]], align 8
745 // CHECK1-NEXT: [[TMP14:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
746 // CHECK1-NEXT: store ptr null, ptr [[TMP14]], align 8
747 // CHECK1-NEXT: [[TMP15:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
748 // CHECK1-NEXT: store ptr [[TMP4]], ptr [[TMP15]], align 8
749 // CHECK1-NEXT: [[TMP16:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
750 // CHECK1-NEXT: store ptr [[TMP5]], ptr [[TMP16]], align 8
751 // CHECK1-NEXT: [[TMP17:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
752 // CHECK1-NEXT: store ptr null, ptr [[TMP17]], align 8
753 // CHECK1-NEXT: [[TMP18:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
754 // CHECK1-NEXT: [[TMP19:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
755 // CHECK1-NEXT: [[TMP20:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
756 // CHECK1-NEXT: store i32 2, ptr [[TMP20]], align 4
757 // CHECK1-NEXT: [[TMP21:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
758 // CHECK1-NEXT: store i32 4, ptr [[TMP21]], align 4
759 // CHECK1-NEXT: [[TMP22:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
760 // CHECK1-NEXT: store ptr [[TMP18]], ptr [[TMP22]], align 8
761 // CHECK1-NEXT: [[TMP23:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
762 // CHECK1-NEXT: store ptr [[TMP19]], ptr [[TMP23]], align 8
763 // CHECK1-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
764 // CHECK1-NEXT: store ptr @.offload_sizes.3, ptr [[TMP24]], align 8
765 // CHECK1-NEXT: [[TMP25:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
766 // CHECK1-NEXT: store ptr @.offload_maptypes.4, ptr [[TMP25]], align 8
767 // CHECK1-NEXT: [[TMP26:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
768 // CHECK1-NEXT: store ptr null, ptr [[TMP26]], align 8
769 // CHECK1-NEXT: [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
770 // CHECK1-NEXT: store ptr null, ptr [[TMP27]], align 8
771 // CHECK1-NEXT: [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
772 // CHECK1-NEXT: store i64 2, ptr [[TMP28]], align 8
773 // CHECK1-NEXT: [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
774 // CHECK1-NEXT: store i64 0, ptr [[TMP29]], align 8
775 // CHECK1-NEXT: [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
776 // CHECK1-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP30]], align 4
777 // CHECK1-NEXT: [[TMP31:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
778 // CHECK1-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP31]], align 4
779 // CHECK1-NEXT: [[TMP32:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
780 // CHECK1-NEXT: store i32 0, ptr [[TMP32]], align 4
781 // CHECK1-NEXT: [[TMP33:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56.region_id, ptr [[KERNEL_ARGS]])
782 // CHECK1-NEXT: [[TMP34:%.*]] = icmp ne i32 [[TMP33]], 0
783 // CHECK1-NEXT: br i1 [[TMP34]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
784 // CHECK1: omp_offload.failed:
785 // CHECK1-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56(i64 [[TMP2]], ptr [[VEC]], ptr [[S_ARR]], ptr [[TMP3]]) #[[ATTR2]]
786 // CHECK1-NEXT: br label [[OMP_OFFLOAD_CONT]]
787 // CHECK1: omp_offload.cont:
788 // CHECK1-NEXT: store i32 0, ptr [[RETVAL]], align 4
789 // CHECK1-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
790 // CHECK1-NEXT: [[TMP35:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i64 2
791 // CHECK1-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
792 // CHECK1: arraydestroy.body:
793 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP35]], [[OMP_OFFLOAD_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
794 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
795 // CHECK1-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
796 // CHECK1-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
797 // CHECK1-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
798 // CHECK1: arraydestroy.done2:
799 // CHECK1-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR2]]
800 // CHECK1-NEXT: [[TMP36:%.*]] = load i32, ptr [[RETVAL]], align 4
801 // CHECK1-NEXT: ret i32 [[TMP36]]
804 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StC2Ev
805 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
806 // CHECK1-NEXT: entry:
807 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
808 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
809 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
810 // CHECK1-NEXT: [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], ptr [[THIS1]], i32 0, i32 0
811 // CHECK1-NEXT: store i32 0, ptr [[A]], align 4
812 // CHECK1-NEXT: [[B:%.*]] = getelementptr inbounds [[STRUCT_ST]], ptr [[THIS1]], i32 0, i32 1
813 // CHECK1-NEXT: store i32 0, ptr [[B]], align 4
814 // CHECK1-NEXT: ret void
817 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC2ERKS0_2St
818 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat {
819 // CHECK1-NEXT: entry:
820 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
821 // CHECK1-NEXT: [[S_ADDR:%.*]] = alloca ptr, align 8
822 // CHECK1-NEXT: [[T_INDIRECT_ADDR:%.*]] = alloca ptr, align 8
823 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
824 // CHECK1-NEXT: store ptr [[S]], ptr [[S_ADDR]], align 8
825 // CHECK1-NEXT: store ptr [[T]], ptr [[T_INDIRECT_ADDR]], align 8
826 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
827 // CHECK1-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
828 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 8
829 // CHECK1-NEXT: [[F2:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[TMP0]], i32 0, i32 0
830 // CHECK1-NEXT: [[TMP1:%.*]] = load float, ptr [[F2]], align 4
831 // CHECK1-NEXT: [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], ptr [[T]], i32 0, i32 0
832 // CHECK1-NEXT: [[TMP2:%.*]] = load i32, ptr [[A]], align 4
833 // CHECK1-NEXT: [[CONV:%.*]] = sitofp i32 [[TMP2]] to float
834 // CHECK1-NEXT: [[ADD:%.*]] = fadd float [[TMP1]], [[CONV]]
835 // CHECK1-NEXT: store float [[ADD]], ptr [[F]], align 4
836 // CHECK1-NEXT: ret void
839 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StD2Ev
840 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
841 // CHECK1-NEXT: entry:
842 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
843 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
844 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
845 // CHECK1-NEXT: ret void
848 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
849 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
850 // CHECK1-NEXT: entry:
851 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
852 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
853 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
854 // CHECK1-NEXT: call void @_ZN1SIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
855 // CHECK1-NEXT: ret void
858 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
859 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef signext [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
860 // CHECK1-NEXT: entry:
861 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
862 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
863 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
864 // CHECK1-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
865 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
866 // CHECK1-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
867 // CHECK1-NEXT: call void @_ZN1SIiEC2Ei(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], i32 noundef signext [[TMP0]])
868 // CHECK1-NEXT: ret void
871 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56
872 // CHECK1-SAME: (i64 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR4]] {
873 // CHECK1-NEXT: entry:
874 // CHECK1-NEXT: [[T_VAR_ADDR:%.*]] = alloca i64, align 8
875 // CHECK1-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 8
876 // CHECK1-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
877 // CHECK1-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 8
878 // CHECK1-NEXT: [[TMP:%.*]] = alloca ptr, align 8
879 // CHECK1-NEXT: [[T_VAR_CASTED:%.*]] = alloca i64, align 8
880 // CHECK1-NEXT: store i64 [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
881 // CHECK1-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
882 // CHECK1-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
883 // CHECK1-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
884 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
885 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
886 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
887 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 8
888 // CHECK1-NEXT: [[TMP3:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
889 // CHECK1-NEXT: store i32 [[TMP3]], ptr [[T_VAR_CASTED]], align 4
890 // CHECK1-NEXT: [[TMP4:%.*]] = load i64, ptr [[T_VAR_CASTED]], align 8
891 // CHECK1-NEXT: [[TMP5:%.*]] = load ptr, ptr [[TMP]], align 8
892 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56.omp_outlined, ptr [[TMP0]], i64 [[TMP4]], ptr [[TMP1]], ptr [[TMP5]])
893 // CHECK1-NEXT: ret void
896 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56.omp_outlined
897 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i64 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR5]] {
898 // CHECK1-NEXT: entry:
899 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
900 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
901 // CHECK1-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 8
902 // CHECK1-NEXT: [[T_VAR_ADDR:%.*]] = alloca i64, align 8
903 // CHECK1-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
904 // CHECK1-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 8
905 // CHECK1-NEXT: [[TMP:%.*]] = alloca ptr, align 8
906 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
907 // CHECK1-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
908 // CHECK1-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
909 // CHECK1-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
910 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
911 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
912 // CHECK1-NEXT: [[VEC2:%.*]] = alloca [2 x i32], align 4
913 // CHECK1-NEXT: [[S_ARR3:%.*]] = alloca [2 x %struct.S.0], align 4
914 // CHECK1-NEXT: [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
915 // CHECK1-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
916 // CHECK1-NEXT: [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
917 // CHECK1-NEXT: [[_TMP7:%.*]] = alloca ptr, align 8
918 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
919 // CHECK1-NEXT: [[T_VAR_CASTED:%.*]] = alloca i64, align 8
920 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
921 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
922 // CHECK1-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
923 // CHECK1-NEXT: store i64 [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
924 // CHECK1-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
925 // CHECK1-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
926 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
927 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
928 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
929 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 8
930 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
931 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_COMB_UB]], align 4
932 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
933 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
934 // CHECK1-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC2]], ptr align 4 [[TMP0]], i64 8, i1 false)
935 // CHECK1-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR3]], i32 0, i32 0
936 // CHECK1-NEXT: [[TMP3:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i64 2
937 // CHECK1-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN]], [[TMP3]]
938 // CHECK1-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
939 // CHECK1: omp.arraycpy.body:
940 // CHECK1-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
941 // CHECK1-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
942 // CHECK1-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]])
943 // CHECK1-NEXT: call void @_ZN1SIiEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], ptr noundef [[AGG_TMP]])
944 // CHECK1-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]]) #[[ATTR2]]
945 // CHECK1-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
946 // CHECK1-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
947 // CHECK1-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP3]]
948 // CHECK1-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
949 // CHECK1: omp.arraycpy.done4:
950 // CHECK1-NEXT: [[TMP4:%.*]] = load ptr, ptr [[TMP]], align 8
951 // CHECK1-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP6]])
952 // CHECK1-NEXT: call void @_ZN1SIiEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP4]], ptr noundef [[AGG_TMP6]])
953 // CHECK1-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP6]]) #[[ATTR2]]
954 // CHECK1-NEXT: store ptr [[VAR5]], ptr [[_TMP7]], align 8
955 // CHECK1-NEXT: [[TMP5:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
956 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP5]], align 4
957 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP6]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
958 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
959 // CHECK1-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP7]], 1
960 // CHECK1-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
961 // CHECK1: cond.true:
962 // CHECK1-NEXT: br label [[COND_END:%.*]]
963 // CHECK1: cond.false:
964 // CHECK1-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
965 // CHECK1-NEXT: br label [[COND_END]]
967 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP8]], [[COND_FALSE]] ]
968 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
969 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
970 // CHECK1-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_IV]], align 4
971 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
972 // CHECK1: omp.inner.for.cond:
973 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
974 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
975 // CHECK1-NEXT: [[CMP8:%.*]] = icmp sle i32 [[TMP10]], [[TMP11]]
976 // CHECK1-NEXT: br i1 [[CMP8]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
977 // CHECK1: omp.inner.for.cond.cleanup:
978 // CHECK1-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
979 // CHECK1: omp.inner.for.body:
980 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
981 // CHECK1-NEXT: [[TMP13:%.*]] = zext i32 [[TMP12]] to i64
982 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
983 // CHECK1-NEXT: [[TMP15:%.*]] = zext i32 [[TMP14]] to i64
984 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
985 // CHECK1-NEXT: store i32 [[TMP16]], ptr [[T_VAR_CASTED]], align 4
986 // CHECK1-NEXT: [[TMP17:%.*]] = load i64, ptr [[T_VAR_CASTED]], align 8
987 // CHECK1-NEXT: [[TMP18:%.*]] = load ptr, ptr [[_TMP7]], align 8
988 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56.omp_outlined.omp_outlined, i64 [[TMP13]], i64 [[TMP15]], ptr [[VEC2]], i64 [[TMP17]], ptr [[S_ARR3]], ptr [[TMP18]])
989 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
990 // CHECK1: omp.inner.for.inc:
991 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
992 // CHECK1-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
993 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
994 // CHECK1-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
995 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
996 // CHECK1: omp.inner.for.end:
997 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
998 // CHECK1: omp.loop.exit:
999 // CHECK1-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1000 // CHECK1-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
1001 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
1002 // CHECK1-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR2]]
1003 // CHECK1-NEXT: [[ARRAY_BEGIN9:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR3]], i32 0, i32 0
1004 // CHECK1-NEXT: [[TMP23:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN9]], i64 2
1005 // CHECK1-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1006 // CHECK1: arraydestroy.body:
1007 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP23]], [[OMP_LOOP_EXIT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1008 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
1009 // CHECK1-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
1010 // CHECK1-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN9]]
1011 // CHECK1-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE10:%.*]], label [[ARRAYDESTROY_BODY]]
1012 // CHECK1: arraydestroy.done10:
1013 // CHECK1-NEXT: ret void
1016 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC1ERKS0_2St
1017 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1018 // CHECK1-NEXT: entry:
1019 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1020 // CHECK1-NEXT: [[S_ADDR:%.*]] = alloca ptr, align 8
1021 // CHECK1-NEXT: [[T_INDIRECT_ADDR:%.*]] = alloca ptr, align 8
1022 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1023 // CHECK1-NEXT: store ptr [[S]], ptr [[S_ADDR]], align 8
1024 // CHECK1-NEXT: store ptr [[T]], ptr [[T_INDIRECT_ADDR]], align 8
1025 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1026 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 8
1027 // CHECK1-NEXT: call void @_ZN1SIiEC2ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP0]], ptr noundef [[T]])
1028 // CHECK1-NEXT: ret void
1031 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56.omp_outlined.omp_outlined
1032 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i64 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR5]] {
1033 // CHECK1-NEXT: entry:
1034 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1035 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1036 // CHECK1-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
1037 // CHECK1-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
1038 // CHECK1-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 8
1039 // CHECK1-NEXT: [[T_VAR_ADDR:%.*]] = alloca i64, align 8
1040 // CHECK1-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
1041 // CHECK1-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 8
1042 // CHECK1-NEXT: [[TMP:%.*]] = alloca ptr, align 8
1043 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1044 // CHECK1-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
1045 // CHECK1-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
1046 // CHECK1-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
1047 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1048 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1049 // CHECK1-NEXT: [[VEC3:%.*]] = alloca [2 x i32], align 4
1050 // CHECK1-NEXT: [[S_ARR4:%.*]] = alloca [2 x %struct.S.0], align 4
1051 // CHECK1-NEXT: [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
1052 // CHECK1-NEXT: [[VAR6:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
1053 // CHECK1-NEXT: [[AGG_TMP7:%.*]] = alloca [[STRUCT_ST]], align 4
1054 // CHECK1-NEXT: [[_TMP8:%.*]] = alloca ptr, align 8
1055 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
1056 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1057 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1058 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
1059 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1060 // CHECK1-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
1061 // CHECK1-NEXT: store i64 [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
1062 // CHECK1-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
1063 // CHECK1-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
1064 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
1065 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
1066 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
1067 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 8
1068 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
1069 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
1070 // CHECK1-NEXT: [[TMP3:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
1071 // CHECK1-NEXT: [[CONV:%.*]] = trunc i64 [[TMP3]] to i32
1072 // CHECK1-NEXT: [[TMP4:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1073 // CHECK1-NEXT: [[CONV2:%.*]] = trunc i64 [[TMP4]] to i32
1074 // CHECK1-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
1075 // CHECK1-NEXT: store i32 [[CONV2]], ptr [[DOTOMP_UB]], align 4
1076 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1077 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1078 // CHECK1-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC3]], ptr align 4 [[TMP0]], i64 8, i1 false)
1079 // CHECK1-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 0
1080 // CHECK1-NEXT: [[TMP5:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i64 2
1081 // CHECK1-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN]], [[TMP5]]
1082 // CHECK1-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE5:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
1083 // CHECK1: omp.arraycpy.body:
1084 // CHECK1-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1085 // CHECK1-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1086 // CHECK1-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]])
1087 // CHECK1-NEXT: call void @_ZN1SIiEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], ptr noundef [[AGG_TMP]])
1088 // CHECK1-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]]) #[[ATTR2]]
1089 // CHECK1-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
1090 // CHECK1-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
1091 // CHECK1-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP5]]
1092 // CHECK1-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE5]], label [[OMP_ARRAYCPY_BODY]]
1093 // CHECK1: omp.arraycpy.done5:
1094 // CHECK1-NEXT: [[TMP6:%.*]] = load ptr, ptr [[TMP]], align 8
1095 // CHECK1-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP7]])
1096 // CHECK1-NEXT: call void @_ZN1SIiEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[VAR6]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP6]], ptr noundef [[AGG_TMP7]])
1097 // CHECK1-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP7]]) #[[ATTR2]]
1098 // CHECK1-NEXT: store ptr [[VAR6]], ptr [[_TMP8]], align 8
1099 // CHECK1-NEXT: [[TMP7:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1100 // CHECK1-NEXT: [[TMP8:%.*]] = load i32, ptr [[TMP7]], align 4
1101 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP8]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1102 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1103 // CHECK1-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP9]], 1
1104 // CHECK1-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1105 // CHECK1: cond.true:
1106 // CHECK1-NEXT: br label [[COND_END:%.*]]
1107 // CHECK1: cond.false:
1108 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1109 // CHECK1-NEXT: br label [[COND_END]]
1110 // CHECK1: cond.end:
1111 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP10]], [[COND_FALSE]] ]
1112 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
1113 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
1114 // CHECK1-NEXT: store i32 [[TMP11]], ptr [[DOTOMP_IV]], align 4
1115 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1116 // CHECK1: omp.inner.for.cond:
1117 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1118 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1119 // CHECK1-NEXT: [[CMP9:%.*]] = icmp sle i32 [[TMP12]], [[TMP13]]
1120 // CHECK1-NEXT: br i1 [[CMP9]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
1121 // CHECK1: omp.inner.for.cond.cleanup:
1122 // CHECK1-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
1123 // CHECK1: omp.inner.for.body:
1124 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1125 // CHECK1-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP14]], 1
1126 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1127 // CHECK1-NEXT: store i32 [[ADD]], ptr [[I]], align 4
1128 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
1129 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[I]], align 4
1130 // CHECK1-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP16]] to i64
1131 // CHECK1-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC3]], i64 0, i64 [[IDXPROM]]
1132 // CHECK1-NEXT: store i32 [[TMP15]], ptr [[ARRAYIDX]], align 4
1133 // CHECK1-NEXT: [[TMP17:%.*]] = load ptr, ptr [[_TMP8]], align 8
1134 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[I]], align 4
1135 // CHECK1-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP18]] to i64
1136 // CHECK1-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i64 0, i64 [[IDXPROM10]]
1137 // CHECK1-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[ARRAYIDX11]], ptr align 4 [[TMP17]], i64 4, i1 false)
1138 // CHECK1-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
1139 // CHECK1: omp.body.continue:
1140 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1141 // CHECK1: omp.inner.for.inc:
1142 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1143 // CHECK1-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP19]], 1
1144 // CHECK1-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
1145 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
1146 // CHECK1: omp.inner.for.end:
1147 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1148 // CHECK1: omp.loop.exit:
1149 // CHECK1-NEXT: [[TMP20:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1150 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[TMP20]], align 4
1151 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP21]])
1152 // CHECK1-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR6]]) #[[ATTR2]]
1153 // CHECK1-NEXT: [[ARRAY_BEGIN13:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 0
1154 // CHECK1-NEXT: [[TMP22:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN13]], i64 2
1155 // CHECK1-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1156 // CHECK1: arraydestroy.body:
1157 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP22]], [[OMP_LOOP_EXIT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1158 // CHECK1-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
1159 // CHECK1-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
1160 // CHECK1-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN13]]
1161 // CHECK1-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE14:%.*]], label [[ARRAYDESTROY_BODY]]
1162 // CHECK1: arraydestroy.done14:
1163 // CHECK1-NEXT: ret void
1166 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
1167 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1168 // CHECK1-NEXT: entry:
1169 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1170 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1171 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1172 // CHECK1-NEXT: call void @_ZN1SIiED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR2]]
1173 // CHECK1-NEXT: ret void
1176 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
1177 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1178 // CHECK1-NEXT: entry:
1179 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1180 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1181 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1182 // CHECK1-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
1183 // CHECK1-NEXT: [[TMP0:%.*]] = load volatile i32, ptr @g, align 4
1184 // CHECK1-NEXT: store i32 [[TMP0]], ptr [[F]], align 4
1185 // CHECK1-NEXT: ret void
1188 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
1189 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef signext [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1190 // CHECK1-NEXT: entry:
1191 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1192 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
1193 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1194 // CHECK1-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
1195 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1196 // CHECK1-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
1197 // CHECK1-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
1198 // CHECK1-NEXT: [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
1199 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
1200 // CHECK1-NEXT: store i32 [[ADD]], ptr [[F]], align 4
1201 // CHECK1-NEXT: ret void
1204 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC2ERKS0_2St
1205 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1206 // CHECK1-NEXT: entry:
1207 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1208 // CHECK1-NEXT: [[S_ADDR:%.*]] = alloca ptr, align 8
1209 // CHECK1-NEXT: [[T_INDIRECT_ADDR:%.*]] = alloca ptr, align 8
1210 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1211 // CHECK1-NEXT: store ptr [[S]], ptr [[S_ADDR]], align 8
1212 // CHECK1-NEXT: store ptr [[T]], ptr [[T_INDIRECT_ADDR]], align 8
1213 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1214 // CHECK1-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
1215 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 8
1216 // CHECK1-NEXT: [[F2:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[TMP0]], i32 0, i32 0
1217 // CHECK1-NEXT: [[TMP1:%.*]] = load i32, ptr [[F2]], align 4
1218 // CHECK1-NEXT: [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], ptr [[T]], i32 0, i32 0
1219 // CHECK1-NEXT: [[TMP2:%.*]] = load i32, ptr [[A]], align 4
1220 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP1]], [[TMP2]]
1221 // CHECK1-NEXT: store i32 [[ADD]], ptr [[F]], align 4
1222 // CHECK1-NEXT: ret void
1225 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
1226 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1227 // CHECK1-NEXT: entry:
1228 // CHECK1-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1229 // CHECK1-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1230 // CHECK1-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1231 // CHECK1-NEXT: ret void
1234 // CHECK1-LABEL: define {{[^@]+}}@_GLOBAL__sub_I_teams_distribute_parallel_for_firstprivate_codegen.cpp
1235 // CHECK1-SAME: () #[[ATTR0]] {
1236 // CHECK1-NEXT: entry:
1237 // CHECK1-NEXT: call void @__cxx_global_var_init()
1238 // CHECK1-NEXT: call void @__cxx_global_var_init.1()
1239 // CHECK1-NEXT: call void @__cxx_global_var_init.2()
1240 // CHECK1-NEXT: ret void
1243 // CHECK1-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
1244 // CHECK1-SAME: () #[[ATTR0]] {
1245 // CHECK1-NEXT: entry:
1246 // CHECK1-NEXT: call void @__tgt_register_requires(i64 1)
1247 // CHECK1-NEXT: ret void
1250 // CHECK3-LABEL: define {{[^@]+}}@__cxx_global_var_init
1251 // CHECK3-SAME: () #[[ATTR0:[0-9]+]] {
1252 // CHECK3-NEXT: entry:
1253 // CHECK3-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) @test)
1254 // CHECK3-NEXT: [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @test, ptr @__dso_handle) #[[ATTR2:[0-9]+]]
1255 // CHECK3-NEXT: ret void
1258 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
1259 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
1260 // CHECK3-NEXT: entry:
1261 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1262 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1263 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1264 // CHECK3-NEXT: call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
1265 // CHECK3-NEXT: ret void
1268 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
1269 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1270 // CHECK3-NEXT: entry:
1271 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1272 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1273 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1274 // CHECK3-NEXT: call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR2]]
1275 // CHECK3-NEXT: ret void
1278 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
1279 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1280 // CHECK3-NEXT: entry:
1281 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1282 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1283 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1284 // CHECK3-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
1285 // CHECK3-NEXT: [[TMP0:%.*]] = load volatile i32, ptr @g, align 4
1286 // CHECK3-NEXT: [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
1287 // CHECK3-NEXT: store float [[CONV]], ptr [[F]], align 4
1288 // CHECK3-NEXT: ret void
1291 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
1292 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1293 // CHECK3-NEXT: entry:
1294 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1295 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1296 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1297 // CHECK3-NEXT: ret void
1300 // CHECK3-LABEL: define {{[^@]+}}@__cxx_global_var_init.1
1301 // CHECK3-SAME: () #[[ATTR0]] {
1302 // CHECK3-NEXT: entry:
1303 // CHECK3-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @s_arr, float noundef 1.000000e+00)
1304 // CHECK3-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i32 1), float noundef 2.000000e+00)
1305 // CHECK3-NEXT: [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @__cxx_global_array_dtor, ptr null, ptr @__dso_handle) #[[ATTR2]]
1306 // CHECK3-NEXT: ret void
1309 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
1310 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1311 // CHECK3-NEXT: entry:
1312 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1313 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
1314 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1315 // CHECK3-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
1316 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1317 // CHECK3-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
1318 // CHECK3-NEXT: call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]])
1319 // CHECK3-NEXT: ret void
1322 // CHECK3-LABEL: define {{[^@]+}}@__cxx_global_array_dtor
1323 // CHECK3-SAME: (ptr noundef [[TMP0:%.*]]) #[[ATTR0]] {
1324 // CHECK3-NEXT: entry:
1325 // CHECK3-NEXT: [[DOTADDR:%.*]] = alloca ptr, align 4
1326 // CHECK3-NEXT: store ptr [[TMP0]], ptr [[DOTADDR]], align 4
1327 // CHECK3-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1328 // CHECK3: arraydestroy.body:
1329 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i32 2), [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1330 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1331 // CHECK3-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
1332 // CHECK3-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], @s_arr
1333 // CHECK3-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
1334 // CHECK3: arraydestroy.done1:
1335 // CHECK3-NEXT: ret void
1338 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
1339 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1340 // CHECK3-NEXT: entry:
1341 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1342 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
1343 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1344 // CHECK3-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
1345 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1346 // CHECK3-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
1347 // CHECK3-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
1348 // CHECK3-NEXT: [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
1349 // CHECK3-NEXT: [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
1350 // CHECK3-NEXT: [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
1351 // CHECK3-NEXT: store float [[ADD]], ptr [[F]], align 4
1352 // CHECK3-NEXT: ret void
1355 // CHECK3-LABEL: define {{[^@]+}}@__cxx_global_var_init.2
1356 // CHECK3-SAME: () #[[ATTR0]] {
1357 // CHECK3-NEXT: entry:
1358 // CHECK3-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @var, float noundef 3.000000e+00)
1359 // CHECK3-NEXT: [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @var, ptr @__dso_handle) #[[ATTR2]]
1360 // CHECK3-NEXT: ret void
1363 // CHECK3-LABEL: define {{[^@]+}}@main
1364 // CHECK3-SAME: () #[[ATTR3:[0-9]+]] {
1365 // CHECK3-NEXT: entry:
1366 // CHECK3-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
1367 // CHECK3-NEXT: [[T_VAR_CASTED:%.*]] = alloca i32, align 4
1368 // CHECK3-NEXT: [[SIVAR_CASTED:%.*]] = alloca i32, align 4
1369 // CHECK3-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [5 x ptr], align 4
1370 // CHECK3-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [5 x ptr], align 4
1371 // CHECK3-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [5 x ptr], align 4
1372 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
1373 // CHECK3-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
1374 // CHECK3-NEXT: store i32 0, ptr [[RETVAL]], align 4
1375 // CHECK3-NEXT: [[TMP0:%.*]] = load i32, ptr @t_var, align 4
1376 // CHECK3-NEXT: store i32 [[TMP0]], ptr [[T_VAR_CASTED]], align 4
1377 // CHECK3-NEXT: [[TMP1:%.*]] = load i32, ptr [[T_VAR_CASTED]], align 4
1378 // CHECK3-NEXT: [[TMP2:%.*]] = load i32, ptr @_ZZ4mainE5sivar, align 4
1379 // CHECK3-NEXT: store i32 [[TMP2]], ptr [[SIVAR_CASTED]], align 4
1380 // CHECK3-NEXT: [[TMP3:%.*]] = load i32, ptr [[SIVAR_CASTED]], align 4
1381 // CHECK3-NEXT: [[TMP4:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1382 // CHECK3-NEXT: store i32 [[TMP1]], ptr [[TMP4]], align 4
1383 // CHECK3-NEXT: [[TMP5:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1384 // CHECK3-NEXT: store i32 [[TMP1]], ptr [[TMP5]], align 4
1385 // CHECK3-NEXT: [[TMP6:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
1386 // CHECK3-NEXT: store ptr null, ptr [[TMP6]], align 4
1387 // CHECK3-NEXT: [[TMP7:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
1388 // CHECK3-NEXT: store ptr @vec, ptr [[TMP7]], align 4
1389 // CHECK3-NEXT: [[TMP8:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
1390 // CHECK3-NEXT: store ptr @vec, ptr [[TMP8]], align 4
1391 // CHECK3-NEXT: [[TMP9:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
1392 // CHECK3-NEXT: store ptr null, ptr [[TMP9]], align 4
1393 // CHECK3-NEXT: [[TMP10:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
1394 // CHECK3-NEXT: store ptr @s_arr, ptr [[TMP10]], align 4
1395 // CHECK3-NEXT: [[TMP11:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
1396 // CHECK3-NEXT: store ptr @s_arr, ptr [[TMP11]], align 4
1397 // CHECK3-NEXT: [[TMP12:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
1398 // CHECK3-NEXT: store ptr null, ptr [[TMP12]], align 4
1399 // CHECK3-NEXT: [[TMP13:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
1400 // CHECK3-NEXT: store ptr @var, ptr [[TMP13]], align 4
1401 // CHECK3-NEXT: [[TMP14:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
1402 // CHECK3-NEXT: store ptr @var, ptr [[TMP14]], align 4
1403 // CHECK3-NEXT: [[TMP15:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
1404 // CHECK3-NEXT: store ptr null, ptr [[TMP15]], align 4
1405 // CHECK3-NEXT: [[TMP16:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 4
1406 // CHECK3-NEXT: store i32 [[TMP3]], ptr [[TMP16]], align 4
1407 // CHECK3-NEXT: [[TMP17:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 4
1408 // CHECK3-NEXT: store i32 [[TMP3]], ptr [[TMP17]], align 4
1409 // CHECK3-NEXT: [[TMP18:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 4
1410 // CHECK3-NEXT: store ptr null, ptr [[TMP18]], align 4
1411 // CHECK3-NEXT: [[TMP19:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1412 // CHECK3-NEXT: [[TMP20:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1413 // CHECK3-NEXT: [[TMP21:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
1414 // CHECK3-NEXT: store i32 2, ptr [[TMP21]], align 4
1415 // CHECK3-NEXT: [[TMP22:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
1416 // CHECK3-NEXT: store i32 5, ptr [[TMP22]], align 4
1417 // CHECK3-NEXT: [[TMP23:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
1418 // CHECK3-NEXT: store ptr [[TMP19]], ptr [[TMP23]], align 4
1419 // CHECK3-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
1420 // CHECK3-NEXT: store ptr [[TMP20]], ptr [[TMP24]], align 4
1421 // CHECK3-NEXT: [[TMP25:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
1422 // CHECK3-NEXT: store ptr @.offload_sizes, ptr [[TMP25]], align 4
1423 // CHECK3-NEXT: [[TMP26:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
1424 // CHECK3-NEXT: store ptr @.offload_maptypes, ptr [[TMP26]], align 4
1425 // CHECK3-NEXT: [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
1426 // CHECK3-NEXT: store ptr null, ptr [[TMP27]], align 4
1427 // CHECK3-NEXT: [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
1428 // CHECK3-NEXT: store ptr null, ptr [[TMP28]], align 4
1429 // CHECK3-NEXT: [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
1430 // CHECK3-NEXT: store i64 2, ptr [[TMP29]], align 8
1431 // CHECK3-NEXT: [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
1432 // CHECK3-NEXT: store i64 0, ptr [[TMP30]], align 8
1433 // CHECK3-NEXT: [[TMP31:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
1434 // CHECK3-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP31]], align 4
1435 // CHECK3-NEXT: [[TMP32:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
1436 // CHECK3-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP32]], align 4
1437 // CHECK3-NEXT: [[TMP33:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
1438 // CHECK3-NEXT: store i32 0, ptr [[TMP33]], align 4
1439 // CHECK3-NEXT: [[TMP34:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3:[0-9]+]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99.region_id, ptr [[KERNEL_ARGS]])
1440 // CHECK3-NEXT: [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
1441 // CHECK3-NEXT: br i1 [[TMP35]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
1442 // CHECK3: omp_offload.failed:
1443 // CHECK3-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99(i32 [[TMP1]], ptr @vec, ptr @s_arr, ptr @var, i32 [[TMP3]]) #[[ATTR2]]
1444 // CHECK3-NEXT: br label [[OMP_OFFLOAD_CONT]]
1445 // CHECK3: omp_offload.cont:
1446 // CHECK3-NEXT: [[CALL:%.*]] = call noundef i32 @_Z5tmainIiET_v()
1447 // CHECK3-NEXT: ret i32 [[CALL]]
1450 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99
1451 // CHECK3-SAME: (i32 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]], i32 noundef [[SIVAR:%.*]]) #[[ATTR4:[0-9]+]] {
1452 // CHECK3-NEXT: entry:
1453 // CHECK3-NEXT: [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1454 // CHECK3-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 4
1455 // CHECK3-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 4
1456 // CHECK3-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 4
1457 // CHECK3-NEXT: [[SIVAR_ADDR:%.*]] = alloca i32, align 4
1458 // CHECK3-NEXT: [[T_VAR_CASTED:%.*]] = alloca i32, align 4
1459 // CHECK3-NEXT: [[SIVAR_CASTED:%.*]] = alloca i32, align 4
1460 // CHECK3-NEXT: store i32 [[T_VAR]], ptr [[T_VAR_ADDR]], align 4
1461 // CHECK3-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 4
1462 // CHECK3-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 4
1463 // CHECK3-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 4
1464 // CHECK3-NEXT: store i32 [[SIVAR]], ptr [[SIVAR_ADDR]], align 4
1465 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 4
1466 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 4
1467 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 4
1468 // CHECK3-NEXT: [[TMP3:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
1469 // CHECK3-NEXT: store i32 [[TMP3]], ptr [[T_VAR_CASTED]], align 4
1470 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[T_VAR_CASTED]], align 4
1471 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[SIVAR_ADDR]], align 4
1472 // CHECK3-NEXT: store i32 [[TMP5]], ptr [[SIVAR_CASTED]], align 4
1473 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[SIVAR_CASTED]], align 4
1474 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99.omp_outlined, ptr [[TMP0]], i32 [[TMP4]], ptr [[TMP1]], ptr [[TMP2]], i32 [[TMP6]])
1475 // CHECK3-NEXT: ret void
1478 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99.omp_outlined
1479 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]], i32 noundef [[SIVAR:%.*]]) #[[ATTR5:[0-9]+]] {
1480 // CHECK3-NEXT: entry:
1481 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
1482 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
1483 // CHECK3-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 4
1484 // CHECK3-NEXT: [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1485 // CHECK3-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 4
1486 // CHECK3-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 4
1487 // CHECK3-NEXT: [[SIVAR_ADDR:%.*]] = alloca i32, align 4
1488 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1489 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
1490 // CHECK3-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
1491 // CHECK3-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
1492 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1493 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1494 // CHECK3-NEXT: [[VEC1:%.*]] = alloca [2 x i32], align 4
1495 // CHECK3-NEXT: [[S_ARR2:%.*]] = alloca [2 x %struct.S], align 4
1496 // CHECK3-NEXT: [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
1497 // CHECK3-NEXT: [[VAR4:%.*]] = alloca [[STRUCT_S:%.*]], align 4
1498 // CHECK3-NEXT: [[AGG_TMP5:%.*]] = alloca [[STRUCT_ST]], align 4
1499 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
1500 // CHECK3-NEXT: [[T_VAR_CASTED:%.*]] = alloca i32, align 4
1501 // CHECK3-NEXT: [[SIVAR_CASTED:%.*]] = alloca i32, align 4
1502 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
1503 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
1504 // CHECK3-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 4
1505 // CHECK3-NEXT: store i32 [[T_VAR]], ptr [[T_VAR_ADDR]], align 4
1506 // CHECK3-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 4
1507 // CHECK3-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 4
1508 // CHECK3-NEXT: store i32 [[SIVAR]], ptr [[SIVAR_ADDR]], align 4
1509 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 4
1510 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 4
1511 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 4
1512 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
1513 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_COMB_UB]], align 4
1514 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1515 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1516 // CHECK3-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC1]], ptr align 4 [[TMP0]], i32 8, i1 false)
1517 // CHECK3-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR2]], i32 0, i32 0
1518 // CHECK3-NEXT: [[TMP3:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i32 2
1519 // CHECK3-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN]], [[TMP3]]
1520 // CHECK3-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE3:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
1521 // CHECK3: omp.arraycpy.body:
1522 // CHECK3-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1523 // CHECK3-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1524 // CHECK3-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]])
1525 // CHECK3-NEXT: call void @_ZN1SIfEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], ptr noundef [[AGG_TMP]])
1526 // CHECK3-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]]) #[[ATTR2]]
1527 // CHECK3-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
1528 // CHECK3-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
1529 // CHECK3-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP3]]
1530 // CHECK3-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE3]], label [[OMP_ARRAYCPY_BODY]]
1531 // CHECK3: omp.arraycpy.done3:
1532 // CHECK3-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP5]])
1533 // CHECK3-NEXT: call void @_ZN1SIfEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[VAR4]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP2]], ptr noundef [[AGG_TMP5]])
1534 // CHECK3-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP5]]) #[[ATTR2]]
1535 // CHECK3-NEXT: [[TMP4:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
1536 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP4]], align 4
1537 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP5]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1538 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1539 // CHECK3-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 1
1540 // CHECK3-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1541 // CHECK3: cond.true:
1542 // CHECK3-NEXT: br label [[COND_END:%.*]]
1543 // CHECK3: cond.false:
1544 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1545 // CHECK3-NEXT: br label [[COND_END]]
1546 // CHECK3: cond.end:
1547 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP7]], [[COND_FALSE]] ]
1548 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
1549 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1550 // CHECK3-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_IV]], align 4
1551 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1552 // CHECK3: omp.inner.for.cond:
1553 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1554 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1555 // CHECK3-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
1556 // CHECK3-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
1557 // CHECK3: omp.inner.for.cond.cleanup:
1558 // CHECK3-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
1559 // CHECK3: omp.inner.for.body:
1560 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1561 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1562 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
1563 // CHECK3-NEXT: store i32 [[TMP13]], ptr [[T_VAR_CASTED]], align 4
1564 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[T_VAR_CASTED]], align 4
1565 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[SIVAR_ADDR]], align 4
1566 // CHECK3-NEXT: store i32 [[TMP15]], ptr [[SIVAR_CASTED]], align 4
1567 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[SIVAR_CASTED]], align 4
1568 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99.omp_outlined.omp_outlined, i32 [[TMP11]], i32 [[TMP12]], ptr [[VEC1]], i32 [[TMP14]], ptr [[S_ARR2]], ptr [[VAR4]], i32 [[TMP16]])
1569 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1570 // CHECK3: omp.inner.for.inc:
1571 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1572 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
1573 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP17]], [[TMP18]]
1574 // CHECK3-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
1575 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
1576 // CHECK3: omp.inner.for.end:
1577 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1578 // CHECK3: omp.loop.exit:
1579 // CHECK3-NEXT: [[TMP19:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
1580 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[TMP19]], align 4
1581 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP20]])
1582 // CHECK3-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR4]]) #[[ATTR2]]
1583 // CHECK3-NEXT: [[ARRAY_BEGIN7:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR2]], i32 0, i32 0
1584 // CHECK3-NEXT: [[TMP21:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN7]], i32 2
1585 // CHECK3-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1586 // CHECK3: arraydestroy.body:
1587 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP21]], [[OMP_LOOP_EXIT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1588 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1589 // CHECK3-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
1590 // CHECK3-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN7]]
1591 // CHECK3-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE8:%.*]], label [[ARRAYDESTROY_BODY]]
1592 // CHECK3: arraydestroy.done8:
1593 // CHECK3-NEXT: ret void
1596 // CHECK3-LABEL: define {{[^@]+}}@_ZN2StC1Ev
1597 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1598 // CHECK3-NEXT: entry:
1599 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1600 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1601 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1602 // CHECK3-NEXT: call void @_ZN2StC2Ev(ptr noundef nonnull align 4 dereferenceable(8) [[THIS1]])
1603 // CHECK3-NEXT: ret void
1606 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfEC1ERKS0_2St
1607 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1608 // CHECK3-NEXT: entry:
1609 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1610 // CHECK3-NEXT: [[S_ADDR:%.*]] = alloca ptr, align 4
1611 // CHECK3-NEXT: [[T_INDIRECT_ADDR:%.*]] = alloca ptr, align 4
1612 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1613 // CHECK3-NEXT: store ptr [[S]], ptr [[S_ADDR]], align 4
1614 // CHECK3-NEXT: store ptr [[T]], ptr [[T_INDIRECT_ADDR]], align 4
1615 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1616 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 4
1617 // CHECK3-NEXT: call void @_ZN1SIfEC2ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP0]], ptr noundef [[T]])
1618 // CHECK3-NEXT: ret void
1621 // CHECK3-LABEL: define {{[^@]+}}@_ZN2StD1Ev
1622 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1623 // CHECK3-NEXT: entry:
1624 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1625 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1626 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1627 // CHECK3-NEXT: call void @_ZN2StD2Ev(ptr noundef nonnull align 4 dereferenceable(8) [[THIS1]]) #[[ATTR2]]
1628 // CHECK3-NEXT: ret void
1631 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l99.omp_outlined.omp_outlined
1632 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]], i32 noundef [[SIVAR:%.*]]) #[[ATTR5]] {
1633 // CHECK3-NEXT: entry:
1634 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
1635 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
1636 // CHECK3-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
1637 // CHECK3-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
1638 // CHECK3-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 4
1639 // CHECK3-NEXT: [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1640 // CHECK3-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 4
1641 // CHECK3-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 4
1642 // CHECK3-NEXT: [[SIVAR_ADDR:%.*]] = alloca i32, align 4
1643 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1644 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
1645 // CHECK3-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
1646 // CHECK3-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
1647 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1648 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1649 // CHECK3-NEXT: [[VEC1:%.*]] = alloca [2 x i32], align 4
1650 // CHECK3-NEXT: [[S_ARR2:%.*]] = alloca [2 x %struct.S], align 4
1651 // CHECK3-NEXT: [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
1652 // CHECK3-NEXT: [[VAR4:%.*]] = alloca [[STRUCT_S:%.*]], align 4
1653 // CHECK3-NEXT: [[AGG_TMP5:%.*]] = alloca [[STRUCT_ST]], align 4
1654 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
1655 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
1656 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
1657 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
1658 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
1659 // CHECK3-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 4
1660 // CHECK3-NEXT: store i32 [[T_VAR]], ptr [[T_VAR_ADDR]], align 4
1661 // CHECK3-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 4
1662 // CHECK3-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 4
1663 // CHECK3-NEXT: store i32 [[SIVAR]], ptr [[SIVAR_ADDR]], align 4
1664 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 4
1665 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 4
1666 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 4
1667 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
1668 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
1669 // CHECK3-NEXT: [[TMP3:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
1670 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
1671 // CHECK3-NEXT: store i32 [[TMP3]], ptr [[DOTOMP_LB]], align 4
1672 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTOMP_UB]], align 4
1673 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1674 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1675 // CHECK3-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC1]], ptr align 4 [[TMP0]], i32 8, i1 false)
1676 // CHECK3-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR2]], i32 0, i32 0
1677 // CHECK3-NEXT: [[TMP5:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i32 2
1678 // CHECK3-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN]], [[TMP5]]
1679 // CHECK3-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE3:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
1680 // CHECK3: omp.arraycpy.body:
1681 // CHECK3-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1682 // CHECK3-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1683 // CHECK3-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]])
1684 // CHECK3-NEXT: call void @_ZN1SIfEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], ptr noundef [[AGG_TMP]])
1685 // CHECK3-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]]) #[[ATTR2]]
1686 // CHECK3-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
1687 // CHECK3-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
1688 // CHECK3-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP5]]
1689 // CHECK3-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE3]], label [[OMP_ARRAYCPY_BODY]]
1690 // CHECK3: omp.arraycpy.done3:
1691 // CHECK3-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP5]])
1692 // CHECK3-NEXT: call void @_ZN1SIfEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[VAR4]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP2]], ptr noundef [[AGG_TMP5]])
1693 // CHECK3-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP5]]) #[[ATTR2]]
1694 // CHECK3-NEXT: [[TMP6:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
1695 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[TMP6]], align 4
1696 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2:[0-9]+]], i32 [[TMP7]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1697 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1698 // CHECK3-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP8]], 1
1699 // CHECK3-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1700 // CHECK3: cond.true:
1701 // CHECK3-NEXT: br label [[COND_END:%.*]]
1702 // CHECK3: cond.false:
1703 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1704 // CHECK3-NEXT: br label [[COND_END]]
1705 // CHECK3: cond.end:
1706 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP9]], [[COND_FALSE]] ]
1707 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
1708 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
1709 // CHECK3-NEXT: store i32 [[TMP10]], ptr [[DOTOMP_IV]], align 4
1710 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1711 // CHECK3: omp.inner.for.cond:
1712 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1713 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1714 // CHECK3-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP11]], [[TMP12]]
1715 // CHECK3-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
1716 // CHECK3: omp.inner.for.cond.cleanup:
1717 // CHECK3-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
1718 // CHECK3: omp.inner.for.body:
1719 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1720 // CHECK3-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP13]], 1
1721 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1722 // CHECK3-NEXT: store i32 [[ADD]], ptr [[I]], align 4
1723 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
1724 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[I]], align 4
1725 // CHECK3-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC1]], i32 0, i32 [[TMP15]]
1726 // CHECK3-NEXT: store i32 [[TMP14]], ptr [[ARRAYIDX]], align 4
1727 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[I]], align 4
1728 // CHECK3-NEXT: [[ARRAYIDX7:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR2]], i32 0, i32 [[TMP16]]
1729 // CHECK3-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[ARRAYIDX7]], ptr align 4 [[VAR4]], i32 4, i1 false)
1730 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[I]], align 4
1731 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[SIVAR_ADDR]], align 4
1732 // CHECK3-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP18]], [[TMP17]]
1733 // CHECK3-NEXT: store i32 [[ADD8]], ptr [[SIVAR_ADDR]], align 4
1734 // CHECK3-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
1735 // CHECK3: omp.body.continue:
1736 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1737 // CHECK3: omp.inner.for.inc:
1738 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1739 // CHECK3-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP19]], 1
1740 // CHECK3-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
1741 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
1742 // CHECK3: omp.inner.for.end:
1743 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1744 // CHECK3: omp.loop.exit:
1745 // CHECK3-NEXT: [[TMP20:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
1746 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[TMP20]], align 4
1747 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP21]])
1748 // CHECK3-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR4]]) #[[ATTR2]]
1749 // CHECK3-NEXT: [[ARRAY_BEGIN10:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR2]], i32 0, i32 0
1750 // CHECK3-NEXT: [[TMP22:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN10]], i32 2
1751 // CHECK3-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1752 // CHECK3: arraydestroy.body:
1753 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP22]], [[OMP_LOOP_EXIT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1754 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1755 // CHECK3-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
1756 // CHECK3-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN10]]
1757 // CHECK3-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE11:%.*]], label [[ARRAYDESTROY_BODY]]
1758 // CHECK3: arraydestroy.done11:
1759 // CHECK3-NEXT: ret void
1762 // CHECK3-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
1763 // CHECK3-SAME: () #[[ATTR7:[0-9]+]] comdat {
1764 // CHECK3-NEXT: entry:
1765 // CHECK3-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
1766 // CHECK3-NEXT: [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
1767 // CHECK3-NEXT: [[T_VAR:%.*]] = alloca i32, align 4
1768 // CHECK3-NEXT: [[VEC:%.*]] = alloca [2 x i32], align 4
1769 // CHECK3-NEXT: [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 4
1770 // CHECK3-NEXT: [[VAR:%.*]] = alloca ptr, align 4
1771 // CHECK3-NEXT: [[TMP:%.*]] = alloca ptr, align 4
1772 // CHECK3-NEXT: [[T_VAR_CASTED:%.*]] = alloca i32, align 4
1773 // CHECK3-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x ptr], align 4
1774 // CHECK3-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x ptr], align 4
1775 // CHECK3-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x ptr], align 4
1776 // CHECK3-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
1777 // CHECK3-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
1778 // CHECK3-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
1779 // CHECK3-NEXT: store i32 0, ptr [[T_VAR]], align 4
1780 // CHECK3-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC]], ptr align 4 @__const._Z5tmainIiET_v.vec, i32 8, i1 false)
1781 // CHECK3-NEXT: [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
1782 // CHECK3-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 noundef 1)
1783 // CHECK3-NEXT: [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYINIT_BEGIN]], i32 1
1784 // CHECK3-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 noundef 2)
1785 // CHECK3-NEXT: store ptr [[TEST]], ptr [[VAR]], align 4
1786 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VAR]], align 4
1787 // CHECK3-NEXT: store ptr [[TMP0]], ptr [[TMP]], align 4
1788 // CHECK3-NEXT: [[TMP1:%.*]] = load i32, ptr [[T_VAR]], align 4
1789 // CHECK3-NEXT: store i32 [[TMP1]], ptr [[T_VAR_CASTED]], align 4
1790 // CHECK3-NEXT: [[TMP2:%.*]] = load i32, ptr [[T_VAR_CASTED]], align 4
1791 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 4
1792 // CHECK3-NEXT: [[TMP4:%.*]] = load ptr, ptr [[TMP]], align 4
1793 // CHECK3-NEXT: [[TMP5:%.*]] = load ptr, ptr [[TMP]], align 4
1794 // CHECK3-NEXT: [[TMP6:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1795 // CHECK3-NEXT: store i32 [[TMP2]], ptr [[TMP6]], align 4
1796 // CHECK3-NEXT: [[TMP7:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1797 // CHECK3-NEXT: store i32 [[TMP2]], ptr [[TMP7]], align 4
1798 // CHECK3-NEXT: [[TMP8:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
1799 // CHECK3-NEXT: store ptr null, ptr [[TMP8]], align 4
1800 // CHECK3-NEXT: [[TMP9:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
1801 // CHECK3-NEXT: store ptr [[VEC]], ptr [[TMP9]], align 4
1802 // CHECK3-NEXT: [[TMP10:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
1803 // CHECK3-NEXT: store ptr [[VEC]], ptr [[TMP10]], align 4
1804 // CHECK3-NEXT: [[TMP11:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
1805 // CHECK3-NEXT: store ptr null, ptr [[TMP11]], align 4
1806 // CHECK3-NEXT: [[TMP12:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
1807 // CHECK3-NEXT: store ptr [[S_ARR]], ptr [[TMP12]], align 4
1808 // CHECK3-NEXT: [[TMP13:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
1809 // CHECK3-NEXT: store ptr [[S_ARR]], ptr [[TMP13]], align 4
1810 // CHECK3-NEXT: [[TMP14:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
1811 // CHECK3-NEXT: store ptr null, ptr [[TMP14]], align 4
1812 // CHECK3-NEXT: [[TMP15:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
1813 // CHECK3-NEXT: store ptr [[TMP4]], ptr [[TMP15]], align 4
1814 // CHECK3-NEXT: [[TMP16:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
1815 // CHECK3-NEXT: store ptr [[TMP5]], ptr [[TMP16]], align 4
1816 // CHECK3-NEXT: [[TMP17:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
1817 // CHECK3-NEXT: store ptr null, ptr [[TMP17]], align 4
1818 // CHECK3-NEXT: [[TMP18:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1819 // CHECK3-NEXT: [[TMP19:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1820 // CHECK3-NEXT: [[TMP20:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
1821 // CHECK3-NEXT: store i32 2, ptr [[TMP20]], align 4
1822 // CHECK3-NEXT: [[TMP21:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
1823 // CHECK3-NEXT: store i32 4, ptr [[TMP21]], align 4
1824 // CHECK3-NEXT: [[TMP22:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
1825 // CHECK3-NEXT: store ptr [[TMP18]], ptr [[TMP22]], align 4
1826 // CHECK3-NEXT: [[TMP23:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
1827 // CHECK3-NEXT: store ptr [[TMP19]], ptr [[TMP23]], align 4
1828 // CHECK3-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
1829 // CHECK3-NEXT: store ptr @.offload_sizes.3, ptr [[TMP24]], align 4
1830 // CHECK3-NEXT: [[TMP25:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
1831 // CHECK3-NEXT: store ptr @.offload_maptypes.4, ptr [[TMP25]], align 4
1832 // CHECK3-NEXT: [[TMP26:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
1833 // CHECK3-NEXT: store ptr null, ptr [[TMP26]], align 4
1834 // CHECK3-NEXT: [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
1835 // CHECK3-NEXT: store ptr null, ptr [[TMP27]], align 4
1836 // CHECK3-NEXT: [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
1837 // CHECK3-NEXT: store i64 2, ptr [[TMP28]], align 8
1838 // CHECK3-NEXT: [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
1839 // CHECK3-NEXT: store i64 0, ptr [[TMP29]], align 8
1840 // CHECK3-NEXT: [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
1841 // CHECK3-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP30]], align 4
1842 // CHECK3-NEXT: [[TMP31:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
1843 // CHECK3-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP31]], align 4
1844 // CHECK3-NEXT: [[TMP32:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
1845 // CHECK3-NEXT: store i32 0, ptr [[TMP32]], align 4
1846 // CHECK3-NEXT: [[TMP33:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56.region_id, ptr [[KERNEL_ARGS]])
1847 // CHECK3-NEXT: [[TMP34:%.*]] = icmp ne i32 [[TMP33]], 0
1848 // CHECK3-NEXT: br i1 [[TMP34]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
1849 // CHECK3: omp_offload.failed:
1850 // CHECK3-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56(i32 [[TMP2]], ptr [[VEC]], ptr [[S_ARR]], ptr [[TMP3]]) #[[ATTR2]]
1851 // CHECK3-NEXT: br label [[OMP_OFFLOAD_CONT]]
1852 // CHECK3: omp_offload.cont:
1853 // CHECK3-NEXT: store i32 0, ptr [[RETVAL]], align 4
1854 // CHECK3-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
1855 // CHECK3-NEXT: [[TMP35:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i32 2
1856 // CHECK3-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1857 // CHECK3: arraydestroy.body:
1858 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP35]], [[OMP_OFFLOAD_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1859 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1860 // CHECK3-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
1861 // CHECK3-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
1862 // CHECK3-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
1863 // CHECK3: arraydestroy.done2:
1864 // CHECK3-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR2]]
1865 // CHECK3-NEXT: [[TMP36:%.*]] = load i32, ptr [[RETVAL]], align 4
1866 // CHECK3-NEXT: ret i32 [[TMP36]]
1869 // CHECK3-LABEL: define {{[^@]+}}@_ZN2StC2Ev
1870 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1871 // CHECK3-NEXT: entry:
1872 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1873 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1874 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1875 // CHECK3-NEXT: [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], ptr [[THIS1]], i32 0, i32 0
1876 // CHECK3-NEXT: store i32 0, ptr [[A]], align 4
1877 // CHECK3-NEXT: [[B:%.*]] = getelementptr inbounds [[STRUCT_ST]], ptr [[THIS1]], i32 0, i32 1
1878 // CHECK3-NEXT: store i32 0, ptr [[B]], align 4
1879 // CHECK3-NEXT: ret void
1882 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfEC2ERKS0_2St
1883 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1884 // CHECK3-NEXT: entry:
1885 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1886 // CHECK3-NEXT: [[S_ADDR:%.*]] = alloca ptr, align 4
1887 // CHECK3-NEXT: [[T_INDIRECT_ADDR:%.*]] = alloca ptr, align 4
1888 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1889 // CHECK3-NEXT: store ptr [[S]], ptr [[S_ADDR]], align 4
1890 // CHECK3-NEXT: store ptr [[T]], ptr [[T_INDIRECT_ADDR]], align 4
1891 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1892 // CHECK3-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
1893 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 4
1894 // CHECK3-NEXT: [[F2:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[TMP0]], i32 0, i32 0
1895 // CHECK3-NEXT: [[TMP1:%.*]] = load float, ptr [[F2]], align 4
1896 // CHECK3-NEXT: [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], ptr [[T]], i32 0, i32 0
1897 // CHECK3-NEXT: [[TMP2:%.*]] = load i32, ptr [[A]], align 4
1898 // CHECK3-NEXT: [[CONV:%.*]] = sitofp i32 [[TMP2]] to float
1899 // CHECK3-NEXT: [[ADD:%.*]] = fadd float [[TMP1]], [[CONV]]
1900 // CHECK3-NEXT: store float [[ADD]], ptr [[F]], align 4
1901 // CHECK3-NEXT: ret void
1904 // CHECK3-LABEL: define {{[^@]+}}@_ZN2StD2Ev
1905 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1906 // CHECK3-NEXT: entry:
1907 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1908 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1909 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1910 // CHECK3-NEXT: ret void
1913 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
1914 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1915 // CHECK3-NEXT: entry:
1916 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1917 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1918 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1919 // CHECK3-NEXT: call void @_ZN1SIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
1920 // CHECK3-NEXT: ret void
1923 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
1924 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1925 // CHECK3-NEXT: entry:
1926 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1927 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
1928 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1929 // CHECK3-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
1930 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1931 // CHECK3-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
1932 // CHECK3-NEXT: call void @_ZN1SIiEC2Ei(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], i32 noundef [[TMP0]])
1933 // CHECK3-NEXT: ret void
1936 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56
1937 // CHECK3-SAME: (i32 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR4]] {
1938 // CHECK3-NEXT: entry:
1939 // CHECK3-NEXT: [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1940 // CHECK3-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 4
1941 // CHECK3-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 4
1942 // CHECK3-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 4
1943 // CHECK3-NEXT: [[TMP:%.*]] = alloca ptr, align 4
1944 // CHECK3-NEXT: [[T_VAR_CASTED:%.*]] = alloca i32, align 4
1945 // CHECK3-NEXT: store i32 [[T_VAR]], ptr [[T_VAR_ADDR]], align 4
1946 // CHECK3-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 4
1947 // CHECK3-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 4
1948 // CHECK3-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 4
1949 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 4
1950 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 4
1951 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 4
1952 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 4
1953 // CHECK3-NEXT: [[TMP3:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
1954 // CHECK3-NEXT: store i32 [[TMP3]], ptr [[T_VAR_CASTED]], align 4
1955 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[T_VAR_CASTED]], align 4
1956 // CHECK3-NEXT: [[TMP5:%.*]] = load ptr, ptr [[TMP]], align 4
1957 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56.omp_outlined, ptr [[TMP0]], i32 [[TMP4]], ptr [[TMP1]], ptr [[TMP5]])
1958 // CHECK3-NEXT: ret void
1961 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56.omp_outlined
1962 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR5]] {
1963 // CHECK3-NEXT: entry:
1964 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
1965 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
1966 // CHECK3-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 4
1967 // CHECK3-NEXT: [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1968 // CHECK3-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 4
1969 // CHECK3-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 4
1970 // CHECK3-NEXT: [[TMP:%.*]] = alloca ptr, align 4
1971 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1972 // CHECK3-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
1973 // CHECK3-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
1974 // CHECK3-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
1975 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1976 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1977 // CHECK3-NEXT: [[VEC2:%.*]] = alloca [2 x i32], align 4
1978 // CHECK3-NEXT: [[S_ARR3:%.*]] = alloca [2 x %struct.S.0], align 4
1979 // CHECK3-NEXT: [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
1980 // CHECK3-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
1981 // CHECK3-NEXT: [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
1982 // CHECK3-NEXT: [[_TMP7:%.*]] = alloca ptr, align 4
1983 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
1984 // CHECK3-NEXT: [[T_VAR_CASTED:%.*]] = alloca i32, align 4
1985 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
1986 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
1987 // CHECK3-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 4
1988 // CHECK3-NEXT: store i32 [[T_VAR]], ptr [[T_VAR_ADDR]], align 4
1989 // CHECK3-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 4
1990 // CHECK3-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 4
1991 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 4
1992 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 4
1993 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 4
1994 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 4
1995 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
1996 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_COMB_UB]], align 4
1997 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1998 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1999 // CHECK3-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC2]], ptr align 4 [[TMP0]], i32 8, i1 false)
2000 // CHECK3-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR3]], i32 0, i32 0
2001 // CHECK3-NEXT: [[TMP3:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i32 2
2002 // CHECK3-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN]], [[TMP3]]
2003 // CHECK3-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
2004 // CHECK3: omp.arraycpy.body:
2005 // CHECK3-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2006 // CHECK3-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2007 // CHECK3-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]])
2008 // CHECK3-NEXT: call void @_ZN1SIiEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], ptr noundef [[AGG_TMP]])
2009 // CHECK3-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]]) #[[ATTR2]]
2010 // CHECK3-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
2011 // CHECK3-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
2012 // CHECK3-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP3]]
2013 // CHECK3-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
2014 // CHECK3: omp.arraycpy.done4:
2015 // CHECK3-NEXT: [[TMP4:%.*]] = load ptr, ptr [[TMP]], align 4
2016 // CHECK3-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP6]])
2017 // CHECK3-NEXT: call void @_ZN1SIiEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP4]], ptr noundef [[AGG_TMP6]])
2018 // CHECK3-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP6]]) #[[ATTR2]]
2019 // CHECK3-NEXT: store ptr [[VAR5]], ptr [[_TMP7]], align 4
2020 // CHECK3-NEXT: [[TMP5:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2021 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP5]], align 4
2022 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP6]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
2023 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2024 // CHECK3-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP7]], 1
2025 // CHECK3-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2026 // CHECK3: cond.true:
2027 // CHECK3-NEXT: br label [[COND_END:%.*]]
2028 // CHECK3: cond.false:
2029 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2030 // CHECK3-NEXT: br label [[COND_END]]
2031 // CHECK3: cond.end:
2032 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP8]], [[COND_FALSE]] ]
2033 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
2034 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2035 // CHECK3-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_IV]], align 4
2036 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2037 // CHECK3: omp.inner.for.cond:
2038 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2039 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2040 // CHECK3-NEXT: [[CMP8:%.*]] = icmp sle i32 [[TMP10]], [[TMP11]]
2041 // CHECK3-NEXT: br i1 [[CMP8]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
2042 // CHECK3: omp.inner.for.cond.cleanup:
2043 // CHECK3-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
2044 // CHECK3: omp.inner.for.body:
2045 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2046 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2047 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
2048 // CHECK3-NEXT: store i32 [[TMP14]], ptr [[T_VAR_CASTED]], align 4
2049 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[T_VAR_CASTED]], align 4
2050 // CHECK3-NEXT: [[TMP16:%.*]] = load ptr, ptr [[_TMP7]], align 4
2051 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56.omp_outlined.omp_outlined, i32 [[TMP12]], i32 [[TMP13]], ptr [[VEC2]], i32 [[TMP15]], ptr [[S_ARR3]], ptr [[TMP16]])
2052 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2053 // CHECK3: omp.inner.for.inc:
2054 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2055 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
2056 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP17]], [[TMP18]]
2057 // CHECK3-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
2058 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
2059 // CHECK3: omp.inner.for.end:
2060 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
2061 // CHECK3: omp.loop.exit:
2062 // CHECK3-NEXT: [[TMP19:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2063 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[TMP19]], align 4
2064 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP20]])
2065 // CHECK3-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR2]]
2066 // CHECK3-NEXT: [[ARRAY_BEGIN9:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR3]], i32 0, i32 0
2067 // CHECK3-NEXT: [[TMP21:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN9]], i32 2
2068 // CHECK3-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
2069 // CHECK3: arraydestroy.body:
2070 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP21]], [[OMP_LOOP_EXIT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2071 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
2072 // CHECK3-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
2073 // CHECK3-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN9]]
2074 // CHECK3-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE10:%.*]], label [[ARRAYDESTROY_BODY]]
2075 // CHECK3: arraydestroy.done10:
2076 // CHECK3-NEXT: ret void
2079 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIiEC1ERKS0_2St
2080 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2081 // CHECK3-NEXT: entry:
2082 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2083 // CHECK3-NEXT: [[S_ADDR:%.*]] = alloca ptr, align 4
2084 // CHECK3-NEXT: [[T_INDIRECT_ADDR:%.*]] = alloca ptr, align 4
2085 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2086 // CHECK3-NEXT: store ptr [[S]], ptr [[S_ADDR]], align 4
2087 // CHECK3-NEXT: store ptr [[T]], ptr [[T_INDIRECT_ADDR]], align 4
2088 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2089 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 4
2090 // CHECK3-NEXT: call void @_ZN1SIiEC2ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP0]], ptr noundef [[T]])
2091 // CHECK3-NEXT: ret void
2094 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l56.omp_outlined.omp_outlined
2095 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR5]] {
2096 // CHECK3-NEXT: entry:
2097 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
2098 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
2099 // CHECK3-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
2100 // CHECK3-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
2101 // CHECK3-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 4
2102 // CHECK3-NEXT: [[T_VAR_ADDR:%.*]] = alloca i32, align 4
2103 // CHECK3-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 4
2104 // CHECK3-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 4
2105 // CHECK3-NEXT: [[TMP:%.*]] = alloca ptr, align 4
2106 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2107 // CHECK3-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
2108 // CHECK3-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
2109 // CHECK3-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
2110 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2111 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2112 // CHECK3-NEXT: [[VEC2:%.*]] = alloca [2 x i32], align 4
2113 // CHECK3-NEXT: [[S_ARR3:%.*]] = alloca [2 x %struct.S.0], align 4
2114 // CHECK3-NEXT: [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
2115 // CHECK3-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
2116 // CHECK3-NEXT: [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
2117 // CHECK3-NEXT: [[_TMP7:%.*]] = alloca ptr, align 4
2118 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
2119 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
2120 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
2121 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
2122 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
2123 // CHECK3-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 4
2124 // CHECK3-NEXT: store i32 [[T_VAR]], ptr [[T_VAR_ADDR]], align 4
2125 // CHECK3-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 4
2126 // CHECK3-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 4
2127 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 4
2128 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 4
2129 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 4
2130 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 4
2131 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
2132 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
2133 // CHECK3-NEXT: [[TMP3:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
2134 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
2135 // CHECK3-NEXT: store i32 [[TMP3]], ptr [[DOTOMP_LB]], align 4
2136 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTOMP_UB]], align 4
2137 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2138 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2139 // CHECK3-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC2]], ptr align 4 [[TMP0]], i32 8, i1 false)
2140 // CHECK3-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR3]], i32 0, i32 0
2141 // CHECK3-NEXT: [[TMP5:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i32 2
2142 // CHECK3-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN]], [[TMP5]]
2143 // CHECK3-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
2144 // CHECK3: omp.arraycpy.body:
2145 // CHECK3-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2146 // CHECK3-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2147 // CHECK3-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]])
2148 // CHECK3-NEXT: call void @_ZN1SIiEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], ptr noundef [[AGG_TMP]])
2149 // CHECK3-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]]) #[[ATTR2]]
2150 // CHECK3-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
2151 // CHECK3-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
2152 // CHECK3-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP5]]
2153 // CHECK3-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
2154 // CHECK3: omp.arraycpy.done4:
2155 // CHECK3-NEXT: [[TMP6:%.*]] = load ptr, ptr [[TMP]], align 4
2156 // CHECK3-NEXT: call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP6]])
2157 // CHECK3-NEXT: call void @_ZN1SIiEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP6]], ptr noundef [[AGG_TMP6]])
2158 // CHECK3-NEXT: call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP6]]) #[[ATTR2]]
2159 // CHECK3-NEXT: store ptr [[VAR5]], ptr [[_TMP7]], align 4
2160 // CHECK3-NEXT: [[TMP7:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2161 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[TMP7]], align 4
2162 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP8]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
2163 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2164 // CHECK3-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP9]], 1
2165 // CHECK3-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2166 // CHECK3: cond.true:
2167 // CHECK3-NEXT: br label [[COND_END:%.*]]
2168 // CHECK3: cond.false:
2169 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2170 // CHECK3-NEXT: br label [[COND_END]]
2171 // CHECK3: cond.end:
2172 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP10]], [[COND_FALSE]] ]
2173 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
2174 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2175 // CHECK3-NEXT: store i32 [[TMP11]], ptr [[DOTOMP_IV]], align 4
2176 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2177 // CHECK3: omp.inner.for.cond:
2178 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2179 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2180 // CHECK3-NEXT: [[CMP8:%.*]] = icmp sle i32 [[TMP12]], [[TMP13]]
2181 // CHECK3-NEXT: br i1 [[CMP8]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
2182 // CHECK3: omp.inner.for.cond.cleanup:
2183 // CHECK3-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
2184 // CHECK3: omp.inner.for.body:
2185 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2186 // CHECK3-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP14]], 1
2187 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2188 // CHECK3-NEXT: store i32 [[ADD]], ptr [[I]], align 4
2189 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
2190 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[I]], align 4
2191 // CHECK3-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC2]], i32 0, i32 [[TMP16]]
2192 // CHECK3-NEXT: store i32 [[TMP15]], ptr [[ARRAYIDX]], align 4
2193 // CHECK3-NEXT: [[TMP17:%.*]] = load ptr, ptr [[_TMP7]], align 4
2194 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[I]], align 4
2195 // CHECK3-NEXT: [[ARRAYIDX9:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR3]], i32 0, i32 [[TMP18]]
2196 // CHECK3-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[ARRAYIDX9]], ptr align 4 [[TMP17]], i32 4, i1 false)
2197 // CHECK3-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
2198 // CHECK3: omp.body.continue:
2199 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2200 // CHECK3: omp.inner.for.inc:
2201 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2202 // CHECK3-NEXT: [[ADD10:%.*]] = add nsw i32 [[TMP19]], 1
2203 // CHECK3-NEXT: store i32 [[ADD10]], ptr [[DOTOMP_IV]], align 4
2204 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
2205 // CHECK3: omp.inner.for.end:
2206 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
2207 // CHECK3: omp.loop.exit:
2208 // CHECK3-NEXT: [[TMP20:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2209 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[TMP20]], align 4
2210 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP21]])
2211 // CHECK3-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR2]]
2212 // CHECK3-NEXT: [[ARRAY_BEGIN11:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR3]], i32 0, i32 0
2213 // CHECK3-NEXT: [[TMP22:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN11]], i32 2
2214 // CHECK3-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
2215 // CHECK3: arraydestroy.body:
2216 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP22]], [[OMP_LOOP_EXIT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2217 // CHECK3-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
2218 // CHECK3-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
2219 // CHECK3-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN11]]
2220 // CHECK3-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE12:%.*]], label [[ARRAYDESTROY_BODY]]
2221 // CHECK3: arraydestroy.done12:
2222 // CHECK3-NEXT: ret void
2225 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
2226 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2227 // CHECK3-NEXT: entry:
2228 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2229 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2230 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2231 // CHECK3-NEXT: call void @_ZN1SIiED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR2]]
2232 // CHECK3-NEXT: ret void
2235 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
2236 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2237 // CHECK3-NEXT: entry:
2238 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2239 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2240 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2241 // CHECK3-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
2242 // CHECK3-NEXT: [[TMP0:%.*]] = load volatile i32, ptr @g, align 4
2243 // CHECK3-NEXT: store i32 [[TMP0]], ptr [[F]], align 4
2244 // CHECK3-NEXT: ret void
2247 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
2248 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2249 // CHECK3-NEXT: entry:
2250 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2251 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
2252 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2253 // CHECK3-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
2254 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2255 // CHECK3-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
2256 // CHECK3-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
2257 // CHECK3-NEXT: [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
2258 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
2259 // CHECK3-NEXT: store i32 [[ADD]], ptr [[F]], align 4
2260 // CHECK3-NEXT: ret void
2263 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIiEC2ERKS0_2St
2264 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2265 // CHECK3-NEXT: entry:
2266 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2267 // CHECK3-NEXT: [[S_ADDR:%.*]] = alloca ptr, align 4
2268 // CHECK3-NEXT: [[T_INDIRECT_ADDR:%.*]] = alloca ptr, align 4
2269 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2270 // CHECK3-NEXT: store ptr [[S]], ptr [[S_ADDR]], align 4
2271 // CHECK3-NEXT: store ptr [[T]], ptr [[T_INDIRECT_ADDR]], align 4
2272 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2273 // CHECK3-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
2274 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 4
2275 // CHECK3-NEXT: [[F2:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[TMP0]], i32 0, i32 0
2276 // CHECK3-NEXT: [[TMP1:%.*]] = load i32, ptr [[F2]], align 4
2277 // CHECK3-NEXT: [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], ptr [[T]], i32 0, i32 0
2278 // CHECK3-NEXT: [[TMP2:%.*]] = load i32, ptr [[A]], align 4
2279 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP1]], [[TMP2]]
2280 // CHECK3-NEXT: store i32 [[ADD]], ptr [[F]], align 4
2281 // CHECK3-NEXT: ret void
2284 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
2285 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2286 // CHECK3-NEXT: entry:
2287 // CHECK3-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2288 // CHECK3-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2289 // CHECK3-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2290 // CHECK3-NEXT: ret void
2293 // CHECK3-LABEL: define {{[^@]+}}@_GLOBAL__sub_I_teams_distribute_parallel_for_firstprivate_codegen.cpp
2294 // CHECK3-SAME: () #[[ATTR0]] {
2295 // CHECK3-NEXT: entry:
2296 // CHECK3-NEXT: call void @__cxx_global_var_init()
2297 // CHECK3-NEXT: call void @__cxx_global_var_init.1()
2298 // CHECK3-NEXT: call void @__cxx_global_var_init.2()
2299 // CHECK3-NEXT: ret void
2302 // CHECK3-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
2303 // CHECK3-SAME: () #[[ATTR0]] {
2304 // CHECK3-NEXT: entry:
2305 // CHECK3-NEXT: call void @__tgt_register_requires(i64 1)
2306 // CHECK3-NEXT: ret void
2309 // CHECK9-LABEL: define {{[^@]+}}@__cxx_global_var_init
2310 // CHECK9-SAME: () #[[ATTR0:[0-9]+]] {
2311 // CHECK9-NEXT: entry:
2312 // CHECK9-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) @test)
2313 // CHECK9-NEXT: [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @test, ptr @__dso_handle) #[[ATTR2:[0-9]+]]
2314 // CHECK9-NEXT: ret void
2317 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
2318 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat {
2319 // CHECK9-NEXT: entry:
2320 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2321 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2322 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2323 // CHECK9-NEXT: call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
2324 // CHECK9-NEXT: ret void
2327 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
2328 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2329 // CHECK9-NEXT: entry:
2330 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2331 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2332 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2333 // CHECK9-NEXT: call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR2]]
2334 // CHECK9-NEXT: ret void
2337 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
2338 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2339 // CHECK9-NEXT: entry:
2340 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2341 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2342 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2343 // CHECK9-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
2344 // CHECK9-NEXT: [[TMP0:%.*]] = load volatile i32, ptr @g, align 4
2345 // CHECK9-NEXT: [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
2346 // CHECK9-NEXT: store float [[CONV]], ptr [[F]], align 4
2347 // CHECK9-NEXT: ret void
2350 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
2351 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2352 // CHECK9-NEXT: entry:
2353 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2354 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2355 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2356 // CHECK9-NEXT: ret void
2359 // CHECK9-LABEL: define {{[^@]+}}@__cxx_global_var_init.1
2360 // CHECK9-SAME: () #[[ATTR0]] {
2361 // CHECK9-NEXT: entry:
2362 // CHECK9-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @s_arr, float noundef 1.000000e+00)
2363 // CHECK9-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i64 1), float noundef 2.000000e+00)
2364 // CHECK9-NEXT: [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @__cxx_global_array_dtor, ptr null, ptr @__dso_handle) #[[ATTR2]]
2365 // CHECK9-NEXT: ret void
2368 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
2369 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2370 // CHECK9-NEXT: entry:
2371 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2372 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
2373 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2374 // CHECK9-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
2375 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2376 // CHECK9-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
2377 // CHECK9-NEXT: call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]])
2378 // CHECK9-NEXT: ret void
2381 // CHECK9-LABEL: define {{[^@]+}}@__cxx_global_array_dtor
2382 // CHECK9-SAME: (ptr noundef [[TMP0:%.*]]) #[[ATTR0]] {
2383 // CHECK9-NEXT: entry:
2384 // CHECK9-NEXT: [[DOTADDR:%.*]] = alloca ptr, align 8
2385 // CHECK9-NEXT: store ptr [[TMP0]], ptr [[DOTADDR]], align 8
2386 // CHECK9-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
2387 // CHECK9: arraydestroy.body:
2388 // CHECK9-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i64 2), [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2389 // CHECK9-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
2390 // CHECK9-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
2391 // CHECK9-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], @s_arr
2392 // CHECK9-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
2393 // CHECK9: arraydestroy.done1:
2394 // CHECK9-NEXT: ret void
2397 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
2398 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2399 // CHECK9-NEXT: entry:
2400 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2401 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
2402 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2403 // CHECK9-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
2404 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2405 // CHECK9-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
2406 // CHECK9-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
2407 // CHECK9-NEXT: [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
2408 // CHECK9-NEXT: [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
2409 // CHECK9-NEXT: [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
2410 // CHECK9-NEXT: store float [[ADD]], ptr [[F]], align 4
2411 // CHECK9-NEXT: ret void
2414 // CHECK9-LABEL: define {{[^@]+}}@__cxx_global_var_init.2
2415 // CHECK9-SAME: () #[[ATTR0]] {
2416 // CHECK9-NEXT: entry:
2417 // CHECK9-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @var, float noundef 3.000000e+00)
2418 // CHECK9-NEXT: [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @var, ptr @__dso_handle) #[[ATTR2]]
2419 // CHECK9-NEXT: ret void
2422 // CHECK9-LABEL: define {{[^@]+}}@main
2423 // CHECK9-SAME: () #[[ATTR3:[0-9]+]] {
2424 // CHECK9-NEXT: entry:
2425 // CHECK9-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
2426 // CHECK9-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 1
2427 // CHECK9-NEXT: store i32 0, ptr [[RETVAL]], align 4
2428 // CHECK9-NEXT: call void @"_ZZ4mainENK3$_0clEv"(ptr noundef nonnull align 1 dereferenceable(1) [[REF_TMP]])
2429 // CHECK9-NEXT: ret i32 0
2432 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l75
2433 // CHECK9-SAME: (i64 noundef [[G:%.*]], i64 noundef [[SIVAR:%.*]], i64 noundef [[G1:%.*]]) #[[ATTR5:[0-9]+]] {
2434 // CHECK9-NEXT: entry:
2435 // CHECK9-NEXT: [[G_ADDR:%.*]] = alloca i64, align 8
2436 // CHECK9-NEXT: [[SIVAR_ADDR:%.*]] = alloca i64, align 8
2437 // CHECK9-NEXT: [[G1_ADDR:%.*]] = alloca i64, align 8
2438 // CHECK9-NEXT: [[TMP:%.*]] = alloca ptr, align 8
2439 // CHECK9-NEXT: [[G_CASTED:%.*]] = alloca i64, align 8
2440 // CHECK9-NEXT: [[G1_CASTED:%.*]] = alloca i64, align 8
2441 // CHECK9-NEXT: [[SIVAR_CASTED:%.*]] = alloca i64, align 8
2442 // CHECK9-NEXT: store i64 [[G]], ptr [[G_ADDR]], align 8
2443 // CHECK9-NEXT: store i64 [[SIVAR]], ptr [[SIVAR_ADDR]], align 8
2444 // CHECK9-NEXT: store i64 [[G1]], ptr [[G1_ADDR]], align 8
2445 // CHECK9-NEXT: store ptr [[G1_ADDR]], ptr [[TMP]], align 8
2446 // CHECK9-NEXT: [[TMP0:%.*]] = load i32, ptr [[G_ADDR]], align 4
2447 // CHECK9-NEXT: store i32 [[TMP0]], ptr [[G_CASTED]], align 4
2448 // CHECK9-NEXT: [[TMP1:%.*]] = load i64, ptr [[G_CASTED]], align 8
2449 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[TMP]], align 8
2450 // CHECK9-NEXT: [[TMP3:%.*]] = load volatile i32, ptr [[TMP2]], align 4
2451 // CHECK9-NEXT: store i32 [[TMP3]], ptr [[G1_CASTED]], align 4
2452 // CHECK9-NEXT: [[TMP4:%.*]] = load i64, ptr [[G1_CASTED]], align 8
2453 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[SIVAR_ADDR]], align 4
2454 // CHECK9-NEXT: store i32 [[TMP5]], ptr [[SIVAR_CASTED]], align 4
2455 // CHECK9-NEXT: [[TMP6:%.*]] = load i64, ptr [[SIVAR_CASTED]], align 8
2456 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3:[0-9]+]], i32 3, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l75.omp_outlined, i64 [[TMP1]], i64 [[TMP4]], i64 [[TMP6]])
2457 // CHECK9-NEXT: ret void
2460 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l75.omp_outlined
2461 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[G:%.*]], i64 noundef [[G1:%.*]], i64 noundef [[SIVAR:%.*]]) #[[ATTR6:[0-9]+]] {
2462 // CHECK9-NEXT: entry:
2463 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
2464 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
2465 // CHECK9-NEXT: [[G_ADDR:%.*]] = alloca i64, align 8
2466 // CHECK9-NEXT: [[G1_ADDR:%.*]] = alloca i64, align 8
2467 // CHECK9-NEXT: [[SIVAR_ADDR:%.*]] = alloca i64, align 8
2468 // CHECK9-NEXT: [[TMP:%.*]] = alloca ptr, align 8
2469 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2470 // CHECK9-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
2471 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
2472 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
2473 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2474 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2475 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
2476 // CHECK9-NEXT: [[G_CASTED:%.*]] = alloca i64, align 8
2477 // CHECK9-NEXT: [[G1_CASTED:%.*]] = alloca i64, align 8
2478 // CHECK9-NEXT: [[SIVAR_CASTED:%.*]] = alloca i64, align 8
2479 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
2480 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
2481 // CHECK9-NEXT: store i64 [[G]], ptr [[G_ADDR]], align 8
2482 // CHECK9-NEXT: store i64 [[G1]], ptr [[G1_ADDR]], align 8
2483 // CHECK9-NEXT: store i64 [[SIVAR]], ptr [[SIVAR_ADDR]], align 8
2484 // CHECK9-NEXT: store ptr [[G1_ADDR]], ptr [[TMP]], align 8
2485 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
2486 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_COMB_UB]], align 4
2487 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2488 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2489 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2490 // CHECK9-NEXT: [[TMP1:%.*]] = load i32, ptr [[TMP0]], align 4
2491 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP1]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
2492 // CHECK9-NEXT: [[TMP2:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2493 // CHECK9-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 1
2494 // CHECK9-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2495 // CHECK9: cond.true:
2496 // CHECK9-NEXT: br label [[COND_END:%.*]]
2497 // CHECK9: cond.false:
2498 // CHECK9-NEXT: [[TMP3:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2499 // CHECK9-NEXT: br label [[COND_END]]
2500 // CHECK9: cond.end:
2501 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
2502 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
2503 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2504 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTOMP_IV]], align 4
2505 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2506 // CHECK9: omp.inner.for.cond:
2507 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2508 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2509 // CHECK9-NEXT: [[CMP2:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
2510 // CHECK9-NEXT: br i1 [[CMP2]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2511 // CHECK9: omp.inner.for.body:
2512 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2513 // CHECK9-NEXT: [[TMP8:%.*]] = zext i32 [[TMP7]] to i64
2514 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2515 // CHECK9-NEXT: [[TMP10:%.*]] = zext i32 [[TMP9]] to i64
2516 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[G_ADDR]], align 4
2517 // CHECK9-NEXT: store i32 [[TMP11]], ptr [[G_CASTED]], align 4
2518 // CHECK9-NEXT: [[TMP12:%.*]] = load i64, ptr [[G_CASTED]], align 8
2519 // CHECK9-NEXT: [[TMP13:%.*]] = load ptr, ptr [[TMP]], align 8
2520 // CHECK9-NEXT: [[TMP14:%.*]] = load volatile i32, ptr [[TMP13]], align 4
2521 // CHECK9-NEXT: store i32 [[TMP14]], ptr [[G1_CASTED]], align 4
2522 // CHECK9-NEXT: [[TMP15:%.*]] = load i64, ptr [[G1_CASTED]], align 8
2523 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[SIVAR_ADDR]], align 4
2524 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[SIVAR_CASTED]], align 4
2525 // CHECK9-NEXT: [[TMP17:%.*]] = load i64, ptr [[SIVAR_CASTED]], align 8
2526 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l75.omp_outlined.omp_outlined, i64 [[TMP8]], i64 [[TMP10]], i64 [[TMP12]], i64 [[TMP15]], i64 [[TMP17]])
2527 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2528 // CHECK9: omp.inner.for.inc:
2529 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2530 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
2531 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP18]], [[TMP19]]
2532 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
2533 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
2534 // CHECK9: omp.inner.for.end:
2535 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
2536 // CHECK9: omp.loop.exit:
2537 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP1]])
2538 // CHECK9-NEXT: ret void
2541 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l75.omp_outlined.omp_outlined
2542 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i64 noundef [[G:%.*]], i64 noundef [[G1:%.*]], i64 noundef [[SIVAR:%.*]]) #[[ATTR6]] {
2543 // CHECK9-NEXT: entry:
2544 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
2545 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
2546 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
2547 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
2548 // CHECK9-NEXT: [[G_ADDR:%.*]] = alloca i64, align 8
2549 // CHECK9-NEXT: [[G1_ADDR:%.*]] = alloca i64, align 8
2550 // CHECK9-NEXT: [[SIVAR_ADDR:%.*]] = alloca i64, align 8
2551 // CHECK9-NEXT: [[TMP:%.*]] = alloca ptr, align 8
2552 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2553 // CHECK9-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
2554 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
2555 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
2556 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2557 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2558 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
2559 // CHECK9-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 8
2560 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
2561 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
2562 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
2563 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
2564 // CHECK9-NEXT: store i64 [[G]], ptr [[G_ADDR]], align 8
2565 // CHECK9-NEXT: store i64 [[G1]], ptr [[G1_ADDR]], align 8
2566 // CHECK9-NEXT: store i64 [[SIVAR]], ptr [[SIVAR_ADDR]], align 8
2567 // CHECK9-NEXT: store ptr [[G1_ADDR]], ptr [[TMP]], align 8
2568 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
2569 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
2570 // CHECK9-NEXT: [[TMP0:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
2571 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP0]] to i32
2572 // CHECK9-NEXT: [[TMP1:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
2573 // CHECK9-NEXT: [[CONV2:%.*]] = trunc i64 [[TMP1]] to i32
2574 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
2575 // CHECK9-NEXT: store i32 [[CONV2]], ptr [[DOTOMP_UB]], align 4
2576 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2577 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2578 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2579 // CHECK9-NEXT: [[TMP3:%.*]] = load i32, ptr [[TMP2]], align 4
2580 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2:[0-9]+]], i32 [[TMP3]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
2581 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2582 // CHECK9-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP4]], 1
2583 // CHECK9-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2584 // CHECK9: cond.true:
2585 // CHECK9-NEXT: br label [[COND_END:%.*]]
2586 // CHECK9: cond.false:
2587 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2588 // CHECK9-NEXT: br label [[COND_END]]
2589 // CHECK9: cond.end:
2590 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP5]], [[COND_FALSE]] ]
2591 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
2592 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2593 // CHECK9-NEXT: store i32 [[TMP6]], ptr [[DOTOMP_IV]], align 4
2594 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2595 // CHECK9: omp.inner.for.cond:
2596 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2597 // CHECK9-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2598 // CHECK9-NEXT: [[CMP3:%.*]] = icmp sle i32 [[TMP7]], [[TMP8]]
2599 // CHECK9-NEXT: br i1 [[CMP3]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2600 // CHECK9: omp.inner.for.body:
2601 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2602 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP9]], 1
2603 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2604 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I]], align 4
2605 // CHECK9-NEXT: store i32 1, ptr [[G_ADDR]], align 4
2606 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[TMP]], align 8
2607 // CHECK9-NEXT: store volatile i32 1, ptr [[TMP10]], align 4
2608 // CHECK9-NEXT: store i32 2, ptr [[SIVAR_ADDR]], align 4
2609 // CHECK9-NEXT: [[TMP11:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 0
2610 // CHECK9-NEXT: store ptr [[G_ADDR]], ptr [[TMP11]], align 8
2611 // CHECK9-NEXT: [[TMP12:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 1
2612 // CHECK9-NEXT: [[TMP13:%.*]] = load ptr, ptr [[TMP]], align 8
2613 // CHECK9-NEXT: store ptr [[TMP13]], ptr [[TMP12]], align 8
2614 // CHECK9-NEXT: [[TMP14:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 2
2615 // CHECK9-NEXT: store ptr [[SIVAR_ADDR]], ptr [[TMP14]], align 8
2616 // CHECK9-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(ptr noundef nonnull align 8 dereferenceable(24) [[REF_TMP]])
2617 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
2618 // CHECK9: omp.body.continue:
2619 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2620 // CHECK9: omp.inner.for.inc:
2621 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2622 // CHECK9-NEXT: [[ADD4:%.*]] = add nsw i32 [[TMP15]], 1
2623 // CHECK9-NEXT: store i32 [[ADD4]], ptr [[DOTOMP_IV]], align 4
2624 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
2625 // CHECK9: omp.inner.for.end:
2626 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
2627 // CHECK9: omp.loop.exit:
2628 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP3]])
2629 // CHECK9-NEXT: ret void
2632 // CHECK9-LABEL: define {{[^@]+}}@_GLOBAL__sub_I_teams_distribute_parallel_for_firstprivate_codegen.cpp
2633 // CHECK9-SAME: () #[[ATTR0]] {
2634 // CHECK9-NEXT: entry:
2635 // CHECK9-NEXT: call void @__cxx_global_var_init()
2636 // CHECK9-NEXT: call void @__cxx_global_var_init.1()
2637 // CHECK9-NEXT: call void @__cxx_global_var_init.2()
2638 // CHECK9-NEXT: ret void
2641 // CHECK9-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
2642 // CHECK9-SAME: () #[[ATTR0]] {
2643 // CHECK9-NEXT: entry:
2644 // CHECK9-NEXT: call void @__tgt_register_requires(i64 1)
2645 // CHECK9-NEXT: ret void