[AMDGPU] Add True16 register classes.
[llvm-project.git] / llvm / test / MC / AArch64 / SVE2 / ssra.s
blobcced6e838cd6fbcccdd7e5108b9b306ac8d9f124
1 // RUN: llvm-mc -triple=aarch64 -show-encoding -mattr=+sve2 < %s \
2 // RUN: | FileCheck %s --check-prefixes=CHECK-ENCODING,CHECK-INST
3 // RUN: llvm-mc -triple=aarch64 -show-encoding -mattr=+sme < %s \
4 // RUN: | FileCheck %s --check-prefixes=CHECK-ENCODING,CHECK-INST
5 // RUN: not llvm-mc -triple=aarch64 -show-encoding < %s 2>&1 \
6 // RUN: | FileCheck %s --check-prefix=CHECK-ERROR
7 // RUN: llvm-mc -triple=aarch64 -filetype=obj -mattr=+sve2 < %s \
8 // RUN: | llvm-objdump --no-print-imm-hex -d --mattr=+sve2 - | FileCheck %s --check-prefix=CHECK-INST
9 // RUN: llvm-mc -triple=aarch64 -filetype=obj -mattr=+sve2 < %s \
10 // RUN: | llvm-objdump --no-print-imm-hex -d --mattr=-sve2 - | FileCheck %s --check-prefix=CHECK-UNKNOWN
12 ssra z0.b, z0.b, #1
13 // CHECK-INST: ssra z0.b, z0.b, #1
14 // CHECK-ENCODING: [0x00,0xe0,0x0f,0x45]
15 // CHECK-ERROR: instruction requires: sve2 or sme
16 // CHECK-UNKNOWN: 450fe000 <unknown>
18 ssra z31.b, z31.b, #8
19 // CHECK-INST: ssra z31.b, z31.b, #8
20 // CHECK-ENCODING: [0xff,0xe3,0x08,0x45]
21 // CHECK-ERROR: instruction requires: sve2 or sme
22 // CHECK-UNKNOWN: 4508e3ff <unknown>
24 ssra z0.h, z0.h, #1
25 // CHECK-INST: ssra z0.h, z0.h, #1
26 // CHECK-ENCODING: [0x00,0xe0,0x1f,0x45]
27 // CHECK-ERROR: instruction requires: sve2 or sme
28 // CHECK-UNKNOWN: 451fe000 <unknown>
30 ssra z31.h, z31.h, #16
31 // CHECK-INST: ssra z31.h, z31.h, #16
32 // CHECK-ENCODING: [0xff,0xe3,0x10,0x45]
33 // CHECK-ERROR: instruction requires: sve2 or sme
34 // CHECK-UNKNOWN: 4510e3ff <unknown>
36 ssra z0.s, z0.s, #1
37 // CHECK-INST: ssra z0.s, z0.s, #1
38 // CHECK-ENCODING: [0x00,0xe0,0x5f,0x45]
39 // CHECK-ERROR: instruction requires: sve2 or sme
40 // CHECK-UNKNOWN: 455fe000 <unknown>
42 ssra z31.s, z31.s, #32
43 // CHECK-INST: ssra z31.s, z31.s, #32
44 // CHECK-ENCODING: [0xff,0xe3,0x40,0x45]
45 // CHECK-ERROR: instruction requires: sve2 or sme
46 // CHECK-UNKNOWN: 4540e3ff <unknown>
48 ssra z0.d, z0.d, #1
49 // CHECK-INST: ssra z0.d, z0.d, #1
50 // CHECK-ENCODING: [0x00,0xe0,0xdf,0x45]
51 // CHECK-ERROR: instruction requires: sve2 or sme
52 // CHECK-UNKNOWN: 45dfe000 <unknown>
54 ssra z31.d, z31.d, #64
55 // CHECK-INST: ssra z31.d, z31.d, #64
56 // CHECK-ENCODING: [0xff,0xe3,0x80,0x45]
57 // CHECK-ERROR: instruction requires: sve2 or sme
58 // CHECK-UNKNOWN: 4580e3ff <unknown>
61 // --------------------------------------------------------------------------//
62 // Test compatibility with MOVPRFX instruction.
64 movprfx z0, z7
65 // CHECK-INST: movprfx z0, z7
66 // CHECK-ENCODING: [0xe0,0xbc,0x20,0x04]
67 // CHECK-ERROR: instruction requires: sve or sme
68 // CHECK-UNKNOWN: 0420bce0 <unknown>
70 ssra z0.d, z1.d, #1
71 // CHECK-INST: ssra z0.d, z1.d, #1
72 // CHECK-ENCODING: [0x20,0xe0,0xdf,0x45]
73 // CHECK-ERROR: instruction requires: sve2 or sme
74 // CHECK-UNKNOWN: 45dfe020 <unknown>