1 // RUN: llvm-tblgen -I %p/../../../include -gen-global-isel-combiner \
2 // RUN: -combiners=MyCombiner %s | \
5 include "llvm/Target/Target.td"
6 include "llvm/Target/GlobalISel/Combine.td"
8 def MyTargetISA : InstrInfo;
9 def MyTarget : Target { let InstructionSet = MyTargetISA; }
11 def MIFlagsTest : GICombineRule<
13 (match (G_SEXT $dst, $tmp), (G_ZEXT $tmp, $src, (MIFlags FmReassoc, FmNsz, (not FmNoNans, FmArcp))):$mi),
14 (apply (G_MUL $dst, $src, $src, (MIFlags $mi, FmReassoc, (not FmNsz, FmArcp))))>;
16 def MyCombiner: GICombiner<"GenMyCombiner", [MIFlagsTest]>;
18 // CHECK: const int64_t *GenMyCombiner::getMatchTable() const {
19 // CHECK-NEXT: constexpr static int64_t MatchTable0[] = {
20 // CHECK-NEXT: GIM_Try, /*On fail goto*//*Label 0*/ 49, // Rule ID 0 //
21 // CHECK-NEXT: GIM_CheckSimplePredicate, GICXXPred_Simple_IsRule0Enabled,
22 // CHECK-NEXT: GIM_CheckOpcode, /*MI*/0, TargetOpcode::G_SEXT,
23 // CHECK-NEXT: // MIs[0] dst
24 // CHECK-NEXT: // No operand predicates
25 // CHECK-NEXT: // MIs[0] tmp
26 // CHECK-NEXT: GIM_RecordInsnIgnoreCopies, /*DefineMI*/1, /*MI*/0, /*OpIdx*/1, // MIs[1]
27 // CHECK-NEXT: GIM_CheckOpcode, /*MI*/1, TargetOpcode::G_ZEXT,
28 // CHECK-NEXT: GIM_MIFlags, /*MI*/1, MachineInstr::FmNsz | MachineInstr::FmReassoc,
29 // CHECK-NEXT: GIM_MIFlagsNot, /*MI*/1, MachineInstr::FmArcp | MachineInstr::FmNoNans,
30 // CHECK-NEXT: // MIs[1] src
31 // CHECK-NEXT: // No operand predicates
32 // CHECK-NEXT: GIM_CheckIsSafeToFold, /*InsnID*/1,
33 // CHECK-NEXT: // Combiner Rule #0: MIFlagsTest
34 // CHECK-NEXT: GIR_BuildMI, /*InsnID*/0, /*Opcode*/TargetOpcode::G_MUL,
35 // CHECK-NEXT: GIR_Copy, /*NewInsnID*/0, /*OldInsnID*/0, /*OpIdx*/0, // dst
36 // CHECK-NEXT: GIR_Copy, /*NewInsnID*/0, /*OldInsnID*/1, /*OpIdx*/1, // src
37 // CHECK-NEXT: GIR_Copy, /*NewInsnID*/0, /*OldInsnID*/1, /*OpIdx*/1, // src
38 // CHECK-NEXT: GIR_CopyMIFlags, /*InsnID*/0, /*OldInsnID*/1,
39 // CHECK-NEXT: GIR_SetMIFlags, /*InsnID*/0, MachineInstr::FmReassoc,
40 // CHECK-NEXT: GIR_UnsetMIFlags, /*InsnID*/0, MachineInstr::FmNsz | MachineInstr::FmArcp,
41 // CHECK-NEXT: GIR_EraseFromParent, /*InsnID*/0,
42 // CHECK-NEXT: GIR_Done,
43 // CHECK-NEXT: // Label 0: @49
44 // CHECK-NEXT: GIM_Reject,
46 // CHECK-NEXT: return MatchTable0;