1 //===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This implements the SelectionDAGISel class.
12 //===----------------------------------------------------------------------===//
14 #define DEBUG_TYPE "isel"
15 #include "ScheduleDAGSDNodes.h"
16 #include "SelectionDAGBuild.h"
17 #include "llvm/CodeGen/SelectionDAGISel.h"
18 #include "llvm/Analysis/AliasAnalysis.h"
19 #include "llvm/Constants.h"
20 #include "llvm/CallingConv.h"
21 #include "llvm/DerivedTypes.h"
22 #include "llvm/Function.h"
23 #include "llvm/GlobalVariable.h"
24 #include "llvm/InlineAsm.h"
25 #include "llvm/Instructions.h"
26 #include "llvm/Intrinsics.h"
27 #include "llvm/IntrinsicInst.h"
28 #include "llvm/CodeGen/FastISel.h"
29 #include "llvm/CodeGen/GCStrategy.h"
30 #include "llvm/CodeGen/GCMetadata.h"
31 #include "llvm/CodeGen/MachineFunction.h"
32 #include "llvm/CodeGen/MachineFrameInfo.h"
33 #include "llvm/CodeGen/MachineInstrBuilder.h"
34 #include "llvm/CodeGen/MachineJumpTableInfo.h"
35 #include "llvm/CodeGen/MachineModuleInfo.h"
36 #include "llvm/CodeGen/MachineRegisterInfo.h"
37 #include "llvm/CodeGen/ScheduleHazardRecognizer.h"
38 #include "llvm/CodeGen/SchedulerRegistry.h"
39 #include "llvm/CodeGen/SelectionDAG.h"
40 #include "llvm/CodeGen/DwarfWriter.h"
41 #include "llvm/Target/TargetRegisterInfo.h"
42 #include "llvm/Target/TargetData.h"
43 #include "llvm/Target/TargetFrameInfo.h"
44 #include "llvm/Target/TargetInstrInfo.h"
45 #include "llvm/Target/TargetLowering.h"
46 #include "llvm/Target/TargetMachine.h"
47 #include "llvm/Target/TargetOptions.h"
48 #include "llvm/Support/Compiler.h"
49 #include "llvm/Support/Debug.h"
50 #include "llvm/Support/MathExtras.h"
51 #include "llvm/Support/Timer.h"
56 DisableLegalizeTypes("disable-legalize-types", cl::Hidden
);
59 EnableFastISelVerbose("fast-isel-verbose", cl::Hidden
,
60 cl::desc("Enable verbose messages in the \"fast\" "
61 "instruction selector"));
63 EnableFastISelAbort("fast-isel-abort", cl::Hidden
,
64 cl::desc("Enable abort calls when \"fast\" instruction fails"));
66 static const bool EnableFastISelVerbose
= false,
67 EnableFastISelAbort
= false;
70 SchedLiveInCopies("schedule-livein-copies",
71 cl::desc("Schedule copies of livein registers"),
76 ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden
,
77 cl::desc("Pop up a window to show dags before the first "
80 ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden
,
81 cl::desc("Pop up a window to show dags before legalize types"));
83 ViewLegalizeDAGs("view-legalize-dags", cl::Hidden
,
84 cl::desc("Pop up a window to show dags before legalize"));
86 ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden
,
87 cl::desc("Pop up a window to show dags before the second "
90 ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden
,
91 cl::desc("Pop up a window to show dags before the post legalize types"
92 " dag combine pass"));
94 ViewISelDAGs("view-isel-dags", cl::Hidden
,
95 cl::desc("Pop up a window to show isel dags as they are selected"));
97 ViewSchedDAGs("view-sched-dags", cl::Hidden
,
98 cl::desc("Pop up a window to show sched dags as they are processed"));
100 ViewSUnitDAGs("view-sunit-dags", cl::Hidden
,
101 cl::desc("Pop up a window to show SUnit dags after they are processed"));
103 static const bool ViewDAGCombine1
= false,
104 ViewLegalizeTypesDAGs
= false, ViewLegalizeDAGs
= false,
105 ViewDAGCombine2
= false,
106 ViewDAGCombineLT
= false,
107 ViewISelDAGs
= false, ViewSchedDAGs
= false,
108 ViewSUnitDAGs
= false;
111 //===---------------------------------------------------------------------===//
113 /// RegisterScheduler class - Track the registration of instruction schedulers.
115 //===---------------------------------------------------------------------===//
116 MachinePassRegistry
RegisterScheduler::Registry
;
118 //===---------------------------------------------------------------------===//
120 /// ISHeuristic command line option for instruction schedulers.
122 //===---------------------------------------------------------------------===//
123 static cl::opt
<RegisterScheduler::FunctionPassCtor
, false,
124 RegisterPassParser
<RegisterScheduler
> >
125 ISHeuristic("pre-RA-sched",
126 cl::init(&createDefaultScheduler
),
127 cl::desc("Instruction schedulers available (before register"
130 static RegisterScheduler
131 defaultListDAGScheduler("default", "Best scheduler for the target",
132 createDefaultScheduler
);
135 //===--------------------------------------------------------------------===//
136 /// createDefaultScheduler - This creates an instruction scheduler appropriate
138 ScheduleDAGSDNodes
* createDefaultScheduler(SelectionDAGISel
*IS
,
140 const TargetLowering
&TLI
= IS
->getTargetLowering();
143 return createFastDAGScheduler(IS
, Fast
);
144 if (TLI
.getSchedulingPreference() == TargetLowering::SchedulingForLatency
)
145 return createTDListDAGScheduler(IS
, Fast
);
146 assert(TLI
.getSchedulingPreference() ==
147 TargetLowering::SchedulingForRegPressure
&& "Unknown sched type!");
148 return createBURRListDAGScheduler(IS
, Fast
);
152 // EmitInstrWithCustomInserter - This method should be implemented by targets
153 // that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
154 // instructions are special in various ways, which require special support to
155 // insert. The specified MachineInstr is created but not inserted into any
156 // basic blocks, and the scheduler passes ownership of it to this method.
157 MachineBasicBlock
*TargetLowering::EmitInstrWithCustomInserter(MachineInstr
*MI
,
158 MachineBasicBlock
*MBB
) const {
159 cerr
<< "If a target marks an instruction with "
160 << "'usesCustomDAGSchedInserter', it must implement "
161 << "TargetLowering::EmitInstrWithCustomInserter!\n";
166 /// EmitLiveInCopy - Emit a copy for a live in physical register. If the
167 /// physical register has only a single copy use, then coalesced the copy
169 static void EmitLiveInCopy(MachineBasicBlock
*MBB
,
170 MachineBasicBlock::iterator
&InsertPos
,
171 unsigned VirtReg
, unsigned PhysReg
,
172 const TargetRegisterClass
*RC
,
173 DenseMap
<MachineInstr
*, unsigned> &CopyRegMap
,
174 const MachineRegisterInfo
&MRI
,
175 const TargetRegisterInfo
&TRI
,
176 const TargetInstrInfo
&TII
) {
177 unsigned NumUses
= 0;
178 MachineInstr
*UseMI
= NULL
;
179 for (MachineRegisterInfo::use_iterator UI
= MRI
.use_begin(VirtReg
),
180 UE
= MRI
.use_end(); UI
!= UE
; ++UI
) {
186 // If the number of uses is not one, or the use is not a move instruction,
187 // don't coalesce. Also, only coalesce away a virtual register to virtual
189 bool Coalesced
= false;
190 unsigned SrcReg
, DstReg
, SrcSubReg
, DstSubReg
;
192 TII
.isMoveInstr(*UseMI
, SrcReg
, DstReg
, SrcSubReg
, DstSubReg
) &&
193 TargetRegisterInfo::isVirtualRegister(DstReg
)) {
198 // Now find an ideal location to insert the copy.
199 MachineBasicBlock::iterator Pos
= InsertPos
;
200 while (Pos
!= MBB
->begin()) {
201 MachineInstr
*PrevMI
= prior(Pos
);
202 DenseMap
<MachineInstr
*, unsigned>::iterator RI
= CopyRegMap
.find(PrevMI
);
203 // copyRegToReg might emit multiple instructions to do a copy.
204 unsigned CopyDstReg
= (RI
== CopyRegMap
.end()) ? 0 : RI
->second
;
205 if (CopyDstReg
&& !TRI
.regsOverlap(CopyDstReg
, PhysReg
))
206 // This is what the BB looks like right now:
211 // We want to insert "r1025 = mov r1". Inserting this copy below the
212 // move to r1024 makes it impossible for that move to be coalesced.
219 break; // Woot! Found a good location.
223 TII
.copyRegToReg(*MBB
, Pos
, VirtReg
, PhysReg
, RC
, RC
);
224 CopyRegMap
.insert(std::make_pair(prior(Pos
), VirtReg
));
226 if (&*InsertPos
== UseMI
) ++InsertPos
;
231 /// EmitLiveInCopies - If this is the first basic block in the function,
232 /// and if it has live ins that need to be copied into vregs, emit the
233 /// copies into the block.
234 static void EmitLiveInCopies(MachineBasicBlock
*EntryMBB
,
235 const MachineRegisterInfo
&MRI
,
236 const TargetRegisterInfo
&TRI
,
237 const TargetInstrInfo
&TII
) {
238 if (SchedLiveInCopies
) {
239 // Emit the copies at a heuristically-determined location in the block.
240 DenseMap
<MachineInstr
*, unsigned> CopyRegMap
;
241 MachineBasicBlock::iterator InsertPos
= EntryMBB
->begin();
242 for (MachineRegisterInfo::livein_iterator LI
= MRI
.livein_begin(),
243 E
= MRI
.livein_end(); LI
!= E
; ++LI
)
245 const TargetRegisterClass
*RC
= MRI
.getRegClass(LI
->second
);
246 EmitLiveInCopy(EntryMBB
, InsertPos
, LI
->second
, LI
->first
,
247 RC
, CopyRegMap
, MRI
, TRI
, TII
);
250 // Emit the copies into the top of the block.
251 for (MachineRegisterInfo::livein_iterator LI
= MRI
.livein_begin(),
252 E
= MRI
.livein_end(); LI
!= E
; ++LI
)
254 const TargetRegisterClass
*RC
= MRI
.getRegClass(LI
->second
);
255 TII
.copyRegToReg(*EntryMBB
, EntryMBB
->begin(),
256 LI
->second
, LI
->first
, RC
, RC
);
261 //===----------------------------------------------------------------------===//
262 // SelectionDAGISel code
263 //===----------------------------------------------------------------------===//
265 SelectionDAGISel::SelectionDAGISel(TargetMachine
&tm
, bool fast
) :
266 FunctionPass(&ID
), TM(tm
), TLI(*tm
.getTargetLowering()),
267 FuncInfo(new FunctionLoweringInfo(TLI
)),
268 CurDAG(new SelectionDAG(TLI
, *FuncInfo
)),
269 SDL(new SelectionDAGLowering(*CurDAG
, TLI
, *FuncInfo
, fast
)),
275 SelectionDAGISel::~SelectionDAGISel() {
281 unsigned SelectionDAGISel::MakeReg(MVT VT
) {
282 return RegInfo
->createVirtualRegister(TLI
.getRegClassFor(VT
));
285 void SelectionDAGISel::getAnalysisUsage(AnalysisUsage
&AU
) const {
286 AU
.addRequired
<AliasAnalysis
>();
287 AU
.addRequired
<GCModuleInfo
>();
288 AU
.addRequired
<DwarfWriter
>();
289 AU
.setPreservesAll();
292 bool SelectionDAGISel::runOnFunction(Function
&Fn
) {
293 // Do some sanity-checking on the command-line options.
294 assert((!EnableFastISelVerbose
|| EnableFastISel
) &&
295 "-fast-isel-verbose requires -fast-isel");
296 assert((!EnableFastISelAbort
|| EnableFastISel
) &&
297 "-fast-isel-abort requires -fast-isel");
299 // Do not codegen any 'available_externally' functions at all, they have
300 // definitions outside the translation unit.
301 if (Fn
.hasAvailableExternallyLinkage())
305 // Get alias analysis for load/store combining.
306 AA
= &getAnalysis
<AliasAnalysis
>();
308 TargetMachine
&TM
= TLI
.getTargetMachine();
309 MF
= &MachineFunction::construct(&Fn
, TM
);
310 const TargetInstrInfo
&TII
= *TM
.getInstrInfo();
311 const TargetRegisterInfo
&TRI
= *TM
.getRegisterInfo();
313 if (MF
->getFunction()->hasGC())
314 GFI
= &getAnalysis
<GCModuleInfo
>().getFunctionInfo(*MF
->getFunction());
317 RegInfo
= &MF
->getRegInfo();
318 DOUT
<< "\n\n\n=== " << Fn
.getName() << "\n";
320 MachineModuleInfo
*MMI
= getAnalysisIfAvailable
<MachineModuleInfo
>();
321 DwarfWriter
*DW
= getAnalysisIfAvailable
<DwarfWriter
>();
322 CurDAG
->init(*MF
, MMI
, DW
);
323 FuncInfo
->set(Fn
, *MF
, *CurDAG
, EnableFastISel
);
326 for (Function::iterator I
= Fn
.begin(), E
= Fn
.end(); I
!= E
; ++I
)
327 if (InvokeInst
*Invoke
= dyn_cast
<InvokeInst
>(I
->getTerminator()))
329 FuncInfo
->MBBMap
[Invoke
->getSuccessor(1)]->setIsLandingPad();
331 SelectAllBasicBlocks(Fn
, *MF
, MMI
, DW
, TII
);
333 // If the first basic block in the function has live ins that need to be
334 // copied into vregs, emit the copies into the top of the block before
335 // emitting the code for the block.
336 EmitLiveInCopies(MF
->begin(), *RegInfo
, TRI
, TII
);
338 // Add function live-ins to entry block live-in set.
339 for (MachineRegisterInfo::livein_iterator I
= RegInfo
->livein_begin(),
340 E
= RegInfo
->livein_end(); I
!= E
; ++I
)
341 MF
->begin()->addLiveIn(I
->first
);
344 assert(FuncInfo
->CatchInfoFound
.size() == FuncInfo
->CatchInfoLost
.size() &&
345 "Not all catch info was assigned to a landing pad!");
353 static void copyCatchInfo(BasicBlock
*SrcBB
, BasicBlock
*DestBB
,
354 MachineModuleInfo
*MMI
, FunctionLoweringInfo
&FLI
) {
355 for (BasicBlock::iterator I
= SrcBB
->begin(), E
= --SrcBB
->end(); I
!= E
; ++I
)
356 if (EHSelectorInst
*EHSel
= dyn_cast
<EHSelectorInst
>(I
)) {
357 // Apply the catch info to DestBB.
358 AddCatchInfo(*EHSel
, MMI
, FLI
.MBBMap
[DestBB
]);
360 if (!FLI
.MBBMap
[SrcBB
]->isLandingPad())
361 FLI
.CatchInfoFound
.insert(EHSel
);
366 /// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
367 /// whether object offset >= 0.
369 IsFixedFrameObjectWithPosOffset(MachineFrameInfo
*MFI
, SDValue Op
) {
370 if (!isa
<FrameIndexSDNode
>(Op
)) return false;
372 FrameIndexSDNode
* FrameIdxNode
= dyn_cast
<FrameIndexSDNode
>(Op
);
373 int FrameIdx
= FrameIdxNode
->getIndex();
374 return MFI
->isFixedObjectIndex(FrameIdx
) &&
375 MFI
->getObjectOffset(FrameIdx
) >= 0;
378 /// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
379 /// possibly be overwritten when lowering the outgoing arguments in a tail
380 /// call. Currently the implementation of this call is very conservative and
381 /// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
382 /// virtual registers would be overwritten by direct lowering.
383 static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op
,
384 MachineFrameInfo
*MFI
) {
385 RegisterSDNode
* OpReg
= NULL
;
386 if (Op
.getOpcode() == ISD::FORMAL_ARGUMENTS
||
387 (Op
.getOpcode()== ISD::CopyFromReg
&&
388 (OpReg
= dyn_cast
<RegisterSDNode
>(Op
.getOperand(1))) &&
389 (OpReg
->getReg() >= TargetRegisterInfo::FirstVirtualRegister
)) ||
390 (Op
.getOpcode() == ISD::LOAD
&&
391 IsFixedFrameObjectWithPosOffset(MFI
, Op
.getOperand(1))) ||
392 (Op
.getOpcode() == ISD::MERGE_VALUES
&&
393 Op
.getOperand(Op
.getResNo()).getOpcode() == ISD::LOAD
&&
394 IsFixedFrameObjectWithPosOffset(MFI
, Op
.getOperand(Op
.getResNo()).
400 /// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
401 /// DAG and fixes their tailcall attribute operand.
402 static void CheckDAGForTailCallsAndFixThem(SelectionDAG
&DAG
,
403 const TargetLowering
& TLI
) {
405 SDValue Terminator
= DAG
.getRoot();
408 if (Terminator
.getOpcode() == ISD::RET
) {
409 Ret
= Terminator
.getNode();
412 // Fix tail call attribute of CALL nodes.
413 for (SelectionDAG::allnodes_iterator BE
= DAG
.allnodes_begin(),
414 BI
= DAG
.allnodes_end(); BI
!= BE
; ) {
416 if (CallSDNode
*TheCall
= dyn_cast
<CallSDNode
>(BI
)) {
417 SDValue
OpRet(Ret
, 0);
418 SDValue
OpCall(BI
, 0);
419 bool isMarkedTailCall
= TheCall
->isTailCall();
420 // If CALL node has tail call attribute set to true and the call is not
421 // eligible (no RET or the target rejects) the attribute is fixed to
422 // false. The TargetLowering::IsEligibleForTailCallOptimization function
423 // must correctly identify tail call optimizable calls.
424 if (!isMarkedTailCall
) continue;
426 !TLI
.IsEligibleForTailCallOptimization(TheCall
, OpRet
, DAG
)) {
427 // Not eligible. Mark CALL node as non tail call. Note that we
428 // can modify the call node in place since calls are not CSE'd.
429 TheCall
->setNotTailCall();
431 // Look for tail call clobbered arguments. Emit a series of
432 // copyto/copyfrom virtual register nodes to protect them.
433 SmallVector
<SDValue
, 32> Ops
;
434 SDValue Chain
= TheCall
->getChain(), InFlag
;
435 Ops
.push_back(Chain
);
436 Ops
.push_back(TheCall
->getCallee());
437 for (unsigned i
= 0, e
= TheCall
->getNumArgs(); i
!= e
; ++i
) {
438 SDValue Arg
= TheCall
->getArg(i
);
439 bool isByVal
= TheCall
->getArgFlags(i
).isByVal();
440 MachineFunction
&MF
= DAG
.getMachineFunction();
441 MachineFrameInfo
*MFI
= MF
.getFrameInfo();
443 IsPossiblyOverwrittenArgumentOfTailCall(Arg
, MFI
)) {
444 MVT VT
= Arg
.getValueType();
445 unsigned VReg
= MF
.getRegInfo().
446 createVirtualRegister(TLI
.getRegClassFor(VT
));
447 Chain
= DAG
.getCopyToReg(Chain
, Arg
.getDebugLoc(),
449 InFlag
= Chain
.getValue(1);
450 Arg
= DAG
.getCopyFromReg(Chain
, Arg
.getDebugLoc(),
452 Chain
= Arg
.getValue(1);
453 InFlag
= Arg
.getValue(2);
456 Ops
.push_back(TheCall
->getArgFlagsVal(i
));
458 // Link in chain of CopyTo/CopyFromReg.
460 DAG
.UpdateNodeOperands(OpCall
, Ops
.begin(), Ops
.size());
466 void SelectionDAGISel::SelectBasicBlock(BasicBlock
*LLVMBB
,
467 BasicBlock::iterator Begin
,
468 BasicBlock::iterator End
) {
469 SDL
->setCurrentBasicBlock(BB
);
471 // Lower all of the non-terminator instructions.
472 for (BasicBlock::iterator I
= Begin
; I
!= End
; ++I
)
473 if (!isa
<TerminatorInst
>(I
))
476 // Ensure that all instructions which are used outside of their defining
477 // blocks are available as virtual registers. Invoke is handled elsewhere.
478 for (BasicBlock::iterator I
= Begin
; I
!= End
; ++I
)
479 if (!I
->use_empty() && !isa
<PHINode
>(I
) && !isa
<InvokeInst
>(I
)) {
480 DenseMap
<const Value
*,unsigned>::iterator VMI
=FuncInfo
->ValueMap
.find(I
);
481 if (VMI
!= FuncInfo
->ValueMap
.end())
482 SDL
->CopyValueToVirtualRegister(I
, VMI
->second
);
485 // Handle PHI nodes in successor blocks.
486 if (End
== LLVMBB
->end()) {
487 HandlePHINodesInSuccessorBlocks(LLVMBB
);
489 // Lower the terminator after the copies are emitted.
490 SDL
->visit(*LLVMBB
->getTerminator());
493 // Make sure the root of the DAG is up-to-date.
494 CurDAG
->setRoot(SDL
->getControlRoot());
496 // Check whether calls in this block are real tail calls. Fix up CALL nodes
497 // with correct tailcall attribute so that the target can rely on the tailcall
498 // attribute indicating whether the call is really eligible for tail call
500 if (PerformTailCallOpt
)
501 CheckDAGForTailCallsAndFixThem(*CurDAG
, TLI
);
503 // Final step, emit the lowered DAG as machine code.
508 void SelectionDAGISel::ComputeLiveOutVRegInfo() {
509 SmallPtrSet
<SDNode
*, 128> VisitedNodes
;
510 SmallVector
<SDNode
*, 128> Worklist
;
512 Worklist
.push_back(CurDAG
->getRoot().getNode());
518 while (!Worklist
.empty()) {
519 SDNode
*N
= Worklist
.back();
522 // If we've already seen this node, ignore it.
523 if (!VisitedNodes
.insert(N
))
526 // Otherwise, add all chain operands to the worklist.
527 for (unsigned i
= 0, e
= N
->getNumOperands(); i
!= e
; ++i
)
528 if (N
->getOperand(i
).getValueType() == MVT::Other
)
529 Worklist
.push_back(N
->getOperand(i
).getNode());
531 // If this is a CopyToReg with a vreg dest, process it.
532 if (N
->getOpcode() != ISD::CopyToReg
)
535 unsigned DestReg
= cast
<RegisterSDNode
>(N
->getOperand(1))->getReg();
536 if (!TargetRegisterInfo::isVirtualRegister(DestReg
))
539 // Ignore non-scalar or non-integer values.
540 SDValue Src
= N
->getOperand(2);
541 MVT SrcVT
= Src
.getValueType();
542 if (!SrcVT
.isInteger() || SrcVT
.isVector())
545 unsigned NumSignBits
= CurDAG
->ComputeNumSignBits(Src
);
546 Mask
= APInt::getAllOnesValue(SrcVT
.getSizeInBits());
547 CurDAG
->ComputeMaskedBits(Src
, Mask
, KnownZero
, KnownOne
);
549 // Only install this information if it tells us something.
550 if (NumSignBits
!= 1 || KnownZero
!= 0 || KnownOne
!= 0) {
551 DestReg
-= TargetRegisterInfo::FirstVirtualRegister
;
552 FunctionLoweringInfo
&FLI
= CurDAG
->getFunctionLoweringInfo();
553 if (DestReg
>= FLI
.LiveOutRegInfo
.size())
554 FLI
.LiveOutRegInfo
.resize(DestReg
+1);
555 FunctionLoweringInfo::LiveOutInfo
&LOI
= FLI
.LiveOutRegInfo
[DestReg
];
556 LOI
.NumSignBits
= NumSignBits
;
557 LOI
.KnownOne
= KnownOne
;
558 LOI
.KnownZero
= KnownZero
;
563 void SelectionDAGISel::CodeGenAndEmitDAG() {
564 std::string GroupName
;
565 if (TimePassesIsEnabled
)
566 GroupName
= "Instruction Selection and Scheduling";
567 std::string BlockName
;
568 if (ViewDAGCombine1
|| ViewLegalizeTypesDAGs
|| ViewLegalizeDAGs
||
569 ViewDAGCombine2
|| ViewDAGCombineLT
|| ViewISelDAGs
|| ViewSchedDAGs
||
571 BlockName
= CurDAG
->getMachineFunction().getFunction()->getName() + ':' +
572 BB
->getBasicBlock()->getName();
574 DOUT
<< "Initial selection DAG:\n";
575 DEBUG(CurDAG
->dump());
577 if (ViewDAGCombine1
) CurDAG
->viewGraph("dag-combine1 input for " + BlockName
);
579 // Run the DAG combiner in pre-legalize mode.
580 if (TimePassesIsEnabled
) {
581 NamedRegionTimer
T("DAG Combining 1", GroupName
);
582 CurDAG
->Combine(Unrestricted
, *AA
, Fast
);
584 CurDAG
->Combine(Unrestricted
, *AA
, Fast
);
587 DOUT
<< "Optimized lowered selection DAG:\n";
588 DEBUG(CurDAG
->dump());
590 // Second step, hack on the DAG until it only uses operations and types that
591 // the target supports.
592 if (!DisableLegalizeTypes
) {
593 if (ViewLegalizeTypesDAGs
) CurDAG
->viewGraph("legalize-types input for " +
597 if (TimePassesIsEnabled
) {
598 NamedRegionTimer
T("Type Legalization", GroupName
);
599 Changed
= CurDAG
->LegalizeTypes();
601 Changed
= CurDAG
->LegalizeTypes();
604 DOUT
<< "Type-legalized selection DAG:\n";
605 DEBUG(CurDAG
->dump());
608 if (ViewDAGCombineLT
)
609 CurDAG
->viewGraph("dag-combine-lt input for " + BlockName
);
611 // Run the DAG combiner in post-type-legalize mode.
612 if (TimePassesIsEnabled
) {
613 NamedRegionTimer
T("DAG Combining after legalize types", GroupName
);
614 CurDAG
->Combine(NoIllegalTypes
, *AA
, Fast
);
616 CurDAG
->Combine(NoIllegalTypes
, *AA
, Fast
);
619 DOUT
<< "Optimized type-legalized selection DAG:\n";
620 DEBUG(CurDAG
->dump());
624 if (ViewLegalizeDAGs
) CurDAG
->viewGraph("legalize input for " + BlockName
);
626 if (TimePassesIsEnabled
) {
627 NamedRegionTimer
T("DAG Legalization", GroupName
);
628 CurDAG
->Legalize(DisableLegalizeTypes
, Fast
);
630 CurDAG
->Legalize(DisableLegalizeTypes
, Fast
);
633 DOUT
<< "Legalized selection DAG:\n";
634 DEBUG(CurDAG
->dump());
636 if (ViewDAGCombine2
) CurDAG
->viewGraph("dag-combine2 input for " + BlockName
);
638 // Run the DAG combiner in post-legalize mode.
639 if (TimePassesIsEnabled
) {
640 NamedRegionTimer
T("DAG Combining 2", GroupName
);
641 CurDAG
->Combine(NoIllegalOperations
, *AA
, Fast
);
643 CurDAG
->Combine(NoIllegalOperations
, *AA
, Fast
);
646 DOUT
<< "Optimized legalized selection DAG:\n";
647 DEBUG(CurDAG
->dump());
649 if (ViewISelDAGs
) CurDAG
->viewGraph("isel input for " + BlockName
);
652 ComputeLiveOutVRegInfo();
654 // Third, instruction select all of the operations to machine code, adding the
655 // code to the MachineBasicBlock.
656 if (TimePassesIsEnabled
) {
657 NamedRegionTimer
T("Instruction Selection", GroupName
);
663 DOUT
<< "Selected selection DAG:\n";
664 DEBUG(CurDAG
->dump());
666 if (ViewSchedDAGs
) CurDAG
->viewGraph("scheduler input for " + BlockName
);
668 // Schedule machine code.
669 ScheduleDAGSDNodes
*Scheduler
= CreateScheduler();
670 if (TimePassesIsEnabled
) {
671 NamedRegionTimer
T("Instruction Scheduling", GroupName
);
672 Scheduler
->Run(CurDAG
, BB
, BB
->end());
674 Scheduler
->Run(CurDAG
, BB
, BB
->end());
677 if (ViewSUnitDAGs
) Scheduler
->viewGraph();
679 // Emit machine code to BB. This can change 'BB' to the last block being
681 if (TimePassesIsEnabled
) {
682 NamedRegionTimer
T("Instruction Creation", GroupName
);
683 BB
= Scheduler
->EmitSchedule();
685 BB
= Scheduler
->EmitSchedule();
688 // Free the scheduler state.
689 if (TimePassesIsEnabled
) {
690 NamedRegionTimer
T("Instruction Scheduling Cleanup", GroupName
);
696 DOUT
<< "Selected machine code:\n";
700 void SelectionDAGISel::SelectAllBasicBlocks(Function
&Fn
,
702 MachineModuleInfo
*MMI
,
704 const TargetInstrInfo
&TII
) {
705 // Initialize the Fast-ISel state, if needed.
706 FastISel
*FastIS
= 0;
708 FastIS
= TLI
.createFastISel(MF
, MMI
, DW
,
711 FuncInfo
->StaticAllocaMap
713 , FuncInfo
->CatchInfoLost
717 // Iterate over all basic blocks in the function.
718 for (Function::iterator I
= Fn
.begin(), E
= Fn
.end(); I
!= E
; ++I
) {
719 BasicBlock
*LLVMBB
= &*I
;
720 BB
= FuncInfo
->MBBMap
[LLVMBB
];
722 BasicBlock::iterator
const Begin
= LLVMBB
->begin();
723 BasicBlock::iterator
const End
= LLVMBB
->end();
724 BasicBlock::iterator BI
= Begin
;
726 // Lower any arguments needed in this block if this is the entry block.
727 bool SuppressFastISel
= false;
728 if (LLVMBB
== &Fn
.getEntryBlock()) {
729 LowerArguments(LLVMBB
);
731 // If any of the arguments has the byval attribute, forgo
732 // fast-isel in the entry block.
735 for (Function::arg_iterator I
= Fn
.arg_begin(), E
= Fn
.arg_end();
737 if (Fn
.paramHasAttr(j
, Attribute::ByVal
)) {
738 if (EnableFastISelVerbose
|| EnableFastISelAbort
)
739 cerr
<< "FastISel skips entry block due to byval argument\n";
740 SuppressFastISel
= true;
746 if (MMI
&& BB
->isLandingPad()) {
747 // Add a label to mark the beginning of the landing pad. Deletion of the
748 // landing pad can thus be detected via the MachineModuleInfo.
749 unsigned LabelID
= MMI
->addLandingPad(BB
);
751 const TargetInstrDesc
&II
= TII
.get(TargetInstrInfo::EH_LABEL
);
752 BuildMI(BB
, SDL
->getCurDebugLoc(), II
).addImm(LabelID
);
754 // Mark exception register as live in.
755 unsigned Reg
= TLI
.getExceptionAddressRegister();
756 if (Reg
) BB
->addLiveIn(Reg
);
758 // Mark exception selector register as live in.
759 Reg
= TLI
.getExceptionSelectorRegister();
760 if (Reg
) BB
->addLiveIn(Reg
);
762 // FIXME: Hack around an exception handling flaw (PR1508): the personality
763 // function and list of typeids logically belong to the invoke (or, if you
764 // like, the basic block containing the invoke), and need to be associated
765 // with it in the dwarf exception handling tables. Currently however the
766 // information is provided by an intrinsic (eh.selector) that can be moved
767 // to unexpected places by the optimizers: if the unwind edge is critical,
768 // then breaking it can result in the intrinsics being in the successor of
769 // the landing pad, not the landing pad itself. This results in exceptions
770 // not being caught because no typeids are associated with the invoke.
771 // This may not be the only way things can go wrong, but it is the only way
772 // we try to work around for the moment.
773 BranchInst
*Br
= dyn_cast
<BranchInst
>(LLVMBB
->getTerminator());
775 if (Br
&& Br
->isUnconditional()) { // Critical edge?
776 BasicBlock::iterator I
, E
;
777 for (I
= LLVMBB
->begin(), E
= --LLVMBB
->end(); I
!= E
; ++I
)
778 if (isa
<EHSelectorInst
>(I
))
782 // No catch info found - try to extract some from the successor.
783 copyCatchInfo(Br
->getSuccessor(0), LLVMBB
, MMI
, *FuncInfo
);
787 // Before doing SelectionDAG ISel, see if FastISel has been requested.
788 if (FastIS
&& !SuppressFastISel
) {
789 // Emit code for any incoming arguments. This must happen before
790 // beginning FastISel on the entry block.
791 if (LLVMBB
== &Fn
.getEntryBlock()) {
792 CurDAG
->setRoot(SDL
->getControlRoot());
796 FastIS
->startNewBlock(BB
);
797 // Do FastISel on as many instructions as possible.
798 for (; BI
!= End
; ++BI
) {
799 // Just before the terminator instruction, insert instructions to
800 // feed PHI nodes in successor blocks.
801 if (isa
<TerminatorInst
>(BI
))
802 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB
, FastIS
)) {
803 if (EnableFastISelVerbose
|| EnableFastISelAbort
) {
804 cerr
<< "FastISel miss: ";
807 if (EnableFastISelAbort
)
808 assert(0 && "FastISel didn't handle a PHI in a successor");
812 // First try normal tablegen-generated "fast" selection.
813 if (FastIS
->SelectInstruction(BI
))
816 // Next, try calling the target to attempt to handle the instruction.
817 if (FastIS
->TargetSelectInstruction(BI
))
820 // Then handle certain instructions as single-LLVM-Instruction blocks.
821 if (isa
<CallInst
>(BI
)) {
822 if (EnableFastISelVerbose
|| EnableFastISelAbort
) {
823 cerr
<< "FastISel missed call: ";
827 if (BI
->getType() != Type::VoidTy
) {
828 unsigned &R
= FuncInfo
->ValueMap
[BI
];
830 R
= FuncInfo
->CreateRegForValue(BI
);
833 SDL
->setCurDebugLoc(FastIS
->getCurDebugLoc());
834 SelectBasicBlock(LLVMBB
, BI
, next(BI
));
835 // If the instruction was codegen'd with multiple blocks,
836 // inform the FastISel object where to resume inserting.
837 FastIS
->setCurrentBlock(BB
);
841 // Otherwise, give up on FastISel for the rest of the block.
842 // For now, be a little lenient about non-branch terminators.
843 if (!isa
<TerminatorInst
>(BI
) || isa
<BranchInst
>(BI
)) {
844 if (EnableFastISelVerbose
|| EnableFastISelAbort
) {
845 cerr
<< "FastISel miss: ";
848 if (EnableFastISelAbort
)
849 // The "fast" selector couldn't handle something and bailed.
850 // For the purpose of debugging, just abort.
851 assert(0 && "FastISel didn't select the entire block");
857 // Run SelectionDAG instruction selection on the remainder of the block
858 // not handled by FastISel. If FastISel is not run, this is the entire
861 // If FastISel is run and it has known DebugLoc then use it.
862 if (FastIS
&& !FastIS
->getCurDebugLoc().isUnknown())
863 SDL
->setCurDebugLoc(FastIS
->getCurDebugLoc());
864 SelectBasicBlock(LLVMBB
, BI
, End
);
874 SelectionDAGISel::FinishBasicBlock() {
876 DOUT
<< "Target-post-processed machine code:\n";
879 DOUT
<< "Total amount of phi nodes to update: "
880 << SDL
->PHINodesToUpdate
.size() << "\n";
881 DEBUG(for (unsigned i
= 0, e
= SDL
->PHINodesToUpdate
.size(); i
!= e
; ++i
)
882 DOUT
<< "Node " << i
<< " : (" << SDL
->PHINodesToUpdate
[i
].first
883 << ", " << SDL
->PHINodesToUpdate
[i
].second
<< ")\n";);
885 // Next, now that we know what the last MBB the LLVM BB expanded is, update
886 // PHI nodes in successors.
887 if (SDL
->SwitchCases
.empty() &&
888 SDL
->JTCases
.empty() &&
889 SDL
->BitTestCases
.empty()) {
890 for (unsigned i
= 0, e
= SDL
->PHINodesToUpdate
.size(); i
!= e
; ++i
) {
891 MachineInstr
*PHI
= SDL
->PHINodesToUpdate
[i
].first
;
892 assert(PHI
->getOpcode() == TargetInstrInfo::PHI
&&
893 "This is not a machine PHI node that we are updating!");
894 PHI
->addOperand(MachineOperand::CreateReg(SDL
->PHINodesToUpdate
[i
].second
,
896 PHI
->addOperand(MachineOperand::CreateMBB(BB
));
898 SDL
->PHINodesToUpdate
.clear();
902 for (unsigned i
= 0, e
= SDL
->BitTestCases
.size(); i
!= e
; ++i
) {
903 // Lower header first, if it wasn't already lowered
904 if (!SDL
->BitTestCases
[i
].Emitted
) {
905 // Set the current basic block to the mbb we wish to insert the code into
906 BB
= SDL
->BitTestCases
[i
].Parent
;
907 SDL
->setCurrentBasicBlock(BB
);
909 SDL
->visitBitTestHeader(SDL
->BitTestCases
[i
]);
910 CurDAG
->setRoot(SDL
->getRoot());
915 for (unsigned j
= 0, ej
= SDL
->BitTestCases
[i
].Cases
.size(); j
!= ej
; ++j
) {
916 // Set the current basic block to the mbb we wish to insert the code into
917 BB
= SDL
->BitTestCases
[i
].Cases
[j
].ThisBB
;
918 SDL
->setCurrentBasicBlock(BB
);
921 SDL
->visitBitTestCase(SDL
->BitTestCases
[i
].Cases
[j
+1].ThisBB
,
922 SDL
->BitTestCases
[i
].Reg
,
923 SDL
->BitTestCases
[i
].Cases
[j
]);
925 SDL
->visitBitTestCase(SDL
->BitTestCases
[i
].Default
,
926 SDL
->BitTestCases
[i
].Reg
,
927 SDL
->BitTestCases
[i
].Cases
[j
]);
930 CurDAG
->setRoot(SDL
->getRoot());
936 for (unsigned pi
= 0, pe
= SDL
->PHINodesToUpdate
.size(); pi
!= pe
; ++pi
) {
937 MachineInstr
*PHI
= SDL
->PHINodesToUpdate
[pi
].first
;
938 MachineBasicBlock
*PHIBB
= PHI
->getParent();
939 assert(PHI
->getOpcode() == TargetInstrInfo::PHI
&&
940 "This is not a machine PHI node that we are updating!");
941 // This is "default" BB. We have two jumps to it. From "header" BB and
942 // from last "case" BB.
943 if (PHIBB
== SDL
->BitTestCases
[i
].Default
) {
944 PHI
->addOperand(MachineOperand::CreateReg(SDL
->PHINodesToUpdate
[pi
].second
,
946 PHI
->addOperand(MachineOperand::CreateMBB(SDL
->BitTestCases
[i
].Parent
));
947 PHI
->addOperand(MachineOperand::CreateReg(SDL
->PHINodesToUpdate
[pi
].second
,
949 PHI
->addOperand(MachineOperand::CreateMBB(SDL
->BitTestCases
[i
].Cases
.
952 // One of "cases" BB.
953 for (unsigned j
= 0, ej
= SDL
->BitTestCases
[i
].Cases
.size();
955 MachineBasicBlock
* cBB
= SDL
->BitTestCases
[i
].Cases
[j
].ThisBB
;
956 if (cBB
->succ_end() !=
957 std::find(cBB
->succ_begin(),cBB
->succ_end(), PHIBB
)) {
958 PHI
->addOperand(MachineOperand::CreateReg(SDL
->PHINodesToUpdate
[pi
].second
,
960 PHI
->addOperand(MachineOperand::CreateMBB(cBB
));
965 SDL
->BitTestCases
.clear();
967 // If the JumpTable record is filled in, then we need to emit a jump table.
968 // Updating the PHI nodes is tricky in this case, since we need to determine
969 // whether the PHI is a successor of the range check MBB or the jump table MBB
970 for (unsigned i
= 0, e
= SDL
->JTCases
.size(); i
!= e
; ++i
) {
971 // Lower header first, if it wasn't already lowered
972 if (!SDL
->JTCases
[i
].first
.Emitted
) {
973 // Set the current basic block to the mbb we wish to insert the code into
974 BB
= SDL
->JTCases
[i
].first
.HeaderBB
;
975 SDL
->setCurrentBasicBlock(BB
);
977 SDL
->visitJumpTableHeader(SDL
->JTCases
[i
].second
, SDL
->JTCases
[i
].first
);
978 CurDAG
->setRoot(SDL
->getRoot());
983 // Set the current basic block to the mbb we wish to insert the code into
984 BB
= SDL
->JTCases
[i
].second
.MBB
;
985 SDL
->setCurrentBasicBlock(BB
);
987 SDL
->visitJumpTable(SDL
->JTCases
[i
].second
);
988 CurDAG
->setRoot(SDL
->getRoot());
993 for (unsigned pi
= 0, pe
= SDL
->PHINodesToUpdate
.size(); pi
!= pe
; ++pi
) {
994 MachineInstr
*PHI
= SDL
->PHINodesToUpdate
[pi
].first
;
995 MachineBasicBlock
*PHIBB
= PHI
->getParent();
996 assert(PHI
->getOpcode() == TargetInstrInfo::PHI
&&
997 "This is not a machine PHI node that we are updating!");
998 // "default" BB. We can go there only from header BB.
999 if (PHIBB
== SDL
->JTCases
[i
].second
.Default
) {
1000 PHI
->addOperand(MachineOperand::CreateReg(SDL
->PHINodesToUpdate
[pi
].second
,
1002 PHI
->addOperand(MachineOperand::CreateMBB(SDL
->JTCases
[i
].first
.HeaderBB
));
1004 // JT BB. Just iterate over successors here
1005 if (BB
->succ_end() != std::find(BB
->succ_begin(),BB
->succ_end(), PHIBB
)) {
1006 PHI
->addOperand(MachineOperand::CreateReg(SDL
->PHINodesToUpdate
[pi
].second
,
1008 PHI
->addOperand(MachineOperand::CreateMBB(BB
));
1012 SDL
->JTCases
.clear();
1014 // If the switch block involved a branch to one of the actual successors, we
1015 // need to update PHI nodes in that block.
1016 for (unsigned i
= 0, e
= SDL
->PHINodesToUpdate
.size(); i
!= e
; ++i
) {
1017 MachineInstr
*PHI
= SDL
->PHINodesToUpdate
[i
].first
;
1018 assert(PHI
->getOpcode() == TargetInstrInfo::PHI
&&
1019 "This is not a machine PHI node that we are updating!");
1020 if (BB
->isSuccessor(PHI
->getParent())) {
1021 PHI
->addOperand(MachineOperand::CreateReg(SDL
->PHINodesToUpdate
[i
].second
,
1023 PHI
->addOperand(MachineOperand::CreateMBB(BB
));
1027 // If we generated any switch lowering information, build and codegen any
1028 // additional DAGs necessary.
1029 for (unsigned i
= 0, e
= SDL
->SwitchCases
.size(); i
!= e
; ++i
) {
1030 // Set the current basic block to the mbb we wish to insert the code into
1031 BB
= SDL
->SwitchCases
[i
].ThisBB
;
1032 SDL
->setCurrentBasicBlock(BB
);
1035 SDL
->visitSwitchCase(SDL
->SwitchCases
[i
]);
1036 CurDAG
->setRoot(SDL
->getRoot());
1037 CodeGenAndEmitDAG();
1040 // Handle any PHI nodes in successors of this chunk, as if we were coming
1041 // from the original BB before switch expansion. Note that PHI nodes can
1042 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1043 // handle them the right number of times.
1044 while ((BB
= SDL
->SwitchCases
[i
].TrueBB
)) { // Handle LHS and RHS.
1045 for (MachineBasicBlock::iterator Phi
= BB
->begin();
1046 Phi
!= BB
->end() && Phi
->getOpcode() == TargetInstrInfo::PHI
; ++Phi
){
1047 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1048 for (unsigned pn
= 0; ; ++pn
) {
1049 assert(pn
!= SDL
->PHINodesToUpdate
.size() &&
1050 "Didn't find PHI entry!");
1051 if (SDL
->PHINodesToUpdate
[pn
].first
== Phi
) {
1052 Phi
->addOperand(MachineOperand::CreateReg(SDL
->PHINodesToUpdate
[pn
].
1054 Phi
->addOperand(MachineOperand::CreateMBB(SDL
->SwitchCases
[i
].ThisBB
));
1060 // Don't process RHS if same block as LHS.
1061 if (BB
== SDL
->SwitchCases
[i
].FalseBB
)
1062 SDL
->SwitchCases
[i
].FalseBB
= 0;
1064 // If we haven't handled the RHS, do so now. Otherwise, we're done.
1065 SDL
->SwitchCases
[i
].TrueBB
= SDL
->SwitchCases
[i
].FalseBB
;
1066 SDL
->SwitchCases
[i
].FalseBB
= 0;
1068 assert(SDL
->SwitchCases
[i
].TrueBB
== 0 && SDL
->SwitchCases
[i
].FalseBB
== 0);
1070 SDL
->SwitchCases
.clear();
1072 SDL
->PHINodesToUpdate
.clear();
1076 /// Create the scheduler. If a specific scheduler was specified
1077 /// via the SchedulerRegistry, use it, otherwise select the
1078 /// one preferred by the target.
1080 ScheduleDAGSDNodes
*SelectionDAGISel::CreateScheduler() {
1081 RegisterScheduler::FunctionPassCtor Ctor
= RegisterScheduler::getDefault();
1085 RegisterScheduler::setDefault(Ctor
);
1088 return Ctor(this, Fast
);
1091 ScheduleHazardRecognizer
*SelectionDAGISel::CreateTargetHazardRecognizer() {
1092 return new ScheduleHazardRecognizer();
1095 //===----------------------------------------------------------------------===//
1096 // Helper functions used by the generated instruction selector.
1097 //===----------------------------------------------------------------------===//
1098 // Calls to these methods are generated by tblgen.
1100 /// CheckAndMask - The isel is trying to match something like (and X, 255). If
1101 /// the dag combiner simplified the 255, we still want to match. RHS is the
1102 /// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1103 /// specified in the .td file (e.g. 255).
1104 bool SelectionDAGISel::CheckAndMask(SDValue LHS
, ConstantSDNode
*RHS
,
1105 int64_t DesiredMaskS
) const {
1106 const APInt
&ActualMask
= RHS
->getAPIntValue();
1107 const APInt
&DesiredMask
= APInt(LHS
.getValueSizeInBits(), DesiredMaskS
);
1109 // If the actual mask exactly matches, success!
1110 if (ActualMask
== DesiredMask
)
1113 // If the actual AND mask is allowing unallowed bits, this doesn't match.
1114 if (ActualMask
.intersects(~DesiredMask
))
1117 // Otherwise, the DAG Combiner may have proven that the value coming in is
1118 // either already zero or is not demanded. Check for known zero input bits.
1119 APInt NeededMask
= DesiredMask
& ~ActualMask
;
1120 if (CurDAG
->MaskedValueIsZero(LHS
, NeededMask
))
1123 // TODO: check to see if missing bits are just not demanded.
1125 // Otherwise, this pattern doesn't match.
1129 /// CheckOrMask - The isel is trying to match something like (or X, 255). If
1130 /// the dag combiner simplified the 255, we still want to match. RHS is the
1131 /// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1132 /// specified in the .td file (e.g. 255).
1133 bool SelectionDAGISel::CheckOrMask(SDValue LHS
, ConstantSDNode
*RHS
,
1134 int64_t DesiredMaskS
) const {
1135 const APInt
&ActualMask
= RHS
->getAPIntValue();
1136 const APInt
&DesiredMask
= APInt(LHS
.getValueSizeInBits(), DesiredMaskS
);
1138 // If the actual mask exactly matches, success!
1139 if (ActualMask
== DesiredMask
)
1142 // If the actual AND mask is allowing unallowed bits, this doesn't match.
1143 if (ActualMask
.intersects(~DesiredMask
))
1146 // Otherwise, the DAG Combiner may have proven that the value coming in is
1147 // either already zero or is not demanded. Check for known zero input bits.
1148 APInt NeededMask
= DesiredMask
& ~ActualMask
;
1150 APInt KnownZero
, KnownOne
;
1151 CurDAG
->ComputeMaskedBits(LHS
, NeededMask
, KnownZero
, KnownOne
);
1153 // If all the missing bits in the or are already known to be set, match!
1154 if ((NeededMask
& KnownOne
) == NeededMask
)
1157 // TODO: check to see if missing bits are just not demanded.
1159 // Otherwise, this pattern doesn't match.
1164 /// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1165 /// by tblgen. Others should not call it.
1166 void SelectionDAGISel::
1167 SelectInlineAsmMemoryOperands(std::vector
<SDValue
> &Ops
) {
1168 std::vector
<SDValue
> InOps
;
1169 std::swap(InOps
, Ops
);
1171 Ops
.push_back(InOps
[0]); // input chain.
1172 Ops
.push_back(InOps
[1]); // input asm string.
1174 unsigned i
= 2, e
= InOps
.size();
1175 if (InOps
[e
-1].getValueType() == MVT::Flag
)
1176 --e
; // Don't process a flag operand if it is here.
1179 unsigned Flags
= cast
<ConstantSDNode
>(InOps
[i
])->getZExtValue();
1180 if ((Flags
& 7) != 4 /*MEM*/) {
1181 // Just skip over this operand, copying the operands verbatim.
1182 Ops
.insert(Ops
.end(), InOps
.begin()+i
,
1183 InOps
.begin()+i
+InlineAsm::getNumOperandRegisters(Flags
) + 1);
1184 i
+= InlineAsm::getNumOperandRegisters(Flags
) + 1;
1186 assert(InlineAsm::getNumOperandRegisters(Flags
) == 1 &&
1187 "Memory operand with multiple values?");
1188 // Otherwise, this is a memory operand. Ask the target to select it.
1189 std::vector
<SDValue
> SelOps
;
1190 if (SelectInlineAsmMemoryOperand(InOps
[i
+1], 'm', SelOps
)) {
1191 cerr
<< "Could not match memory address. Inline asm failure!\n";
1195 // Add this to the output node.
1196 MVT IntPtrTy
= CurDAG
->getTargetLoweringInfo().getPointerTy();
1197 Ops
.push_back(CurDAG
->getTargetConstant(4/*MEM*/ | (SelOps
.size()<< 3),
1199 Ops
.insert(Ops
.end(), SelOps
.begin(), SelOps
.end());
1204 // Add the flag input back if present.
1205 if (e
!= InOps
.size())
1206 Ops
.push_back(InOps
.back());
1209 char SelectionDAGISel::ID
= 0;